idle_book3s.S 16.3 KB
Newer Older
1
/*
2 3
 *  This file contains idle entry/exit functions for POWER7,
 *  POWER8 and POWER9 CPUs.
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
 *
 *  This program is free software; you can redistribute it and/or
 *  modify it under the terms of the GNU General Public License
 *  as published by the Free Software Foundation; either version
 *  2 of the License, or (at your option) any later version.
 */

#include <linux/threads.h>
#include <asm/processor.h>
#include <asm/page.h>
#include <asm/cputable.h>
#include <asm/thread_info.h>
#include <asm/ppc_asm.h>
#include <asm/asm-offsets.h>
#include <asm/ppc-opcode.h>
19
#include <asm/hw_irq.h>
20
#include <asm/kvm_book3s_asm.h>
21
#include <asm/opal.h>
22
#include <asm/cpuidle.h>
23
#include <asm/book3s/64/mmu-hash.h>
24
#include <asm/mmu.h>
25 26 27

#undef DEBUG

28 29 30 31 32 33 34 35 36 37 38 39 40
/*
 * Use unused space in the interrupt stack to save and restore
 * registers for winkle support.
 */
#define _SDR1	GPR3
#define _RPR	GPR4
#define _SPURR	GPR5
#define _PURR	GPR6
#define _TSCR	GPR7
#define _DSCR	GPR8
#define _AMOR	GPR9
#define _WORT	GPR10
#define _WORC	GPR11
41 42 43 44 45
#define _PTCR	GPR12

#define PSSCR_HV_TEMPLATE	PSSCR_ESL | PSSCR_EC | \
				PSSCR_PSLL_MASK | PSSCR_TR_MASK | \
				PSSCR_MTL_MASK
46

47 48
	.text

49 50 51 52 53 54 55 56 57
/*
 * Used by threads before entering deep idle states. Saves SPRs
 * in interrupt stack frame
 */
save_sprs_to_stack:
	/*
	 * Note all register i.e per-core, per-subcore or per-thread is saved
	 * here since any thread in the core might wake up first
	 */
58 59 60 61 62 63 64 65
BEGIN_FTR_SECTION
	mfspr	r3,SPRN_PTCR
	std	r3,_PTCR(r1)
	/*
	 * Note - SDR1 is dropped in Power ISA v3. Hence not restoring
	 * SDR1 here
	 */
FTR_SECTION_ELSE
66 67
	mfspr	r3,SPRN_SDR1
	std	r3,_SDR1(r1)
68
ALT_FTR_SECTION_END_IFSET(CPU_FTR_ARCH_300)
69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87
	mfspr	r3,SPRN_RPR
	std	r3,_RPR(r1)
	mfspr	r3,SPRN_SPURR
	std	r3,_SPURR(r1)
	mfspr	r3,SPRN_PURR
	std	r3,_PURR(r1)
	mfspr	r3,SPRN_TSCR
	std	r3,_TSCR(r1)
	mfspr	r3,SPRN_DSCR
	std	r3,_DSCR(r1)
	mfspr	r3,SPRN_AMOR
	std	r3,_AMOR(r1)
	mfspr	r3,SPRN_WORT
	std	r3,_WORT(r1)
	mfspr	r3,SPRN_WORC
	std	r3,_WORC(r1)

	blr

88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103
/*
 * Used by threads when the lock bit of core_idle_state is set.
 * Threads will spin in HMT_LOW until the lock bit is cleared.
 * r14 - pointer to core_idle_state
 * r15 - used to load contents of core_idle_state
 */

core_idle_lock_held:
	HMT_LOW
3:	lwz	r15,0(r14)
	andi.   r15,r15,PNV_CORE_IDLE_LOCK_BIT
	bne	3b
	HMT_MEDIUM
	lwarx	r15,0,r14
	blr

104 105
/*
 * Pass requested state in r3:
106 107
 *	r3 - PNV_THREAD_NAP/SLEEP/WINKLE in POWER8
 *	   - Requested STOP state in POWER9
108 109 110 111
 *
 * To check IRQ_HAPPENED in r4
 * 	0 - don't check
 * 	1 - check
112 113
 *
 * Address to 'rfid' to in r5
114
 */
115
_GLOBAL(pnv_powersave_common)
116
	/* Use r3 to pass state nap/sleep/winkle */
117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133
	/* NAP is a state loss, we create a regs frame on the
	 * stack, fill it up with the state we care about and
	 * stick a pointer to it in PACAR1. We really only
	 * need to save PC, some CR bits and the NV GPRs,
	 * but for now an interrupt frame will do.
	 */
	mflr	r0
	std	r0,16(r1)
	stdu	r1,-INT_FRAME_SIZE(r1)
	std	r0,_LINK(r1)
	std	r0,_NIP(r1)

	/* Hard disable interrupts */
	mfmsr	r9
	rldicl	r9,r9,48,1
	rotldi	r9,r9,16
	mtmsrd	r9,1			/* hard-disable interrupts */
134 135 136

	/* Check if something happened while soft-disabled */
	lbz	r0,PACAIRQHAPPENED(r13)
137
	andi.	r0,r0,~PACA_IRQ_HARD_DIS@l
138
	beq	1f
139 140
	cmpwi	cr0,r4,0
	beq	1f
141 142
	addi	r1,r1,INT_FRAME_SIZE
	ld	r0,16(r1)
143
	li	r3,0			/* Return 0 (no nap) */
144 145 146 147 148 149 150 151 152 153 154
	mtlr	r0
	blr

1:	/* We mark irqs hard disabled as this is the state we'll
	 * be in when returning and we need to tell arch_local_irq_restore()
	 * about it
	 */
	li	r0,PACA_IRQ_HARD_DIS
	stb	r0,PACAIRQHAPPENED(r13)

	/* We haven't lost state ... yet */
155
	li	r0,0
156
	stb	r0,PACA_NAPSTATELOST(r13)
157 158 159 160

	/* Continue saving state */
	SAVE_GPR(2, r1)
	SAVE_NVGPRS(r1)
161 162
	mfcr	r4
	std	r4,_CCR(r1)
163 164 165
	std	r9,_MSR(r1)
	std	r1,PACAR1(r13)

166 167 168 169 170 171
	/*
	 * Go to real mode to do the nap, as required by the architecture.
	 * Also, we need to be in real mode before setting hwthread_state,
	 * because as soon as we do that, another thread can switch
	 * the MMU context to the guest.
	 */
172
	LOAD_REG_IMMEDIATE(r7, MSR_IDLE)
173 174 175
	li	r6, MSR_RI
	andc	r6, r9, r6
	mtmsrd	r6, 1		/* clear RI before setting SRR0/1 */
176 177
	mtspr	SPRN_SRR0, r5
	mtspr	SPRN_SRR1, r7
178 179
	rfid

180 181
	.globl pnv_enter_arch207_idle_mode
pnv_enter_arch207_idle_mode:
182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201
#ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
	/* Tell KVM we're entering idle */
	li	r4,KVM_HWTHREAD_IN_IDLE
	/******************************************************/
	/*  N O T E   W E L L    ! ! !    N O T E   W E L L   */
	/* The following store to HSTATE_HWTHREAD_STATE(r13)  */
	/* MUST occur in real mode, i.e. with the MMU off,    */
	/* and the MMU must stay off until we clear this flag */
	/* and test HSTATE_HWTHREAD_REQ(r13) in the system    */
	/* reset interrupt vector in exceptions-64s.S.        */
	/* The reason is that another thread can switch the   */
	/* MMU to a guest context whenever this flag is set   */
	/* to KVM_HWTHREAD_IN_IDLE, and if the MMU was on,    */
	/* that would potentially cause this thread to start  */
	/* executing instructions from guest memory in        */
	/* hypervisor mode, leading to a host crash or data   */
	/* corruption, or worse.                              */
	/******************************************************/
	stb	r4,HSTATE_HWTHREAD_STATE(r13)
#endif
202
	stb	r3,PACA_THREAD_IDLE_STATE(r13)
203 204
	cmpwi	cr3,r3,PNV_THREAD_SLEEP
	bge	cr3,2f
205 206
	IDLE_STATE_ENTER_SEQ(PPC_NAP)
	/* No return */
207 208 209 210 211 212
2:
	/* Sleep or winkle */
	lbz	r7,PACA_THREAD_MASK(r13)
	ld	r14,PACA_CORE_IDLE_STATE_PTR(r13)
lwarx_loop1:
	lwarx	r15,0,r14
213 214 215 216

	andi.   r9,r15,PNV_CORE_IDLE_LOCK_BIT
	bnel	core_idle_lock_held

217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236
	andc	r15,r15,r7			/* Clear thread bit */

	andi.	r15,r15,PNV_CORE_IDLE_THREAD_BITS

/*
 * If cr0 = 0, then current thread is the last thread of the core entering
 * sleep. Last thread needs to execute the hardware bug workaround code if
 * required by the platform.
 * Make the workaround call unconditionally here. The below branch call is
 * patched out when the idle states are discovered if the platform does not
 * require it.
 */
.global pnv_fastsleep_workaround_at_entry
pnv_fastsleep_workaround_at_entry:
	beq	fastsleep_workaround_at_entry

	stwcx.	r15,0,r14
	bne-	lwarx_loop1
	isync

237 238
common_enter: /* common code for all the threads entering sleep or winkle */
	bgt	cr3,enter_winkle
239 240 241 242 243 244 245 246 247 248 249
	IDLE_STATE_ENTER_SEQ(PPC_SLEEP)

fastsleep_workaround_at_entry:
	ori	r15,r15,PNV_CORE_IDLE_LOCK_BIT
	stwcx.	r15,0,r14
	bne-	lwarx_loop1
	isync

	/* Fast sleep workaround */
	li	r3,1
	li	r4,1
250
	bl	opal_rm_config_cpu_idle_state
251 252 253 254 255 256 257

	/* Clear Lock bit */
	li	r0,0
	lwsync
	stw	r0,0(r14)
	b	common_enter

258
enter_winkle:
259 260
	bl	save_sprs_to_stack

261
	IDLE_STATE_ENTER_SEQ(PPC_WINKLE)
262

263 264 265 266
/*
 * r3 - requested stop state
 */
power_enter_stop:
267 268 269 270 271 272
#ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
	/* Tell KVM we're entering idle */
	li	r4,KVM_HWTHREAD_IN_IDLE
	/* DO THIS IN REAL MODE!  See comment above. */
	stb	r4,HSTATE_HWTHREAD_STATE(r13)
#endif
273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303
/*
 * Check if the requested state is a deep idle state.
 */
	LOAD_REG_ADDRBASE(r5,pnv_first_deep_stop_state)
	ld	r4,ADDROFF(pnv_first_deep_stop_state)(r5)
	cmpd	r3,r4
	bge	2f
	IDLE_STATE_ENTER_SEQ(PPC_STOP)
2:
/*
 * Entering deep idle state.
 * Clear thread bit in PACA_CORE_IDLE_STATE, save SPRs to
 * stack and enter stop
 */
	lbz     r7,PACA_THREAD_MASK(r13)
	ld      r14,PACA_CORE_IDLE_STATE_PTR(r13)

lwarx_loop_stop:
	lwarx   r15,0,r14
	andi.   r9,r15,PNV_CORE_IDLE_LOCK_BIT
	bnel    core_idle_lock_held
	andc    r15,r15,r7                      /* Clear thread bit */

	stwcx.  r15,0,r14
	bne-    lwarx_loop_stop
	isync

	bl	save_sprs_to_stack

	IDLE_STATE_ENTER_SEQ(PPC_STOP)

304 305 306 307 308 309
_GLOBAL(power7_idle)
	/* Now check if user or arch enabled NAP mode */
	LOAD_REG_ADDRBASE(r3,powersave_nap)
	lwz	r4,ADDROFF(powersave_nap)(r3)
	cmpwi	0,r4,0
	beqlr
310
	li	r3, 1
311 312 313
	/* fall through */

_GLOBAL(power7_nap)
314
	mr	r4,r3
315
	li	r3,PNV_THREAD_NAP
316
	LOAD_REG_ADDR(r5, pnv_enter_arch207_idle_mode)
317
	b	pnv_powersave_common
318 319 320
	/* No return */

_GLOBAL(power7_sleep)
321
	li	r3,PNV_THREAD_SLEEP
322
	li	r4,1
323
	LOAD_REG_ADDR(r5, pnv_enter_arch207_idle_mode)
324
	b	pnv_powersave_common
325
	/* No return */
326

327
_GLOBAL(power7_winkle)
328
	li	r3,PNV_THREAD_WINKLE
329
	li	r4,1
330
	LOAD_REG_ADDR(r5, pnv_enter_arch207_idle_mode)
331
	b	pnv_powersave_common
332 333
	/* No return */

334 335 336 337 338 339 340 341 342 343 344 345 346
#define CHECK_HMI_INTERRUPT						\
	mfspr	r0,SPRN_SRR1;						\
BEGIN_FTR_SECTION_NESTED(66);						\
	rlwinm	r0,r0,45-31,0xf;  /* extract wake reason field (P8) */	\
FTR_SECTION_ELSE_NESTED(66);						\
	rlwinm	r0,r0,45-31,0xe;  /* P7 wake reason field is 3 bits */	\
ALT_FTR_SECTION_END_NESTED_IFSET(CPU_FTR_ARCH_207S, 66);		\
	cmpwi	r0,0xa;			/* Hypervisor maintenance ? */	\
	bne	20f;							\
	/* Invoke opal call to handle hmi */				\
	ld	r2,PACATOC(r13);					\
	ld	r1,PACAR1(r13);						\
	std	r3,ORIG_GPR3(r1);	/* Save original r3 */		\
347 348 349
	li	r3,0;			/* NULL argument */		\
	bl	hmi_exception_realmode;					\
	nop;								\
350 351 352 353
	ld	r3,ORIG_GPR3(r1);	/* Restore original r3 */	\
20:	nop;


354 355 356 357 358 359 360 361 362 363 364
/*
 * r3 - requested stop state
 */
_GLOBAL(power9_idle_stop)
	LOAD_REG_IMMEDIATE(r4, PSSCR_HV_TEMPLATE)
	or	r4,r4,r3
	mtspr	SPRN_PSSCR, r4
	li	r4, 1
	LOAD_REG_ADDR(r5,power_enter_stop)
	b	pnv_powersave_common
	/* No return */
365 366 367 368 369 370 371 372
/*
 * Called from reset vector. Check whether we have woken up with
 * hypervisor state loss. If yes, restore hypervisor state and return
 * back to reset vector.
 *
 * r13 - Contents of HSPRG0
 * cr3 - set to gt if waking up with partial/complete hypervisor state loss
 */
373
_GLOBAL(pnv_restore_hyp_resource)
374
BEGIN_FTR_SECTION
375
	ld	r2,PACATOC(r13);
376 377 378 379 380 381 382 383
	/*
	 * POWER ISA 3. Use PSSCR to determine if we
	 * are waking up from deep idle state
	 */
	LOAD_REG_ADDRBASE(r5,pnv_first_deep_stop_state)
	ld	r4,ADDROFF(pnv_first_deep_stop_state)(r5)

	mfspr	r5,SPRN_PSSCR
384
	/*
385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400
	 * 0-3 bits correspond to Power-Saving Level Status
	 * which indicates the idle state we are waking up from
	 */
	rldicl  r5,r5,4,60
	cmpd	cr4,r5,r4
	bge	cr4,pnv_wakeup_tb_loss
	/*
	 * Waking up without hypervisor state loss. Return to
	 * reset vector
	 */
	blr

END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300)

	/*
	 * POWER ISA 2.07 or less.
401 402 403 404 405
	 * Check if last bit of HSPGR0 is set. This indicates whether we are
	 * waking up from winkle.
	 */
	clrldi	r5,r13,63
	clrrdi	r13,r13,1
406 407 408

	/* Now that we are sure r13 is corrected, load TOC */
	ld	r2,PACATOC(r13);
409 410 411 412 413
	cmpwi	cr4,r5,1
	mtspr	SPRN_HSPRG0,r13

	lbz	r0,PACA_THREAD_IDLE_STATE(r13)
	cmpwi   cr2,r0,PNV_THREAD_NAP
414
	bgt     cr2,pnv_wakeup_tb_loss	/* Either sleep or Winkle */
415 416 417 418 419 420 421 422 423

	/*
	 * We fall through here if PACA_THREAD_IDLE_STATE shows we are waking
	 * up from nap. At this stage CR3 shouldn't contains 'gt' since that
	 * indicates we are waking with hypervisor state loss from nap.
	 */
	bgt	cr3,.

	blr	/* Return back to System Reset vector from where
424
		   pnv_restore_hyp_resource was invoked */
425

426 427 428 429 430 431 432 433
/*
 * Called if waking up from idle state which can cause either partial or
 * complete hyp state loss.
 * In POWER8, called if waking up from fastsleep or winkle
 * In POWER9, called if waking up from stop state >= pnv_first_deep_stop_state
 *
 * r13 - PACA
 * cr3 - gt if waking up with partial/complete hypervisor state loss
434
 * cr4 - gt or eq if waking up from complete hypervisor state loss.
435
 */
436
_GLOBAL(pnv_wakeup_tb_loss)
437
	ld	r1,PACAR1(r13)
438 439 440 441 442
	/*
	 * Before entering any idle state, the NVGPRs are saved in the stack
	 * and they are restored before switching to the process context. Hence
	 * until they are restored, they are free to be used.
	 *
443
	 * Save SRR1 and LR in NVGPRs as they might be clobbered in
444
	 * opal_call() (called in CHECK_HMI_INTERRUPT). SRR1 is required
445 446 447
	 * to determine the wakeup reason if we branch to kvm_start_guest. LR
	 * is required to return back to reset vector after hypervisor state
	 * restore is complete.
448
	 */
449
	mflr	r17
450
	mfspr	r16,SPRN_SRR1
451 452 453
BEGIN_FTR_SECTION
	CHECK_HMI_INTERRUPT
END_FTR_SECTION_IFSET(CPU_FTR_HVMODE)
454 455 456 457 458 459 460 461 462 463 464 465 466 467

	lbz	r7,PACA_THREAD_MASK(r13)
	ld	r14,PACA_CORE_IDLE_STATE_PTR(r13)
lwarx_loop2:
	lwarx	r15,0,r14
	andi.	r9,r15,PNV_CORE_IDLE_LOCK_BIT
	/*
	 * Lock bit is set in one of the 2 cases-
	 * a. In the sleep/winkle enter path, the last thread is executing
	 * fastsleep workaround code.
	 * b. In the wake up path, another thread is executing fastsleep
	 * workaround undo code or resyncing timebase or restoring context
	 * In either case loop until the lock bit is cleared.
	 */
468
	bnel	core_idle_lock_held
469 470

	cmpwi	cr2,r15,0
471 472 473

	/*
	 * At this stage
474 475
	 * cr2 - eq if first thread to wakeup in core
	 * cr3-  gt if waking up with partial/complete hypervisor state loss
476
	 * cr4 - gt or eq if waking up from complete hypervisor state loss.
477 478
	 */

479 480 481 482 483
	ori	r15,r15,PNV_CORE_IDLE_LOCK_BIT
	stwcx.	r15,0,r14
	bne-	lwarx_loop2
	isync

484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499
BEGIN_FTR_SECTION
	lbz	r4,PACA_SUBCORE_SIBLING_MASK(r13)
	and	r4,r4,r15
	cmpwi	r4,0	/* Check if first in subcore */

	or	r15,r15,r7		/* Set thread bit */
	beq	first_thread_in_subcore
END_FTR_SECTION_IFCLR(CPU_FTR_ARCH_300)

	or	r15,r15,r7		/* Set thread bit */
	beq	cr2,first_thread_in_core

	/* Not first thread in core or subcore to wake up */
	b	clear_lock

first_thread_in_subcore:
500 501 502 503
	/*
	 * If waking up from sleep, subcore state is not lost. Hence
	 * skip subcore state restore
	 */
504
	blt	cr4,subcore_state_restored
505 506 507 508

	/* Restore per-subcore state */
	ld      r4,_SDR1(r1)
	mtspr   SPRN_SDR1,r4
509

510 511 512 513 514 515 516 517 518 519 520 521 522 523
	ld      r4,_RPR(r1)
	mtspr   SPRN_RPR,r4
	ld	r4,_AMOR(r1)
	mtspr	SPRN_AMOR,r4

subcore_state_restored:
	/*
	 * Check if the thread is also the first thread in the core. If not,
	 * skip to clear_lock.
	 */
	bne	cr2,clear_lock

first_thread_in_core:

524
	/*
525 526
	 * First thread in the core waking up from any state which can cause
	 * partial or complete hypervisor state loss. It needs to
527 528
	 * call the fastsleep workaround code if the platform requires it.
	 * Call it unconditionally here. The below branch instruction will
529 530 531
	 * be patched out if the platform does not have fastsleep or does not
	 * require the workaround. Patching will be performed during the
	 * discovery of idle-states.
532 533 534 535 536 537
	 */
.global pnv_fastsleep_workaround_at_exit
pnv_fastsleep_workaround_at_exit:
	b	fastsleep_workaround_at_exit

timebase_resync:
538 539 540 541
	/*
	 * Use cr3 which indicates that we are waking up with atleast partial
	 * hypervisor state loss to determine if TIMEBASE RESYNC is needed.
	 */
542
	ble	cr3,clear_lock
543
	/* Time base re-sync */
544
	bl	opal_rm_resync_timebase;
545 546 547 548
	/*
	 * If waking up from sleep, per core state is not lost, skip to
	 * clear_lock.
	 */
549
	blt	cr4,clear_lock
550

551 552 553 554 555 556 557 558 559 560 561 562
	/*
	 * First thread in the core to wake up and its waking up with
	 * complete hypervisor state loss. Restore per core hypervisor
	 * state.
	 */
BEGIN_FTR_SECTION
	ld	r4,_PTCR(r1)
	mtspr	SPRN_PTCR,r4
	ld	r4,_RPR(r1)
	mtspr	SPRN_RPR,r4
END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300)

563 564 565 566 567
	ld	r4,_TSCR(r1)
	mtspr	SPRN_TSCR,r4
	ld	r4,_WORC(r1)
	mtspr	SPRN_WORC,r4

568 569 570 571 572 573
clear_lock:
	andi.	r15,r15,PNV_CORE_IDLE_THREAD_BITS
	lwsync
	stw	r15,0(r14)

common_exit:
574 575 576 577 578 579
	/*
	 * Common to all threads.
	 *
	 * If waking up from sleep, hypervisor state is not lost. Hence
	 * skip hypervisor state restore.
	 */
580
	blt	cr4,hypervisor_state_restored
581 582 583

	/* Waking up from winkle */

584 585
BEGIN_MMU_FTR_SECTION
	b	no_segments
586
END_MMU_FTR_SECTION_IFSET(MMU_FTR_TYPE_RADIX)
587 588 589 590 591 592 593 594 595 596 597 598 599
	/* Restore SLB  from PACA */
	ld	r8,PACA_SLBSHADOWPTR(r13)

	.rept	SLB_NUM_BOLTED
	li	r3, SLBSHADOW_SAVEAREA
	LDX_BE	r5, r8, r3
	addi	r3, r3, 8
	LDX_BE	r6, r8, r3
	andis.	r7,r5,SLB_ESID_V@h
	beq	1f
	slbmte	r6,r5
1:	addi	r8,r8,16
	.endr
600 601 602
no_segments:

	/* Restore per thread state */
603 604 605 606 607 608 609 610 611 612

	ld	r4,_SPURR(r1)
	mtspr	SPRN_SPURR,r4
	ld	r4,_PURR(r1)
	mtspr	SPRN_PURR,r4
	ld	r4,_DSCR(r1)
	mtspr	SPRN_DSCR,r4
	ld	r4,_WORT(r1)
	mtspr	SPRN_WORT,r4

613 614 615 616 617 618 619 620 621 622
	/* Call cur_cpu_spec->cpu_restore() */
	LOAD_REG_ADDR(r4, cur_cpu_spec)
	ld	r4,0(r4)
	ld	r12,CPU_SPEC_RESTORE(r4)
#ifdef PPC64_ELF_ABI_v1
	ld	r12,0(r12)
#endif
	mtctr	r12
	bctrl

623 624
hypervisor_state_restored:

625
	mtspr	SPRN_SRR1,r16
626 627
	mtlr	r17
	blr	/* Return back to System Reset vector from where
628
		   pnv_restore_hyp_resource was invoked */
629

630 631 632
fastsleep_workaround_at_exit:
	li	r3,1
	li	r4,0
633
	bl	opal_rm_config_cpu_idle_state
634 635
	b	timebase_resync

636 637 638 639
/*
 * R3 here contains the value that will be returned to the caller
 * of power7_nap.
 */
640
_GLOBAL(pnv_wakeup_loss)
641
	ld	r1,PACAR1(r13)
642 643 644
BEGIN_FTR_SECTION
	CHECK_HMI_INTERRUPT
END_FTR_SECTION_IFSET(CPU_FTR_HVMODE)
645 646
	REST_NVGPRS(r1)
	REST_GPR(2, r1)
647
	ld	r6,_CCR(r1)
648 649 650
	ld	r4,_MSR(r1)
	ld	r5,_NIP(r1)
	addi	r1,r1,INT_FRAME_SIZE
651
	mtcr	r6
652 653 654 655
	mtspr	SPRN_SRR1,r4
	mtspr	SPRN_SRR0,r5
	rfid

656 657 658 659
/*
 * R3 here contains the value that will be returned to the caller
 * of power7_nap.
 */
660
_GLOBAL(pnv_wakeup_noloss)
661 662
	lbz	r0,PACA_NAPSTATELOST(r13)
	cmpwi	r0,0
663
	bne	pnv_wakeup_loss
664 665 666
BEGIN_FTR_SECTION
	CHECK_HMI_INTERRUPT
END_FTR_SECTION_IFSET(CPU_FTR_HVMODE)
667
	ld	r1,PACAR1(r13)
668
	ld	r6,_CCR(r1)
669 670 671
	ld	r4,_MSR(r1)
	ld	r5,_NIP(r1)
	addi	r1,r1,INT_FRAME_SIZE
672
	mtcr	r6
673 674 675
	mtspr	SPRN_SRR1,r4
	mtspr	SPRN_SRR0,r5
	rfid