idle_book3s.S 12.3 KB
Newer Older
1
/*
2 3
 *  This file contains idle entry/exit functions for POWER7 and
 *  POWER8 CPUs.
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
 *
 *  This program is free software; you can redistribute it and/or
 *  modify it under the terms of the GNU General Public License
 *  as published by the Free Software Foundation; either version
 *  2 of the License, or (at your option) any later version.
 */

#include <linux/threads.h>
#include <asm/processor.h>
#include <asm/page.h>
#include <asm/cputable.h>
#include <asm/thread_info.h>
#include <asm/ppc_asm.h>
#include <asm/asm-offsets.h>
#include <asm/ppc-opcode.h>
19
#include <asm/hw_irq.h>
20
#include <asm/kvm_book3s_asm.h>
21
#include <asm/opal.h>
22
#include <asm/cpuidle.h>
23
#include <asm/book3s/64/mmu-hash.h>
24 25 26

#undef DEBUG

27 28 29 30 31 32 33 34 35 36 37 38 39 40
/*
 * Use unused space in the interrupt stack to save and restore
 * registers for winkle support.
 */
#define _SDR1	GPR3
#define _RPR	GPR4
#define _SPURR	GPR5
#define _PURR	GPR6
#define _TSCR	GPR7
#define _DSCR	GPR8
#define _AMOR	GPR9
#define _WORT	GPR10
#define _WORC	GPR11

41
/* Idle state entry routines */
42

43 44 45 46 47 48 49 50 51
#define	IDLE_STATE_ENTER_SEQ(IDLE_INST)				\
	/* Magic NAP/SLEEP/WINKLE mode enter sequence */	\
	std	r0,0(r1);					\
	ptesync;						\
	ld	r0,0(r1);					\
1:	cmp	cr0,r0,r0;					\
	bne	1b;						\
	IDLE_INST;						\
	b	.
52

53 54
	.text

55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70
/*
 * Used by threads when the lock bit of core_idle_state is set.
 * Threads will spin in HMT_LOW until the lock bit is cleared.
 * r14 - pointer to core_idle_state
 * r15 - used to load contents of core_idle_state
 */

core_idle_lock_held:
	HMT_LOW
3:	lwz	r15,0(r14)
	andi.   r15,r15,PNV_CORE_IDLE_LOCK_BIT
	bne	3b
	HMT_MEDIUM
	lwarx	r15,0,r14
	blr

71 72
/*
 * Pass requested state in r3:
73
 *	r3 - PNV_THREAD_NAP/SLEEP/WINKLE
74 75 76 77
 *
 * To check IRQ_HAPPENED in r4
 * 	0 - don't check
 * 	1 - check
78
 */
79
_GLOBAL(pnv_powersave_common)
80
	/* Use r3 to pass state nap/sleep/winkle */
81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97
	/* NAP is a state loss, we create a regs frame on the
	 * stack, fill it up with the state we care about and
	 * stick a pointer to it in PACAR1. We really only
	 * need to save PC, some CR bits and the NV GPRs,
	 * but for now an interrupt frame will do.
	 */
	mflr	r0
	std	r0,16(r1)
	stdu	r1,-INT_FRAME_SIZE(r1)
	std	r0,_LINK(r1)
	std	r0,_NIP(r1)

	/* Hard disable interrupts */
	mfmsr	r9
	rldicl	r9,r9,48,1
	rotldi	r9,r9,16
	mtmsrd	r9,1			/* hard-disable interrupts */
98 99 100

	/* Check if something happened while soft-disabled */
	lbz	r0,PACAIRQHAPPENED(r13)
101
	andi.	r0,r0,~PACA_IRQ_HARD_DIS@l
102
	beq	1f
103 104
	cmpwi	cr0,r4,0
	beq	1f
105 106
	addi	r1,r1,INT_FRAME_SIZE
	ld	r0,16(r1)
107
	li	r3,0			/* Return 0 (no nap) */
108 109 110 111 112 113 114 115 116 117 118
	mtlr	r0
	blr

1:	/* We mark irqs hard disabled as this is the state we'll
	 * be in when returning and we need to tell arch_local_irq_restore()
	 * about it
	 */
	li	r0,PACA_IRQ_HARD_DIS
	stb	r0,PACAIRQHAPPENED(r13)

	/* We haven't lost state ... yet */
119
	li	r0,0
120
	stb	r0,PACA_NAPSTATELOST(r13)
121 122 123 124

	/* Continue saving state */
	SAVE_GPR(2, r1)
	SAVE_NVGPRS(r1)
125 126
	mfcr	r4
	std	r4,_CCR(r1)
127 128 129
	std	r9,_MSR(r1)
	std	r1,PACAR1(r13)

130 131 132 133 134 135 136 137 138
	/*
	 * Go to real mode to do the nap, as required by the architecture.
	 * Also, we need to be in real mode before setting hwthread_state,
	 * because as soon as we do that, another thread can switch
	 * the MMU context to the guest.
	 */
	LOAD_REG_IMMEDIATE(r5, MSR_IDLE)
	li	r6, MSR_RI
	andc	r6, r9, r6
139
	LOAD_REG_ADDR(r7, pnv_enter_arch207_idle_mode)
140 141 142 143 144
	mtmsrd	r6, 1		/* clear RI before setting SRR0/1 */
	mtspr	SPRN_SRR0, r7
	mtspr	SPRN_SRR1, r5
	rfid

145 146
	.globl pnv_enter_arch207_idle_mode
pnv_enter_arch207_idle_mode:
147
#ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
148 149 150 151
	/* Tell KVM we're napping */
	li	r4,KVM_HWTHREAD_IN_NAP
	stb	r4,HSTATE_HWTHREAD_STATE(r13)
#endif
152
	stb	r3,PACA_THREAD_IDLE_STATE(r13)
153 154
	cmpwi	cr3,r3,PNV_THREAD_SLEEP
	bge	cr3,2f
155 156
	IDLE_STATE_ENTER_SEQ(PPC_NAP)
	/* No return */
157 158 159 160 161 162
2:
	/* Sleep or winkle */
	lbz	r7,PACA_THREAD_MASK(r13)
	ld	r14,PACA_CORE_IDLE_STATE_PTR(r13)
lwarx_loop1:
	lwarx	r15,0,r14
163 164 165 166

	andi.   r9,r15,PNV_CORE_IDLE_LOCK_BIT
	bnel	core_idle_lock_held

167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186
	andc	r15,r15,r7			/* Clear thread bit */

	andi.	r15,r15,PNV_CORE_IDLE_THREAD_BITS

/*
 * If cr0 = 0, then current thread is the last thread of the core entering
 * sleep. Last thread needs to execute the hardware bug workaround code if
 * required by the platform.
 * Make the workaround call unconditionally here. The below branch call is
 * patched out when the idle states are discovered if the platform does not
 * require it.
 */
.global pnv_fastsleep_workaround_at_entry
pnv_fastsleep_workaround_at_entry:
	beq	fastsleep_workaround_at_entry

	stwcx.	r15,0,r14
	bne-	lwarx_loop1
	isync

187 188
common_enter: /* common code for all the threads entering sleep or winkle */
	bgt	cr3,enter_winkle
189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208
	IDLE_STATE_ENTER_SEQ(PPC_SLEEP)

fastsleep_workaround_at_entry:
	ori	r15,r15,PNV_CORE_IDLE_LOCK_BIT
	stwcx.	r15,0,r14
	bne-	lwarx_loop1
	isync

	/* Fast sleep workaround */
	li	r3,1
	li	r4,1
	li	r0,OPAL_CONFIG_CPU_IDLE_STATE
	bl	opal_call_realmode

	/* Clear Lock bit */
	li	r0,0
	lwsync
	stw	r0,0(r14)
	b	common_enter

209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232
enter_winkle:
	/*
	 * Note all register i.e per-core, per-subcore or per-thread is saved
	 * here since any thread in the core might wake up first
	 */
	mfspr	r3,SPRN_SDR1
	std	r3,_SDR1(r1)
	mfspr	r3,SPRN_RPR
	std	r3,_RPR(r1)
	mfspr	r3,SPRN_SPURR
	std	r3,_SPURR(r1)
	mfspr	r3,SPRN_PURR
	std	r3,_PURR(r1)
	mfspr	r3,SPRN_TSCR
	std	r3,_TSCR(r1)
	mfspr	r3,SPRN_DSCR
	std	r3,_DSCR(r1)
	mfspr	r3,SPRN_AMOR
	std	r3,_AMOR(r1)
	mfspr	r3,SPRN_WORT
	std	r3,_WORT(r1)
	mfspr	r3,SPRN_WORC
	std	r3,_WORC(r1)
	IDLE_STATE_ENTER_SEQ(PPC_WINKLE)
233

234 235 236 237 238 239
_GLOBAL(power7_idle)
	/* Now check if user or arch enabled NAP mode */
	LOAD_REG_ADDRBASE(r3,powersave_nap)
	lwz	r4,ADDROFF(powersave_nap)(r3)
	cmpwi	0,r4,0
	beqlr
240
	li	r3, 1
241 242 243
	/* fall through */

_GLOBAL(power7_nap)
244
	mr	r4,r3
245
	li	r3,PNV_THREAD_NAP
246
	b	pnv_powersave_common
247 248 249
	/* No return */

_GLOBAL(power7_sleep)
250
	li	r3,PNV_THREAD_SLEEP
251
	li	r4,1
252
	b	pnv_powersave_common
253
	/* No return */
254

255
_GLOBAL(power7_winkle)
256
	li	r3,PNV_THREAD_WINKLE
257
	li	r4,1
258
	b	pnv_powersave_common
259 260
	/* No return */

261 262 263 264 265 266 267 268 269 270 271 272 273
#define CHECK_HMI_INTERRUPT						\
	mfspr	r0,SPRN_SRR1;						\
BEGIN_FTR_SECTION_NESTED(66);						\
	rlwinm	r0,r0,45-31,0xf;  /* extract wake reason field (P8) */	\
FTR_SECTION_ELSE_NESTED(66);						\
	rlwinm	r0,r0,45-31,0xe;  /* P7 wake reason field is 3 bits */	\
ALT_FTR_SECTION_END_NESTED_IFSET(CPU_FTR_ARCH_207S, 66);		\
	cmpwi	r0,0xa;			/* Hypervisor maintenance ? */	\
	bne	20f;							\
	/* Invoke opal call to handle hmi */				\
	ld	r2,PACATOC(r13);					\
	ld	r1,PACAR1(r13);						\
	std	r3,ORIG_GPR3(r1);	/* Save original r3 */		\
274
	li	r0,OPAL_HANDLE_HMI;	/* Pass opal token argument*/	\
275
	bl	opal_call_realmode;					\
276 277 278 279
	ld	r3,ORIG_GPR3(r1);	/* Restore original r3 */	\
20:	nop;


280 281 282 283 284 285 286 287
/*
 * Called from reset vector. Check whether we have woken up with
 * hypervisor state loss. If yes, restore hypervisor state and return
 * back to reset vector.
 *
 * r13 - Contents of HSPRG0
 * cr3 - set to gt if waking up with partial/complete hypervisor state loss
 */
288
_GLOBAL(pnv_restore_hyp_resource)
289 290 291 292 293 294 295 296 297 298 299
	/*
	 * Check if last bit of HSPGR0 is set. This indicates whether we are
	 * waking up from winkle.
	 */
	clrldi	r5,r13,63
	clrrdi	r13,r13,1
	cmpwi	cr4,r5,1
	mtspr	SPRN_HSPRG0,r13

	lbz	r0,PACA_THREAD_IDLE_STATE(r13)
	cmpwi   cr2,r0,PNV_THREAD_NAP
300
	bgt     cr2,pnv_wakeup_tb_loss	/* Either sleep or Winkle */
301 302 303 304 305 306 307 308 309

	/*
	 * We fall through here if PACA_THREAD_IDLE_STATE shows we are waking
	 * up from nap. At this stage CR3 shouldn't contains 'gt' since that
	 * indicates we are waking with hypervisor state loss from nap.
	 */
	bgt	cr3,.

	blr	/* Return back to System Reset vector from where
310
		   pnv_restore_hyp_resource was invoked */
311 312


313
_GLOBAL(pnv_wakeup_tb_loss)
314 315
	ld	r2,PACATOC(r13);
	ld	r1,PACAR1(r13)
316 317 318 319 320
	/*
	 * Before entering any idle state, the NVGPRs are saved in the stack
	 * and they are restored before switching to the process context. Hence
	 * until they are restored, they are free to be used.
	 *
321 322 323 324 325
	 * Save SRR1 and LR in NVGPRs as they might be clobbered in
	 * opal_call_realmode (called in CHECK_HMI_INTERRUPT). SRR1 is required
	 * to determine the wakeup reason if we branch to kvm_start_guest. LR
	 * is required to return back to reset vector after hypervisor state
	 * restore is complete.
326
	 */
327
	mflr	r17
328
	mfspr	r16,SPRN_SRR1
329 330 331
BEGIN_FTR_SECTION
	CHECK_HMI_INTERRUPT
END_FTR_SECTION_IFSET(CPU_FTR_HVMODE)
332 333 334 335 336 337 338 339 340 341 342 343 344 345

	lbz	r7,PACA_THREAD_MASK(r13)
	ld	r14,PACA_CORE_IDLE_STATE_PTR(r13)
lwarx_loop2:
	lwarx	r15,0,r14
	andi.	r9,r15,PNV_CORE_IDLE_LOCK_BIT
	/*
	 * Lock bit is set in one of the 2 cases-
	 * a. In the sleep/winkle enter path, the last thread is executing
	 * fastsleep workaround code.
	 * b. In the wake up path, another thread is executing fastsleep
	 * workaround undo code or resyncing timebase or restoring context
	 * In either case loop until the lock bit is cleared.
	 */
346
	bnel	core_idle_lock_held
347 348

	cmpwi	cr2,r15,0
349 350 351 352 353 354 355 356 357 358 359 360
	lbz	r4,PACA_SUBCORE_SIBLING_MASK(r13)
	and	r4,r4,r15
	cmpwi	cr1,r4,0	/* Check if first in subcore */

	/*
	 * At this stage
	 * cr1 - 0b0100 if first thread to wakeup in subcore
	 * cr2 - 0b0100 if first thread to wakeup in core
	 * cr3-  0b0010 if waking up from sleep or winkle
	 * cr4 - 0b0100 if waking up from winkle
	 */

361 362
	or	r15,r15,r7		/* Set thread bit */

363
	beq	cr1,first_thread_in_subcore
364

365
	/* Not first thread in subcore to wake up */
366 367 368 369 370
	stwcx.	r15,0,r14
	bne-	lwarx_loop2
	isync
	b	common_exit

371 372
first_thread_in_subcore:
	/* First thread in subcore to wakeup */
373 374 375 376 377
	ori	r15,r15,PNV_CORE_IDLE_LOCK_BIT
	stwcx.	r15,0,r14
	bne-	lwarx_loop2
	isync

378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400
	/*
	 * If waking up from sleep, subcore state is not lost. Hence
	 * skip subcore state restore
	 */
	bne	cr4,subcore_state_restored

	/* Restore per-subcore state */
	ld      r4,_SDR1(r1)
	mtspr   SPRN_SDR1,r4
	ld      r4,_RPR(r1)
	mtspr   SPRN_RPR,r4
	ld	r4,_AMOR(r1)
	mtspr	SPRN_AMOR,r4

subcore_state_restored:
	/*
	 * Check if the thread is also the first thread in the core. If not,
	 * skip to clear_lock.
	 */
	bne	cr2,clear_lock

first_thread_in_core:

401 402 403 404 405 406 407 408 409 410 411 412 413 414 415
	/*
	 * First thread in the core waking up from fastsleep. It needs to
	 * call the fastsleep workaround code if the platform requires it.
	 * Call it unconditionally here. The below branch instruction will
	 * be patched out when the idle states are discovered if platform
	 * does not require workaround.
	 */
.global pnv_fastsleep_workaround_at_exit
pnv_fastsleep_workaround_at_exit:
	b	fastsleep_workaround_at_exit

timebase_resync:
	/* Do timebase resync if we are waking up from sleep. Use cr3 value
	 * set in exceptions-64s.S */
	ble	cr3,clear_lock
416
	/* Time base re-sync */
417
	li	r0,OPAL_RESYNC_TIMEBASE
418
	bl	opal_call_realmode;
419 420
	/* TODO: Check r3 for failure */

421 422 423 424 425 426 427 428 429 430 431 432
	/*
	 * If waking up from sleep, per core state is not lost, skip to
	 * clear_lock.
	 */
	bne	cr4,clear_lock

	/* Restore per core state */
	ld	r4,_TSCR(r1)
	mtspr	SPRN_TSCR,r4
	ld	r4,_WORC(r1)
	mtspr	SPRN_WORC,r4

433 434 435 436 437 438
clear_lock:
	andi.	r15,r15,PNV_CORE_IDLE_THREAD_BITS
	lwsync
	stw	r15,0(r14)

common_exit:
439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476
	/*
	 * Common to all threads.
	 *
	 * If waking up from sleep, hypervisor state is not lost. Hence
	 * skip hypervisor state restore.
	 */
	bne	cr4,hypervisor_state_restored

	/* Waking up from winkle */

	/* Restore per thread state */
	bl	__restore_cpu_power8

	/* Restore SLB  from PACA */
	ld	r8,PACA_SLBSHADOWPTR(r13)

	.rept	SLB_NUM_BOLTED
	li	r3, SLBSHADOW_SAVEAREA
	LDX_BE	r5, r8, r3
	addi	r3, r3, 8
	LDX_BE	r6, r8, r3
	andis.	r7,r5,SLB_ESID_V@h
	beq	1f
	slbmte	r6,r5
1:	addi	r8,r8,16
	.endr

	ld	r4,_SPURR(r1)
	mtspr	SPRN_SPURR,r4
	ld	r4,_PURR(r1)
	mtspr	SPRN_PURR,r4
	ld	r4,_DSCR(r1)
	mtspr	SPRN_DSCR,r4
	ld	r4,_WORT(r1)
	mtspr	SPRN_WORT,r4

hypervisor_state_restored:

477
	mtspr	SPRN_SRR1,r16
478 479
	mtlr	r17
	blr	/* Return back to System Reset vector from where
480
		   pnv_restore_hyp_resource was invoked */
481

482 483 484 485 486 487 488
fastsleep_workaround_at_exit:
	li	r3,1
	li	r4,0
	li	r0,OPAL_CONFIG_CPU_IDLE_STATE
	bl	opal_call_realmode
	b	timebase_resync

489 490 491 492
/*
 * R3 here contains the value that will be returned to the caller
 * of power7_nap.
 */
493
_GLOBAL(pnv_wakeup_loss)
494
	ld	r1,PACAR1(r13)
495 496 497
BEGIN_FTR_SECTION
	CHECK_HMI_INTERRUPT
END_FTR_SECTION_IFSET(CPU_FTR_HVMODE)
498 499
	REST_NVGPRS(r1)
	REST_GPR(2, r1)
500
	ld	r6,_CCR(r1)
501 502 503
	ld	r4,_MSR(r1)
	ld	r5,_NIP(r1)
	addi	r1,r1,INT_FRAME_SIZE
504
	mtcr	r6
505 506 507 508
	mtspr	SPRN_SRR1,r4
	mtspr	SPRN_SRR0,r5
	rfid

509 510 511 512
/*
 * R3 here contains the value that will be returned to the caller
 * of power7_nap.
 */
513
_GLOBAL(pnv_wakeup_noloss)
514 515
	lbz	r0,PACA_NAPSTATELOST(r13)
	cmpwi	r0,0
516
	bne	pnv_wakeup_loss
517 518 519
BEGIN_FTR_SECTION
	CHECK_HMI_INTERRUPT
END_FTR_SECTION_IFSET(CPU_FTR_HVMODE)
520
	ld	r1,PACAR1(r13)
521
	ld	r6,_CCR(r1)
522 523 524
	ld	r4,_MSR(r1)
	ld	r5,_NIP(r1)
	addi	r1,r1,INT_FRAME_SIZE
525
	mtcr	r6
526 527 528
	mtspr	SPRN_SRR1,r4
	mtspr	SPRN_SRR0,r5
	rfid