radeon.h 56.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
#ifndef __RADEON_H__
#define __RADEON_H__

/* TODO: Here are things that needs to be done :
 *	- surface allocator & initializer : (bit like scratch reg) should
 *	  initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
 *	  related to surface
 *	- WB : write back stuff (do it bit like scratch reg things)
 *	- Vblank : look at Jesse's rework and what we should do
 *	- r600/r700: gart & cp
 *	- cs : clean cs ioctl use bitmap & things like that.
 *	- power management stuff
 *	- Barrier in gart code
 *	- Unmappabled vram ?
 *	- TESTING, TESTING, TESTING
 */

45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
/* Initialization path:
 *  We expect that acceleration initialization might fail for various
 *  reasons even thought we work hard to make it works on most
 *  configurations. In order to still have a working userspace in such
 *  situation the init path must succeed up to the memory controller
 *  initialization point. Failure before this point are considered as
 *  fatal error. Here is the init callchain :
 *      radeon_device_init  perform common structure, mutex initialization
 *      asic_init           setup the GPU memory layout and perform all
 *                          one time initialization (failure in this
 *                          function are considered fatal)
 *      asic_startup        setup the GPU acceleration, in order to
 *                          follow guideline the first thing this
 *                          function should do is setting the GPU
 *                          memory controller (only MC setup failure
 *                          are considered as fatal)
 */

A
Arun Sharma 已提交
63
#include <linux/atomic.h>
64 65 66 67
#include <linux/wait.h>
#include <linux/list.h>
#include <linux/kref.h>

68 69 70 71
#include <ttm/ttm_bo_api.h>
#include <ttm/ttm_bo_driver.h>
#include <ttm/ttm_placement.h>
#include <ttm/ttm_module.h>
72
#include <ttm/ttm_execbuf_util.h>
73

74
#include "radeon_family.h"
75 76 77 78 79 80 81 82 83 84 85 86 87 88
#include "radeon_mode.h"
#include "radeon_reg.h"

/*
 * Modules parameters.
 */
extern int radeon_no_wb;
extern int radeon_modeset;
extern int radeon_dynclks;
extern int radeon_r4xx_atom;
extern int radeon_agpmode;
extern int radeon_vram_limit;
extern int radeon_gart_size;
extern int radeon_benchmarking;
89
extern int radeon_testing;
90
extern int radeon_connector_table;
91
extern int radeon_tv;
92
extern int radeon_audio;
93
extern int radeon_disp_priority;
94
extern int radeon_hw_i2c;
95
extern int radeon_pcie_gen2;
96
extern int radeon_msi;
97
extern int radeon_lockup_timeout;
98 99 100 101 102

/*
 * Copy from radeon_drv.h so we don't have to include both and have conflicting
 * symbol;
 */
103 104
#define RADEON_MAX_USEC_TIMEOUT			100000	/* 100 ms */
#define RADEON_FENCE_JIFFIES_TIMEOUT		(HZ / 2)
105
/* RADEON_IB_POOL_SIZE must be a power of 2 */
106 107 108 109
#define RADEON_IB_POOL_SIZE			16
#define RADEON_DEBUGFS_MAX_COMPONENTS		32
#define RADEONFB_CONN_LIMIT			4
#define RADEON_BIOS_NUM_SCRATCH			8
110

111
/* max number of rings */
112 113 114 115
#define RADEON_NUM_RINGS			3

/* fence seq are set to this number when signaled */
#define RADEON_FENCE_SIGNALED_SEQ		0LL
116 117 118

/* internal ring indices */
/* r1xx+ has gfx CP ring */
119
#define RADEON_RING_TYPE_GFX_INDEX		0
120 121

/* cayman has 2 compute CP rings */
122 123
#define CAYMAN_RING_TYPE_CP1_INDEX		1
#define CAYMAN_RING_TYPE_CP2_INDEX		2
124

125
/* hardcode those limit for now */
126 127
#define RADEON_VA_RESERVED_SIZE			(8 << 20)
#define RADEON_IB_VM_MAX_SIZE			(64 << 10)
128

129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147
/*
 * Errata workarounds.
 */
enum radeon_pll_errata {
	CHIP_ERRATA_R300_CG             = 0x00000001,
	CHIP_ERRATA_PLL_DUMMYREADS      = 0x00000002,
	CHIP_ERRATA_PLL_DELAY           = 0x00000004
};


struct radeon_device;


/*
 * BIOS.
 */
bool radeon_get_bios(struct radeon_device *rdev);

/*
148
 * Dummy page
149
 */
150 151 152 153 154 155 156
struct radeon_dummy_page {
	struct page	*page;
	dma_addr_t	addr;
};
int radeon_dummy_page_init(struct radeon_device *rdev);
void radeon_dummy_page_fini(struct radeon_device *rdev);

157

158 159 160
/*
 * Clocks
 */
161 162 163
struct radeon_clock {
	struct radeon_pll p1pll;
	struct radeon_pll p2pll;
164
	struct radeon_pll dcpll;
165 166 167 168 169
	struct radeon_pll spll;
	struct radeon_pll mpll;
	/* 10 Khz units */
	uint32_t default_mclk;
	uint32_t default_sclk;
170 171
	uint32_t default_dispclk;
	uint32_t dp_extclk;
172
	uint32_t max_pixel_clock;
173 174
};

175 176 177 178
/*
 * Power management
 */
int radeon_pm_init(struct radeon_device *rdev);
179
void radeon_pm_fini(struct radeon_device *rdev);
180
void radeon_pm_compute_clocks(struct radeon_device *rdev);
181 182
void radeon_pm_suspend(struct radeon_device *rdev);
void radeon_pm_resume(struct radeon_device *rdev);
183 184
void radeon_combios_get_power_modes(struct radeon_device *rdev);
void radeon_atombios_get_power_modes(struct radeon_device *rdev);
185
void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
186
void rs690_pm_info(struct radeon_device *rdev);
187 188 189 190
extern int rv6xx_get_temp(struct radeon_device *rdev);
extern int rv770_get_temp(struct radeon_device *rdev);
extern int evergreen_get_temp(struct radeon_device *rdev);
extern int sumo_get_temp(struct radeon_device *rdev);
191
extern int si_get_temp(struct radeon_device *rdev);
192 193 194
extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
				    unsigned *bankh, unsigned *mtaspect,
				    unsigned *tile_split);
195

196 197 198 199 200
/*
 * Fences.
 */
struct radeon_fence_driver {
	uint32_t			scratch_reg;
201 202
	uint64_t			gpu_addr;
	volatile uint32_t		*cpu_addr;
203 204
	/* sync_seq is protected by ring emission lock */
	uint64_t			sync_seq[RADEON_NUM_RINGS];
205
	atomic64_t			last_seq;
206
	unsigned long			last_activity;
207
	bool				initialized;
208 209 210 211 212 213
};

struct radeon_fence {
	struct radeon_device		*rdev;
	struct kref			kref;
	/* protected by radeon_fence.lock */
214
	uint64_t			seq;
215
	/* RB, DMA, etc. */
216
	unsigned			ring;
217 218
};

219 220
int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
int radeon_fence_driver_init(struct radeon_device *rdev);
221
void radeon_fence_driver_fini(struct radeon_device *rdev);
222
int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
223
void radeon_fence_process(struct radeon_device *rdev, int ring);
224 225
bool radeon_fence_signaled(struct radeon_fence *fence);
int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
226
int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
227
void radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
228 229 230
int radeon_fence_wait_any(struct radeon_device *rdev,
			  struct radeon_fence **fences,
			  bool intr);
231 232
struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
void radeon_fence_unref(struct radeon_fence **fence);
233
unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254
bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
						      struct radeon_fence *b)
{
	if (!a) {
		return b;
	}

	if (!b) {
		return a;
	}

	BUG_ON(a->ring != b->ring);

	if (a->seq > b->seq) {
		return a;
	} else {
		return b;
	}
}
255

256 257 258 259
/*
 * Tiling registers
 */
struct radeon_surface_reg {
260
	struct radeon_bo *bo;
261 262 263
};

#define RADEON_GEM_MAX_SURFACES 8
264 265

/*
266
 * TTM.
267
 */
268 269
struct radeon_mman {
	struct ttm_bo_global_ref        bo_global_ref;
270
	struct drm_global_reference	mem_global_ref;
271
	struct ttm_bo_device		bdev;
272 273
	bool				mem_global_referenced;
	bool				initialized;
274 275
};

276 277 278 279 280 281 282 283 284 285 286 287
/* bo virtual address in a specific vm */
struct radeon_bo_va {
	/* bo list is protected by bo being reserved */
	struct list_head		bo_list;
	/* vm list is protected by vm mutex */
	struct list_head		vm_list;
	/* constant after initialization */
	struct radeon_vm		*vm;
	struct radeon_bo		*bo;
	uint64_t			soffset;
	uint64_t			eoffset;
	uint32_t			flags;
288
	struct radeon_fence		*fence;
289 290 291
	bool				valid;
};

292 293 294 295
struct radeon_bo {
	/* Protected by gem.mutex */
	struct list_head		list;
	/* Protected by tbo.reserved */
296 297
	u32				placements[3];
	struct ttm_placement		placement;
298 299 300 301 302 303 304
	struct ttm_buffer_object	tbo;
	struct ttm_bo_kmap_obj		kmap;
	unsigned			pin_count;
	void				*kptr;
	u32				tiling_flags;
	u32				pitch;
	int				surface_reg;
305 306 307 308
	/* list of all virtual address to which this bo
	 * is associated to
	 */
	struct list_head		va;
309 310
	/* Constant after initialization */
	struct radeon_device		*rdev;
311
	struct drm_gem_object		gem_base;
312 313 314

	struct ttm_bo_kmap_obj dma_buf_vmap;
	int vmapping_count;
315
};
316
#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
317

318
struct radeon_bo_list {
319
	struct ttm_validate_buffer tv;
320
	struct radeon_bo	*bo;
321 322 323
	uint64_t		gpu_offset;
	unsigned		rdomain;
	unsigned		wdomain;
324
	u32			tiling_flags;
325 326
};

327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350
/* sub-allocation manager, it has to be protected by another lock.
 * By conception this is an helper for other part of the driver
 * like the indirect buffer or semaphore, which both have their
 * locking.
 *
 * Principe is simple, we keep a list of sub allocation in offset
 * order (first entry has offset == 0, last entry has the highest
 * offset).
 *
 * When allocating new object we first check if there is room at
 * the end total_size - (last_object_offset + last_object_size) >=
 * alloc_size. If so we allocate new object there.
 *
 * When there is not enough room at the end, we start waiting for
 * each sub object until we reach object_offset+object_size >=
 * alloc_size, this object then become the sub object we return.
 *
 * Alignment can't be bigger than page size.
 *
 * Hole are not considered for allocation to keep things simple.
 * Assumption is that there won't be hole (all object on same
 * alignment).
 */
struct radeon_sa_manager {
351
	wait_queue_head_t	wq;
352
	struct radeon_bo	*bo;
353 354 355
	struct list_head	*hole;
	struct list_head	flist[RADEON_NUM_RINGS];
	struct list_head	olist;
356 357 358 359 360 361 362 363 364 365
	unsigned		size;
	uint64_t		gpu_addr;
	void			*cpu_ptr;
	uint32_t		domain;
};

struct radeon_sa_bo;

/* sub-allocation buffer */
struct radeon_sa_bo {
366 367
	struct list_head		olist;
	struct list_head		flist;
368
	struct radeon_sa_manager	*manager;
369 370
	unsigned			soffset;
	unsigned			eoffset;
371
	struct radeon_fence		*fence;
372 373
};

374 375 376 377
/*
 * GEM objects.
 */
struct radeon_gem {
378
	struct mutex		mutex;
379 380 381 382 383 384
	struct list_head	objects;
};

int radeon_gem_init(struct radeon_device *rdev);
void radeon_gem_fini(struct radeon_device *rdev);
int radeon_gem_object_create(struct radeon_device *rdev, int size,
385 386 387
				int alignment, int initial_domain,
				bool discardable, bool kernel,
				struct drm_gem_object **obj);
388

389 390 391 392 393 394 395 396 397
int radeon_mode_dumb_create(struct drm_file *file_priv,
			    struct drm_device *dev,
			    struct drm_mode_create_dumb *args);
int radeon_mode_dumb_mmap(struct drm_file *filp,
			  struct drm_device *dev,
			  uint32_t handle, uint64_t *offset_p);
int radeon_mode_dumb_destroy(struct drm_file *file_priv,
			     struct drm_device *dev,
			     uint32_t handle);
398

399 400 401 402 403
/*
 * Semaphores.
 */
/* everything here is constant */
struct radeon_semaphore {
404 405
	struct radeon_sa_bo		*sa_bo;
	signed				waiters;
406 407 408 409 410 411 412 413 414
	uint64_t			gpu_addr;
};

int radeon_semaphore_create(struct radeon_device *rdev,
			    struct radeon_semaphore **semaphore);
void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
				  struct radeon_semaphore *semaphore);
void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
				struct radeon_semaphore *semaphore);
415 416
int radeon_semaphore_sync_rings(struct radeon_device *rdev,
				struct radeon_semaphore *semaphore,
417
				int signaler, int waiter);
418
void radeon_semaphore_free(struct radeon_device *rdev,
419
			   struct radeon_semaphore **semaphore,
420
			   struct radeon_fence *fence);
421

422 423 424 425 426
/*
 * GART structures, functions & helpers
 */
struct radeon_mc;

427
#define RADEON_GPU_PAGE_SIZE 4096
428
#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
429
#define RADEON_GPU_PAGE_SHIFT 12
430
#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
431

432 433
struct radeon_gart {
	dma_addr_t			table_addr;
434 435
	struct radeon_bo		*robj;
	void				*ptr;
436 437 438 439 440 441 442 443 444 445 446 447
	unsigned			num_gpu_pages;
	unsigned			num_cpu_pages;
	unsigned			table_size;
	struct page			**pages;
	dma_addr_t			*pages_addr;
	bool				ready;
};

int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
void radeon_gart_table_ram_free(struct radeon_device *rdev);
int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
void radeon_gart_table_vram_free(struct radeon_device *rdev);
448 449
int radeon_gart_table_vram_pin(struct radeon_device *rdev);
void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
450 451 452 453 454
int radeon_gart_init(struct radeon_device *rdev);
void radeon_gart_fini(struct radeon_device *rdev);
void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
			int pages);
int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
455 456
		     int pages, struct page **pagelist,
		     dma_addr_t *dma_addr);
457
void radeon_gart_restore(struct radeon_device *rdev);
458 459 460 461 462 463 464 465 466


/*
 * GPU MC structures, functions & helpers
 */
struct radeon_mc {
	resource_size_t		aper_size;
	resource_size_t		aper_base;
	resource_size_t		agp_base;
467 468
	/* for some chips with <= 32MB we need to lie
	 * about vram size near mc fb location */
469
	u64			mc_vram_size;
470
	u64			visible_vram_size;
471 472 473 474 475
	u64			gtt_size;
	u64			gtt_start;
	u64			gtt_end;
	u64			vram_start;
	u64			vram_end;
476
	unsigned		vram_width;
477
	u64			real_vram_size;
478 479
	int			vram_mtrr;
	bool			vram_is_ddr;
480
	bool			igp_sideport_enabled;
481
	u64                     gtt_base_align;
482 483
};

484 485
bool radeon_combios_sideport_present(struct radeon_device *rdev);
bool radeon_atombios_sideport_present(struct radeon_device *rdev);
486 487 488 489 490 491

/*
 * GPU scratch registers structures, functions & helpers
 */
struct radeon_scratch {
	unsigned		num_reg;
492
	uint32_t                reg_base;
493 494 495 496 497 498 499 500 501 502 503
	bool			free[32];
	uint32_t		reg[32];
};

int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);


/*
 * IRQS.
 */
504 505 506 507 508 509 510 511 512 513 514 515 516

struct radeon_unpin_work {
	struct work_struct work;
	struct radeon_device *rdev;
	int crtc_id;
	struct radeon_fence *fence;
	struct drm_pending_vblank_event *event;
	struct radeon_bo *old_rbo;
	u64 new_crtc_base;
};

struct r500_irq_stat_regs {
	u32 disp_int;
517
	u32 hdmi0_status;
518 519 520 521 522 523 524 525
};

struct r600_irq_stat_regs {
	u32 disp_int;
	u32 disp_int_cont;
	u32 disp_int_cont2;
	u32 d1grph_int;
	u32 d2grph_int;
526 527
	u32 hdmi0_status;
	u32 hdmi1_status;
528 529 530 531 532 533 534 535 536 537 538 539 540 541 542
};

struct evergreen_irq_stat_regs {
	u32 disp_int;
	u32 disp_int_cont;
	u32 disp_int_cont2;
	u32 disp_int_cont3;
	u32 disp_int_cont4;
	u32 disp_int_cont5;
	u32 d1grph_int;
	u32 d2grph_int;
	u32 d3grph_int;
	u32 d4grph_int;
	u32 d5grph_int;
	u32 d6grph_int;
543 544 545 546 547 548
	u32 afmt_status1;
	u32 afmt_status2;
	u32 afmt_status3;
	u32 afmt_status4;
	u32 afmt_status5;
	u32 afmt_status6;
549 550 551 552 553 554 555 556
};

union radeon_irq_stat_regs {
	struct r500_irq_stat_regs r500;
	struct r600_irq_stat_regs r600;
	struct evergreen_irq_stat_regs evergreen;
};

557 558
#define RADEON_MAX_HPD_PINS 6
#define RADEON_MAX_CRTCS 6
559
#define RADEON_MAX_AFMT_BLOCKS 6
560

561
struct radeon_irq {
562 563
	bool				installed;
	spinlock_t			lock;
564
	atomic_t			ring_int[RADEON_NUM_RINGS];
565
	bool				crtc_vblank_int[RADEON_MAX_CRTCS];
566
	atomic_t			pflip[RADEON_MAX_CRTCS];
567 568 569 570 571 572 573
	wait_queue_head_t		vblank_queue;
	bool				hpd[RADEON_MAX_HPD_PINS];
	bool				gui_idle;
	bool				gui_idle_acked;
	wait_queue_head_t		idle_queue;
	bool				afmt[RADEON_MAX_AFMT_BLOCKS];
	union radeon_irq_stat_regs	stat_regs;
574 575 576 577
};

int radeon_irq_kms_init(struct radeon_device *rdev);
void radeon_irq_kms_fini(struct radeon_device *rdev);
578 579
void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
580 581
void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
582 583 584 585 586
void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
int radeon_irq_kms_wait_gui_idle(struct radeon_device *rdev);
587 588

/*
589
 * CP & rings.
590
 */
591

592
struct radeon_ib {
593 594 595 596
	struct radeon_sa_bo		*sa_bo;
	uint32_t			length_dw;
	uint64_t			gpu_addr;
	uint32_t			*ptr;
597
	int				ring;
598 599 600
	struct radeon_fence		*fence;
	unsigned			vm_id;
	bool				is_const_ib;
601
	struct radeon_fence		*sync_to[RADEON_NUM_RINGS];
602
	struct radeon_semaphore		*semaphore;
603 604
};

605
struct radeon_ring {
606
	struct radeon_bo	*ring_obj;
607 608
	volatile uint32_t	*ring;
	unsigned		rptr;
609 610
	unsigned		rptr_offs;
	unsigned		rptr_reg;
611
	unsigned		rptr_save_reg;
612 613
	u64			next_rptr_gpu_addr;
	volatile u32		*next_rptr_cpu_addr;
614 615
	unsigned		wptr;
	unsigned		wptr_old;
616
	unsigned		wptr_reg;
617 618 619
	unsigned		ring_size;
	unsigned		ring_free_dw;
	int			count_dw;
620 621
	unsigned long		last_activity;
	unsigned		last_rptr;
622 623 624 625
	uint64_t		gpu_addr;
	uint32_t		align_mask;
	uint32_t		ptr_mask;
	bool			ready;
626 627 628
	u32			ptr_reg_shift;
	u32			ptr_reg_mask;
	u32			nop;
629
	u32			idx;
630 631
};

632 633 634 635 636 637 638 639 640 641
/*
 * VM
 */
struct radeon_vm {
	struct list_head		list;
	struct list_head		va;
	int				id;
	unsigned			last_pfn;
	u64				pt_gpu_addr;
	u64				*pt;
642
	struct radeon_sa_bo		*sa_bo;
643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662
	struct mutex			mutex;
	/* last fence for cs using this vm */
	struct radeon_fence		*fence;
};

struct radeon_vm_funcs {
	int (*init)(struct radeon_device *rdev);
	void (*fini)(struct radeon_device *rdev);
	/* cs mutex must be lock for schedule_ib */
	int (*bind)(struct radeon_device *rdev, struct radeon_vm *vm, int id);
	void (*unbind)(struct radeon_device *rdev, struct radeon_vm *vm);
	void (*tlb_flush)(struct radeon_device *rdev, struct radeon_vm *vm);
	uint32_t (*page_flags)(struct radeon_device *rdev,
			       struct radeon_vm *vm,
			       uint32_t flags);
	void (*set_page)(struct radeon_device *rdev, struct radeon_vm *vm,
			unsigned pfn, uint64_t addr, uint32_t flags);
};

struct radeon_vm_manager {
663
	struct mutex			lock;
664 665 666 667 668 669 670 671 672 673
	struct list_head		lru_vm;
	uint32_t			use_bitmap;
	struct radeon_sa_manager	sa_manager;
	uint32_t			max_pfn;
	/* fields constant after init */
	const struct radeon_vm_funcs	*funcs;
	/* number of VMIDs */
	unsigned			nvm;
	/* vram base address for page table entry  */
	u64				vram_base_offset;
674 675
	/* is vm enabled? */
	bool				enabled;
676 677 678 679 680 681 682 683 684
};

/*
 * file private structure
 */
struct radeon_fpriv {
	struct radeon_vm		vm;
};

685 686 687 688
/*
 * R6xx+ IH ring
 */
struct r600_ih {
689
	struct radeon_bo	*ring_obj;
690 691 692 693 694
	volatile uint32_t	*ring;
	unsigned		rptr;
	unsigned		ring_size;
	uint64_t		gpu_addr;
	uint32_t		ptr_mask;
695
	atomic_t		lock;
696 697 698
	bool                    enabled;
};

699 700 701 702 703 704 705 706 707 708
struct r600_blit_cp_primitives {
	void (*set_render_target)(struct radeon_device *rdev, int format,
				  int w, int h, u64 gpu_addr);
	void (*cp_set_surface_sync)(struct radeon_device *rdev,
				    u32 sync_type, u32 size,
				    u64 mc_addr);
	void (*set_shaders)(struct radeon_device *rdev);
	void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
	void (*set_tex_resource)(struct radeon_device *rdev,
				 int format, int w, int h, int pitch,
709
				 u64 gpu_addr, u32 size);
710 711 712 713 714 715
	void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
			     int x2, int y2);
	void (*draw_auto)(struct radeon_device *rdev);
	void (*set_default_state)(struct radeon_device *rdev);
};

716
struct r600_blit {
717
	struct radeon_bo	*shader_obj;
718 719 720 721
	struct r600_blit_cp_primitives primitives;
	int max_dim;
	int ring_size_common;
	int ring_size_per_loop;
722 723 724 725 726 727
	u64 shader_gpu_addr;
	u32 vs_offset, ps_offset;
	u32 state_offset;
	u32 state_len;
};

728 729 730 731 732 733 734 735 736 737 738 739
/*
 * SI RLC stuff
 */
struct si_rlc {
	/* for power gating */
	struct radeon_bo	*save_restore_obj;
	uint64_t		save_restore_gpu_addr;
	/* for clear state */
	struct radeon_bo	*clear_state_obj;
	uint64_t		clear_state_gpu_addr;
};

740
int radeon_ib_get(struct radeon_device *rdev, int ring,
741 742
		  struct radeon_ib *ib, unsigned size);
void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
743 744
int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
		       struct radeon_ib *const_ib);
745 746
int radeon_ib_pool_init(struct radeon_device *rdev);
void radeon_ib_pool_fini(struct radeon_device *rdev);
747
int radeon_ib_ring_tests(struct radeon_device *rdev);
748
/* Ring access between begin & end cannot sleep */
749 750
bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
				      struct radeon_ring *ring);
751 752 753 754 755
void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
756
void radeon_ring_undo(struct radeon_ring *ring);
757 758
void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
759
void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
760 761
void radeon_ring_lockup_update(struct radeon_ring *ring);
bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
762 763 764 765
unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
			    uint32_t **data);
int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
			unsigned size, uint32_t *data);
766
int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
767 768
		     unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
		     u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
769
void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
770 771 772 773 774 775 776


/*
 * CS.
 */
struct radeon_cs_reloc {
	struct drm_gem_object		*gobj;
777 778
	struct radeon_bo		*robj;
	struct radeon_bo_list		lobj;
779 780 781 782 783 784 785
	uint32_t			handle;
	uint32_t			flags;
};

struct radeon_cs_chunk {
	uint32_t		chunk_id;
	uint32_t		length_dw;
786 787
	int			kpage_idx[2];
	uint32_t		*kpage[2];
788
	uint32_t		*kdata;
789 790 791
	void __user		*user_ptr;
	int			last_copied_page;
	int			last_page_index;
792 793 794
};

struct radeon_cs_parser {
795
	struct device		*dev;
796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811
	struct radeon_device	*rdev;
	struct drm_file		*filp;
	/* chunks */
	unsigned		nchunks;
	struct radeon_cs_chunk	*chunks;
	uint64_t		*chunks_array;
	/* IB */
	unsigned		idx;
	/* relocations */
	unsigned		nrelocs;
	struct radeon_cs_reloc	*relocs;
	struct radeon_cs_reloc	**relocs_ptr;
	struct list_head	validated;
	/* indices of various chunks */
	int			chunk_ib_idx;
	int			chunk_relocs_idx;
812
	int			chunk_flags_idx;
813
	int			chunk_const_ib_idx;
814 815
	struct radeon_ib	ib;
	struct radeon_ib	const_ib;
816
	void			*track;
817
	unsigned		family;
818
	int			parser_error;
819 820 821
	u32			cs_flags;
	u32			ring;
	s32			priority;
822 823
};

824
extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
825
extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
826

827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846
struct radeon_cs_packet {
	unsigned	idx;
	unsigned	type;
	unsigned	reg;
	unsigned	opcode;
	int		count;
	unsigned	one_reg_wr;
};

typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
				      struct radeon_cs_packet *pkt,
				      unsigned idx, unsigned reg);
typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
				      struct radeon_cs_packet *pkt);


/*
 * AGP
 */
int radeon_agp_init(struct radeon_device *rdev);
847
void radeon_agp_resume(struct radeon_device *rdev);
848
void radeon_agp_suspend(struct radeon_device *rdev);
849 850 851 852 853 854 855
void radeon_agp_fini(struct radeon_device *rdev);


/*
 * Writeback
 */
struct radeon_wb {
856
	struct radeon_bo	*wb_obj;
857 858
	volatile uint32_t	*wb;
	uint64_t		gpu_addr;
859
	bool                    enabled;
860
	bool                    use_event;
861 862
};

863
#define RADEON_WB_SCRATCH_OFFSET 0
864
#define RADEON_WB_RING0_NEXT_RPTR 256
865
#define RADEON_WB_CP_RPTR_OFFSET 1024
866 867
#define RADEON_WB_CP1_RPTR_OFFSET 1280
#define RADEON_WB_CP2_RPTR_OFFSET 1536
868
#define R600_WB_IH_WPTR_OFFSET   2048
869
#define R600_WB_EVENT_OFFSET     3072
870

871 872 873 874 875 876 877 878 879 880 881
/**
 * struct radeon_pm - power management datas
 * @max_bandwidth:      maximum bandwidth the gpu has (MByte/s)
 * @igp_sideport_mclk:  sideport memory clock Mhz (rs690,rs740,rs780,rs880)
 * @igp_system_mclk:    system clock Mhz (rs690,rs740,rs780,rs880)
 * @igp_ht_link_clk:    ht link clock Mhz (rs690,rs740,rs780,rs880)
 * @igp_ht_link_width:  ht link width in bits (rs690,rs740,rs780,rs880)
 * @k8_bandwidth:       k8 bandwidth the gpu has (MByte/s) (IGP)
 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
 * @ht_bandwidth:       ht bandwidth the gpu has (MByte/s) (IGP)
 * @core_bandwidth:     core GPU bandwidth the gpu has (MByte/s) (IGP)
L
Lucas De Marchi 已提交
882
 * @sclk:          	GPU clock Mhz (core bandwidth depends of this clock)
883 884 885
 * @needed_bandwidth:   current bandwidth needs
 *
 * It keeps track of various data needed to take powermanagement decision.
L
Lucas De Marchi 已提交
886
 * Bandwidth need is used to determine minimun clock of the GPU and memory.
887 888 889
 * Equation between gpu/memory clock and available bandwidth is hw dependent
 * (type of memory, bus size, efficiency, ...)
 */
890 891 892 893 894 895 896 897 898 899

enum radeon_pm_method {
	PM_METHOD_PROFILE,
	PM_METHOD_DYNPM,
};

enum radeon_dynpm_state {
	DYNPM_STATE_DISABLED,
	DYNPM_STATE_MINIMUM,
	DYNPM_STATE_PAUSED,
900 901
	DYNPM_STATE_ACTIVE,
	DYNPM_STATE_SUSPENDED,
902
};
903 904 905 906 907 908
enum radeon_dynpm_action {
	DYNPM_ACTION_NONE,
	DYNPM_ACTION_MINIMUM,
	DYNPM_ACTION_DOWNCLOCK,
	DYNPM_ACTION_UPCLOCK,
	DYNPM_ACTION_DEFAULT
909
};
910 911 912 913 914 915 916 917

enum radeon_voltage_type {
	VOLTAGE_NONE = 0,
	VOLTAGE_GPIO,
	VOLTAGE_VDDC,
	VOLTAGE_SW
};

918 919 920 921 922 923 924 925
enum radeon_pm_state_type {
	POWER_STATE_TYPE_DEFAULT,
	POWER_STATE_TYPE_POWERSAVE,
	POWER_STATE_TYPE_BATTERY,
	POWER_STATE_TYPE_BALANCED,
	POWER_STATE_TYPE_PERFORMANCE,
};

926 927 928 929
enum radeon_pm_profile_type {
	PM_PROFILE_DEFAULT,
	PM_PROFILE_AUTO,
	PM_PROFILE_LOW,
930
	PM_PROFILE_MID,
931 932 933 934 935
	PM_PROFILE_HIGH,
};

#define PM_PROFILE_DEFAULT_IDX 0
#define PM_PROFILE_LOW_SH_IDX  1
936 937 938 939 940 941
#define PM_PROFILE_MID_SH_IDX  2
#define PM_PROFILE_HIGH_SH_IDX 3
#define PM_PROFILE_LOW_MH_IDX  4
#define PM_PROFILE_MID_MH_IDX  5
#define PM_PROFILE_HIGH_MH_IDX 6
#define PM_PROFILE_MAX         7
942 943 944 945 946 947

struct radeon_pm_profile {
	int dpms_off_ps_idx;
	int dpms_on_ps_idx;
	int dpms_off_cm_idx;
	int dpms_on_cm_idx;
948 949
};

950 951 952 953 954
enum radeon_int_thermal_type {
	THERMAL_TYPE_NONE,
	THERMAL_TYPE_RV6XX,
	THERMAL_TYPE_RV770,
	THERMAL_TYPE_EVERGREEN,
955
	THERMAL_TYPE_SUMO,
956
	THERMAL_TYPE_NI,
957
	THERMAL_TYPE_SI,
958 959
};

960 961 962 963 964 965 966 967 968 969 970
struct radeon_voltage {
	enum radeon_voltage_type type;
	/* gpio voltage */
	struct radeon_gpio_rec gpio;
	u32 delay; /* delay in usec from voltage drop to sclk change */
	bool active_high; /* voltage drop is active when bit is high */
	/* VDDC voltage */
	u8 vddc_id; /* index into vddc voltage table */
	u8 vddci_id; /* index into vddci voltage table */
	bool vddci_enabled;
	/* r6xx+ sw */
971 972 973
	u16 voltage;
	/* evergreen+ vddci */
	u16 vddci;
974 975
};

976 977 978
/* clock mode flags */
#define RADEON_PM_MODE_NO_DISPLAY          (1 << 0)

979 980 981 982 983 984 985
struct radeon_pm_clock_info {
	/* memory clock */
	u32 mclk;
	/* engine clock */
	u32 sclk;
	/* voltage info */
	struct radeon_voltage voltage;
986
	/* standardized clock flags */
987 988 989
	u32 flags;
};

990
/* state flags */
991
#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
992

993
struct radeon_power_state {
994
	enum radeon_pm_state_type type;
995
	struct radeon_pm_clock_info *clock_info;
996 997 998
	/* number of valid clock modes in this power state */
	int num_clock_modes;
	struct radeon_pm_clock_info *default_clock_mode;
999 1000
	/* standardized state flags */
	u32 flags;
A
Alex Deucher 已提交
1001 1002 1003
	u32 misc; /* vbios specific flags */
	u32 misc2; /* vbios specific flags */
	int pcie_lanes; /* pcie lanes */
1004 1005
};

1006 1007 1008 1009 1010
/*
 * Some modes are overclocked by very low value, accept them
 */
#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */

1011
struct radeon_pm {
1012
	struct mutex		mutex;
1013 1014
	/* write locked while reprogramming mclk */
	struct rw_semaphore	mclk_lock;
1015 1016
	u32			active_crtcs;
	int			active_crtc_count;
1017
	int			req_vblank;
1018
	bool			vblank_sync;
1019 1020 1021 1022 1023 1024 1025 1026 1027 1028
	fixed20_12		max_bandwidth;
	fixed20_12		igp_sideport_mclk;
	fixed20_12		igp_system_mclk;
	fixed20_12		igp_ht_link_clk;
	fixed20_12		igp_ht_link_width;
	fixed20_12		k8_bandwidth;
	fixed20_12		sideport_bandwidth;
	fixed20_12		ht_bandwidth;
	fixed20_12		core_bandwidth;
	fixed20_12		sclk;
1029
	fixed20_12		mclk;
1030
	fixed20_12		needed_bandwidth;
1031
	struct radeon_power_state *power_state;
1032 1033
	/* number of valid power states */
	int                     num_power_states;
1034 1035 1036 1037 1038 1039 1040
	int                     current_power_state_index;
	int                     current_clock_mode_index;
	int                     requested_power_state_index;
	int                     requested_clock_mode_index;
	int                     default_power_state_index;
	u32                     current_sclk;
	u32                     current_mclk;
1041 1042
	u16                     current_vddc;
	u16                     current_vddci;
1043 1044
	u32                     default_sclk;
	u32                     default_mclk;
1045 1046
	u16                     default_vddc;
	u16                     default_vddci;
1047
	struct radeon_i2c_chan *i2c_bus;
1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060
	/* selected pm method */
	enum radeon_pm_method     pm_method;
	/* dynpm power management */
	struct delayed_work	dynpm_idle_work;
	enum radeon_dynpm_state	dynpm_state;
	enum radeon_dynpm_action	dynpm_planned_action;
	unsigned long		dynpm_action_timeout;
	bool                    dynpm_can_upclock;
	bool                    dynpm_can_downclock;
	/* profile-based power management */
	enum radeon_pm_profile_type profile;
	int                     profile_index;
	struct radeon_pm_profile profiles[PM_PROFILE_MAX];
1061 1062 1063
	/* internal thermal controller on rv6xx+ */
	enum radeon_int_thermal_type int_thermal_type;
	struct device	        *int_hwmon_dev;
1064 1065
};

1066 1067 1068
int radeon_pm_get_type_index(struct radeon_device *rdev,
			     enum radeon_pm_state_type ps_type,
			     int instance);
1069

1070 1071 1072 1073 1074 1075 1076 1077
struct r600_audio {
	int			channels;
	int			rate;
	int			bits_per_sample;
	u8			status_bits;
	u8			category_code;
};

1078 1079 1080
/*
 * Benchmarking
 */
1081
void radeon_benchmark(struct radeon_device *rdev, int test_number);
1082 1083


1084 1085 1086 1087
/*
 * Testing
 */
void radeon_test_moves(struct radeon_device *rdev);
1088
void radeon_test_ring_sync(struct radeon_device *rdev,
1089 1090
			   struct radeon_ring *cpA,
			   struct radeon_ring *cpB);
1091
void radeon_test_syncing(struct radeon_device *rdev);
1092 1093


1094 1095 1096
/*
 * Debugfs
 */
1097 1098 1099 1100 1101
struct radeon_debugfs {
	struct drm_info_list	*files;
	unsigned		num_files;
};

1102 1103 1104 1105 1106 1107 1108 1109 1110 1111
int radeon_debugfs_add_files(struct radeon_device *rdev,
			     struct drm_info_list *files,
			     unsigned nfiles);
int radeon_debugfs_fence_init(struct radeon_device *rdev);


/*
 * ASIC specific functions.
 */
struct radeon_asic {
1112
	int (*init)(struct radeon_device *rdev);
1113 1114 1115
	void (*fini)(struct radeon_device *rdev);
	int (*resume)(struct radeon_device *rdev);
	int (*suspend)(struct radeon_device *rdev);
1116
	void (*vga_set_state)(struct radeon_device *rdev, bool state);
1117
	int (*asic_reset)(struct radeon_device *rdev);
1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129
	/* ioctl hw specific callback. Some hw might want to perform special
	 * operation on specific ioctl. For instance on wait idle some hw
	 * might want to perform and HDP flush through MMIO as it seems that
	 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
	 * through ring.
	 */
	void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
	/* check if 3D engine is idle */
	bool (*gui_idle)(struct radeon_device *rdev);
	/* wait for mc_idle */
	int (*mc_wait_for_idle)(struct radeon_device *rdev);
	/* gart */
1130 1131 1132 1133
	struct {
		void (*tlb_flush)(struct radeon_device *rdev);
		int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
	} gart;
1134
	/* ring specific callbacks */
1135 1136
	struct {
		void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
1137
		int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
1138
		void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
1139
		void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
1140
				       struct radeon_semaphore *semaphore, bool emit_wait);
1141
		int (*cs_parse)(struct radeon_cs_parser *p);
1142 1143 1144
		void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
		int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
		int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1145
		bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
1146
	} ring[RADEON_NUM_RINGS];
1147
	/* irqs */
1148 1149 1150 1151
	struct {
		int (*set)(struct radeon_device *rdev);
		int (*process)(struct radeon_device *rdev);
	} irq;
1152
	/* displays */
1153 1154 1155 1156 1157 1158 1159 1160
	struct {
		/* display watermarks */
		void (*bandwidth_update)(struct radeon_device *rdev);
		/* get frame count */
		u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
		/* wait for vblank */
		void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
	} display;
1161
	/* copy functions for bo handling */
1162 1163 1164 1165 1166
	struct {
		int (*blit)(struct radeon_device *rdev,
			    uint64_t src_offset,
			    uint64_t dst_offset,
			    unsigned num_gpu_pages,
1167
			    struct radeon_fence **fence);
1168 1169 1170 1171 1172
		u32 blit_ring_index;
		int (*dma)(struct radeon_device *rdev,
			   uint64_t src_offset,
			   uint64_t dst_offset,
			   unsigned num_gpu_pages,
1173
			   struct radeon_fence **fence);
1174 1175 1176 1177 1178 1179
		u32 dma_ring_index;
		/* method used for bo copy */
		int (*copy)(struct radeon_device *rdev,
			    uint64_t src_offset,
			    uint64_t dst_offset,
			    unsigned num_gpu_pages,
1180
			    struct radeon_fence **fence);
1181 1182 1183
		/* ring used for bo copies */
		u32 copy_ring_index;
	} copy;
1184
	/* surfaces */
1185 1186 1187 1188 1189 1190
	struct {
		int (*set_reg)(struct radeon_device *rdev, int reg,
				       uint32_t tiling_flags, uint32_t pitch,
				       uint32_t offset, uint32_t obj_size);
		void (*clear_reg)(struct radeon_device *rdev, int reg);
	} surface;
1191
	/* hotplug detect */
1192 1193 1194 1195 1196 1197
	struct {
		void (*init)(struct radeon_device *rdev);
		void (*fini)(struct radeon_device *rdev);
		bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
		void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
	} hpd;
1198
	/* power management */
1199 1200 1201 1202 1203 1204
	struct {
		void (*misc)(struct radeon_device *rdev);
		void (*prepare)(struct radeon_device *rdev);
		void (*finish)(struct radeon_device *rdev);
		void (*init_profile)(struct radeon_device *rdev);
		void (*get_dynpm_state)(struct radeon_device *rdev);
1205 1206 1207 1208 1209 1210 1211
		uint32_t (*get_engine_clock)(struct radeon_device *rdev);
		void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
		uint32_t (*get_memory_clock)(struct radeon_device *rdev);
		void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
		int (*get_pcie_lanes)(struct radeon_device *rdev);
		void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
		void (*set_clock_gating)(struct radeon_device *rdev, int enable);
1212
	} pm;
1213
	/* pageflipping */
1214 1215 1216 1217 1218
	struct {
		void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
		u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
		void (*post_page_flip)(struct radeon_device *rdev, int crtc);
	} pflip;
1219 1220
};

1221 1222 1223
/*
 * Asic structures
 */
1224
struct r100_asic {
1225 1226 1227
	const unsigned		*reg_safe_bm;
	unsigned		reg_safe_bm_size;
	u32			hdp_cntl;
1228 1229
};

1230
struct r300_asic {
1231 1232 1233 1234
	const unsigned		*reg_safe_bm;
	unsigned		reg_safe_bm_size;
	u32			resync_scratch;
	u32			hdp_cntl;
1235 1236 1237
};

struct r600_asic {
1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253
	unsigned		max_pipes;
	unsigned		max_tile_pipes;
	unsigned		max_simds;
	unsigned		max_backends;
	unsigned		max_gprs;
	unsigned		max_threads;
	unsigned		max_stack_entries;
	unsigned		max_hw_contexts;
	unsigned		max_gs_threads;
	unsigned		sx_max_export_size;
	unsigned		sx_max_export_pos_size;
	unsigned		sx_max_export_smx_size;
	unsigned		sq_num_cf_insts;
	unsigned		tiling_nbanks;
	unsigned		tiling_npipes;
	unsigned		tiling_group_size;
1254
	unsigned		tile_config;
1255
	unsigned		backend_map;
1256 1257 1258
};

struct rv770_asic {
1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278
	unsigned		max_pipes;
	unsigned		max_tile_pipes;
	unsigned		max_simds;
	unsigned		max_backends;
	unsigned		max_gprs;
	unsigned		max_threads;
	unsigned		max_stack_entries;
	unsigned		max_hw_contexts;
	unsigned		max_gs_threads;
	unsigned		sx_max_export_size;
	unsigned		sx_max_export_pos_size;
	unsigned		sx_max_export_smx_size;
	unsigned		sq_num_cf_insts;
	unsigned		sx_num_of_sets;
	unsigned		sc_prim_fifo_size;
	unsigned		sc_hiz_tile_fifo_size;
	unsigned		sc_earlyz_tile_fifo_fize;
	unsigned		tiling_nbanks;
	unsigned		tiling_npipes;
	unsigned		tiling_group_size;
1279
	unsigned		tile_config;
1280
	unsigned		backend_map;
1281 1282
};

1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304
struct evergreen_asic {
	unsigned num_ses;
	unsigned max_pipes;
	unsigned max_tile_pipes;
	unsigned max_simds;
	unsigned max_backends;
	unsigned max_gprs;
	unsigned max_threads;
	unsigned max_stack_entries;
	unsigned max_hw_contexts;
	unsigned max_gs_threads;
	unsigned sx_max_export_size;
	unsigned sx_max_export_pos_size;
	unsigned sx_max_export_smx_size;
	unsigned sq_num_cf_insts;
	unsigned sx_num_of_sets;
	unsigned sc_prim_fifo_size;
	unsigned sc_hiz_tile_fifo_size;
	unsigned sc_earlyz_tile_fifo_size;
	unsigned tiling_nbanks;
	unsigned tiling_npipes;
	unsigned tiling_group_size;
1305
	unsigned tile_config;
1306
	unsigned backend_map;
1307 1308
};

1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346
struct cayman_asic {
	unsigned max_shader_engines;
	unsigned max_pipes_per_simd;
	unsigned max_tile_pipes;
	unsigned max_simds_per_se;
	unsigned max_backends_per_se;
	unsigned max_texture_channel_caches;
	unsigned max_gprs;
	unsigned max_threads;
	unsigned max_gs_threads;
	unsigned max_stack_entries;
	unsigned sx_num_of_sets;
	unsigned sx_max_export_size;
	unsigned sx_max_export_pos_size;
	unsigned sx_max_export_smx_size;
	unsigned max_hw_contexts;
	unsigned sq_num_cf_insts;
	unsigned sc_prim_fifo_size;
	unsigned sc_hiz_tile_fifo_size;
	unsigned sc_earlyz_tile_fifo_size;

	unsigned num_shader_engines;
	unsigned num_shader_pipes_per_simd;
	unsigned num_tile_pipes;
	unsigned num_simds_per_se;
	unsigned num_backends_per_se;
	unsigned backend_disable_mask_per_asic;
	unsigned backend_map;
	unsigned num_texture_channel_caches;
	unsigned mem_max_burst_length_bytes;
	unsigned mem_row_size_in_kb;
	unsigned shader_engine_tile_size;
	unsigned num_gpus;
	unsigned multi_gpu_tile_size;

	unsigned tile_config;
};

1347 1348 1349
struct si_asic {
	unsigned max_shader_engines;
	unsigned max_tile_pipes;
A
Alex Deucher 已提交
1350 1351
	unsigned max_cu_per_sh;
	unsigned max_sh_per_se;
1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375
	unsigned max_backends_per_se;
	unsigned max_texture_channel_caches;
	unsigned max_gprs;
	unsigned max_gs_threads;
	unsigned max_hw_contexts;
	unsigned sc_prim_fifo_size_frontend;
	unsigned sc_prim_fifo_size_backend;
	unsigned sc_hiz_tile_fifo_size;
	unsigned sc_earlyz_tile_fifo_size;

	unsigned num_tile_pipes;
	unsigned num_backends_per_se;
	unsigned backend_disable_mask_per_asic;
	unsigned backend_map;
	unsigned num_texture_channel_caches;
	unsigned mem_max_burst_length_bytes;
	unsigned mem_row_size_in_kb;
	unsigned shader_engine_tile_size;
	unsigned num_gpus;
	unsigned multi_gpu_tile_size;

	unsigned tile_config;
};

1376 1377
union radeon_asic_config {
	struct r300_asic	r300;
1378
	struct r100_asic	r100;
1379 1380
	struct r600_asic	r600;
	struct rv770_asic	rv770;
1381
	struct evergreen_asic	evergreen;
1382
	struct cayman_asic	cayman;
1383
	struct si_asic		si;
1384 1385
};

D
Daniel Vetter 已提交
1386 1387 1388 1389 1390 1391
/*
 * asic initizalization from radeon_asic.c
 */
void radeon_agp_disable(struct radeon_device *rdev);
int radeon_asic_init(struct radeon_device *rdev);

1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415

/*
 * IOCTL.
 */
int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *filp);
int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *filp);
int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
				struct drm_file *filp);
int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *filp);
int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *filp);
int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *filp);
1416 1417
int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *filp);
1418
int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1419 1420 1421 1422
int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
				struct drm_file *filp);
int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
				struct drm_file *filp);
1423

1424 1425
/* VRAM scratch page for HDP bug, default vram page */
struct r600_vram_scratch {
1426 1427
	struct radeon_bo		*robj;
	volatile uint32_t		*ptr;
1428
	u64				gpu_addr;
1429
};
1430

1431

1432 1433 1434 1435 1436 1437 1438
/*
 * Core structure, functions and helpers.
 */
typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);

struct radeon_device {
1439
	struct device			*dev;
1440 1441
	struct drm_device		*ddev;
	struct pci_dev			*pdev;
1442
	struct rw_semaphore		exclusive_lock;
1443
	/* ASIC */
1444
	union radeon_asic_config	config;
1445 1446 1447 1448 1449
	enum radeon_family		family;
	unsigned long			flags;
	int				usec_timeout;
	enum radeon_pll_errata		pll_errata;
	int				num_gb_pipes;
1450
	int				num_z_pipes;
1451 1452 1453 1454 1455
	int				disp_priority;
	/* BIOS */
	uint8_t				*bios;
	bool				is_atom_bios;
	uint16_t			bios_header_start;
1456
	struct radeon_bo		*stollen_vga_memory;
1457
	/* Register mmio */
1458 1459
	resource_size_t			rmmio_base;
	resource_size_t			rmmio_size;
1460
	void __iomem			*rmmio;
1461 1462 1463 1464
	radeon_rreg_t			mc_rreg;
	radeon_wreg_t			mc_wreg;
	radeon_rreg_t			pll_rreg;
	radeon_wreg_t			pll_wreg;
1465
	uint32_t                        pcie_reg_mask;
1466 1467
	radeon_rreg_t			pciep_rreg;
	radeon_wreg_t			pciep_wreg;
1468 1469 1470
	/* io port */
	void __iomem                    *rio_mem;
	resource_size_t			rio_mem_size;
1471 1472 1473 1474 1475 1476
	struct radeon_clock             clock;
	struct radeon_mc		mc;
	struct radeon_gart		gart;
	struct radeon_mode_info		mode_info;
	struct radeon_scratch		scratch;
	struct radeon_mman		mman;
1477
	struct radeon_fence_driver	fence_drv[RADEON_NUM_RINGS];
1478
	wait_queue_head_t		fence_queue;
1479
	struct mutex			ring_lock;
1480
	struct radeon_ring		ring[RADEON_NUM_RINGS];
J
Jerome Glisse 已提交
1481 1482
	bool				ib_pool_ready;
	struct radeon_sa_manager	ring_tmp_bo;
1483 1484 1485
	struct radeon_irq		irq;
	struct radeon_asic		*asic;
	struct radeon_gem		gem;
1486
	struct radeon_pm		pm;
1487
	uint32_t			bios_scratch[RADEON_BIOS_NUM_SCRATCH];
1488
	struct radeon_wb		wb;
1489
	struct radeon_dummy_page	dummy_page;
1490 1491
	bool				shutdown;
	bool				suspend;
D
Dave Airlie 已提交
1492
	bool				need_dma32;
1493
	bool				accel_working;
1494
	struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
1495 1496
	const struct firmware *me_fw;	/* all family ME firmware */
	const struct firmware *pfp_fw;	/* r6/700 PFP firmware */
1497
	const struct firmware *rlc_fw;	/* r6/700 RLC firmware */
1498
	const struct firmware *mc_fw;	/* NI MC firmware */
1499
	const struct firmware *ce_fw;	/* SI CE firmware */
1500
	struct r600_blit r600_blit;
1501
	struct r600_vram_scratch vram_scratch;
A
Alex Deucher 已提交
1502
	int msi_enabled; /* msi enabled */
1503
	struct r600_ih ih; /* r6/700 interrupt ring */
1504
	struct si_rlc rlc;
A
Alex Deucher 已提交
1505
	struct work_struct hotplug_work;
1506
	struct work_struct audio_work;
1507
	int num_crtc; /* number of crtcs */
1508
	struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
1509 1510
	bool audio_enabled;
	struct r600_audio audio_status; /* audio stuff */
1511
	struct notifier_block acpi_nb;
1512
	/* only one userspace can use Hyperz features or CMASK at a time */
1513
	struct drm_file *hyperz_filp;
1514
	struct drm_file *cmask_filp;
1515 1516
	/* i2c buses */
	struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
1517 1518 1519
	/* debugfs */
	struct radeon_debugfs	debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
	unsigned 		debugfs_count;
1520 1521
	/* virtual memory */
	struct radeon_vm_manager	vm_manager;
1522
	struct mutex			gpu_clock_mutex;
1523 1524 1525 1526 1527 1528 1529 1530 1531
};

int radeon_device_init(struct radeon_device *rdev,
		       struct drm_device *ddev,
		       struct pci_dev *pdev,
		       uint32_t flags);
void radeon_device_fini(struct radeon_device *rdev);
int radeon_gpu_wait_for_idle(struct radeon_device *rdev);

1532 1533 1534 1535
uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
1536

1537 1538 1539 1540
/*
 * Cast helper
 */
#define to_radeon_fence(p) ((struct radeon_fence *)(p))
1541 1542 1543 1544

/*
 * Registers read & write functions.
 */
1545 1546 1547 1548
#define RREG8(reg) readb((rdev->rmmio) + (reg))
#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
#define RREG16(reg) readw((rdev->rmmio) + (reg))
#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
1549
#define RREG32(reg) r100_mm_rreg(rdev, (reg))
1550
#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
1551
#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
1552 1553 1554 1555 1556 1557
#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
1558 1559
#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
1560 1561
#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575
#define WREG32_P(reg, val, mask)				\
	do {							\
		uint32_t tmp_ = RREG32(reg);			\
		tmp_ &= (mask);					\
		tmp_ |= ((val) & ~(mask));			\
		WREG32(reg, tmp_);				\
	} while (0)
#define WREG32_PLL_P(reg, val, mask)				\
	do {							\
		uint32_t tmp_ = RREG32_PLL(reg);		\
		tmp_ &= (mask);					\
		tmp_ |= ((val) & ~(mask));			\
		WREG32_PLL(reg, tmp_);				\
	} while (0)
1576
#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
1577 1578
#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
1579

1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597
/*
 * Indirect registers accessor
 */
static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
{
	uint32_t r;

	WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
	r = RREG32(RADEON_PCIE_DATA);
	return r;
}

static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
{
	WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
	WREG32(RADEON_PCIE_DATA, (v));
}

1598 1599 1600 1601 1602 1603
void r100_pll_errata_after_index(struct radeon_device *rdev);


/*
 * ASICs helpers.
 */
1604 1605
#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
			    (rdev->pdev->device == 0x5969))
1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621
#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
		(rdev->family == CHIP_RV200) || \
		(rdev->family == CHIP_RS100) || \
		(rdev->family == CHIP_RS200) || \
		(rdev->family == CHIP_RV250) || \
		(rdev->family == CHIP_RV280) || \
		(rdev->family == CHIP_RS300))
#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300)  ||	\
		(rdev->family == CHIP_RV350) ||			\
		(rdev->family == CHIP_R350)  ||			\
		(rdev->family == CHIP_RV380) ||			\
		(rdev->family == CHIP_R420)  ||			\
		(rdev->family == CHIP_R423)  ||			\
		(rdev->family == CHIP_RV410) ||			\
		(rdev->family == CHIP_RS400) ||			\
		(rdev->family == CHIP_RS480))
1622 1623 1624 1625 1626 1627 1628 1629
#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
		(rdev->ddev->pdev->device == 0x9443) || \
		(rdev->ddev->pdev->device == 0x944B) || \
		(rdev->ddev->pdev->device == 0x9506) || \
		(rdev->ddev->pdev->device == 0x9509) || \
		(rdev->ddev->pdev->device == 0x950F) || \
		(rdev->ddev->pdev->device == 0x689C) || \
		(rdev->ddev->pdev->device == 0x689D))
1630
#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
1631 1632 1633 1634
#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600)  ||	\
			    (rdev->family == CHIP_RS690)  ||	\
			    (rdev->family == CHIP_RS740)  ||	\
			    (rdev->family >= CHIP_R600))
1635 1636
#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
1637
#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
1638 1639
#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
			     (rdev->flags & RADEON_IS_IGP))
1640
#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
1641 1642 1643
#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
			     (rdev->flags & RADEON_IS_IGP))
1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660

/*
 * BIOS helpers.
 */
#define RBIOS8(i) (rdev->bios[i])
#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))

int radeon_combios_init(struct radeon_device *rdev);
void radeon_combios_fini(struct radeon_device *rdev);
int radeon_atombios_init(struct radeon_device *rdev);
void radeon_atombios_fini(struct radeon_device *rdev);


/*
 * RING helpers.
 */
1661
#if DRM_DEBUG_CODE == 0
1662
static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
1663
{
1664 1665 1666 1667
	ring->ring[ring->wptr++] = v;
	ring->wptr &= ring->ptr_mask;
	ring->count_dw--;
	ring->ring_free_dw--;
1668
}
1669 1670
#else
/* With debugging this is just too big to inline */
1671
void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
1672
#endif
1673 1674 1675 1676

/*
 * ASICs macro.
 */
1677
#define radeon_init(rdev) (rdev)->asic->init((rdev))
1678 1679 1680
#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
1681
#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
1682
#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
1683
#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
1684 1685
#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
1686 1687 1688
#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
1689
#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
1690
#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
1691
#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
1692 1693
#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
1694
#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
1695 1696
#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
1697 1698 1699 1700 1701 1702
#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
1703 1704 1705 1706 1707 1708 1709
#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
1710 1711
#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
1712
#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
1713 1714 1715 1716
#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
1717
#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
1718 1719 1720 1721 1722
#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
1723 1724 1725 1726 1727
#define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
#define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
1728

1729
/* Common functions */
1730
/* AGP */
1731
extern int radeon_gpu_reset(struct radeon_device *rdev);
1732
extern void radeon_agp_disable(struct radeon_device *rdev);
1733 1734
extern int radeon_modeset_init(struct radeon_device *rdev);
extern void radeon_modeset_fini(struct radeon_device *rdev);
1735
extern bool radeon_card_posted(struct radeon_device *rdev);
1736
extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
1737
extern void radeon_update_display_priority(struct radeon_device *rdev);
1738
extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
1739
extern void radeon_scratch_init(struct radeon_device *rdev);
1740 1741 1742
extern void radeon_wb_fini(struct radeon_device *rdev);
extern int radeon_wb_init(struct radeon_device *rdev);
extern void radeon_wb_disable(struct radeon_device *rdev);
1743 1744
extern void radeon_surface_init(struct radeon_device *rdev);
extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
1745
extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
1746
extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
1747
extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
1748
extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
1749 1750
extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
1751 1752
extern int radeon_resume_kms(struct drm_device *dev);
extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
1753
extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
1754

1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778
/*
 * vm
 */
int radeon_vm_manager_init(struct radeon_device *rdev);
void radeon_vm_manager_fini(struct radeon_device *rdev);
int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
int radeon_vm_bind(struct radeon_device *rdev, struct radeon_vm *vm);
void radeon_vm_unbind(struct radeon_device *rdev, struct radeon_vm *vm);
int radeon_vm_bo_update_pte(struct radeon_device *rdev,
			    struct radeon_vm *vm,
			    struct radeon_bo *bo,
			    struct ttm_mem_reg *mem);
void radeon_vm_bo_invalidate(struct radeon_device *rdev,
			     struct radeon_bo *bo);
int radeon_vm_bo_add(struct radeon_device *rdev,
		     struct radeon_vm *vm,
		     struct radeon_bo *bo,
		     uint64_t offset,
		     uint32_t flags);
int radeon_vm_bo_rmv(struct radeon_device *rdev,
		     struct radeon_vm *vm,
		     struct radeon_bo *bo);

1779 1780
/* audio */
void r600_audio_update_hdmi(struct work_struct *work);
1781

1782 1783 1784 1785 1786 1787
/*
 * R600 vram scratch functions
 */
int r600_vram_scratch_init(struct radeon_device *rdev);
void r600_vram_scratch_fini(struct radeon_device *rdev);

1788 1789 1790 1791 1792 1793 1794 1795 1796 1797
/*
 * r600 cs checking helper
 */
unsigned r600_mip_minify(unsigned size, unsigned level);
bool r600_fmt_is_valid_color(u32 format);
bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
int r600_fmt_get_blocksize(u32 format);
int r600_fmt_get_nblocksx(u32 format, u32 w);
int r600_fmt_get_nblocksy(u32 format, u32 h);

1798 1799 1800
/*
 * r600 functions used by radeon_encoder.c
 */
1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814
struct radeon_hdmi_acr {
	u32 clock;

	int n_32khz;
	int cts_32khz;

	int n_44_1khz;
	int cts_44_1khz;

	int n_48khz;
	int cts_48khz;

};

1815 1816
extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);

1817 1818
extern void r600_hdmi_enable(struct drm_encoder *encoder);
extern void r600_hdmi_disable(struct drm_encoder *encoder);
1819
extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1820 1821 1822 1823 1824
extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
				     u32 tiling_pipe_num,
				     u32 max_rb_num,
				     u32 total_max_rb_num,
				     u32 enabled_rb_mask);
1825

1826 1827 1828 1829 1830 1831
/*
 * evergreen functions used by radeon_encoder.c
 */

extern void evergreen_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);

1832
extern int ni_init_microcode(struct radeon_device *rdev);
1833
extern int ni_mc_load_microcode(struct radeon_device *rdev);
1834

1835 1836 1837 1838 1839 1840 1841
/* radeon_acpi.c */ 
#if defined(CONFIG_ACPI) 
extern int radeon_acpi_init(struct radeon_device *rdev); 
#else 
static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; } 
#endif 

1842 1843
#include "radeon_object.h"

1844
#endif