sky2.c 93.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * New driver for Marvell Yukon 2 chipset.
 * Based on earlier sk98lin, and skge driver.
 *
 * This driver intentionally does not support all the features
 * of the original driver such as link fail-over and link management because
 * those should be done at higher levels.
 *
 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
S
Stephen Hemminger 已提交
18
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 20 21 22 23 24 25
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */

S
Stephen Hemminger 已提交
26
#include <linux/crc32.h>
27 28 29 30
#include <linux/kernel.h>
#include <linux/version.h>
#include <linux/module.h>
#include <linux/netdevice.h>
A
Andrew Morton 已提交
31
#include <linux/dma-mapping.h>
32 33 34 35 36 37 38
#include <linux/etherdevice.h>
#include <linux/ethtool.h>
#include <linux/pci.h>
#include <linux/ip.h>
#include <linux/tcp.h>
#include <linux/in.h>
#include <linux/delay.h>
39
#include <linux/workqueue.h>
40
#include <linux/if_vlan.h>
S
Stephen Hemminger 已提交
41
#include <linux/prefetch.h>
42
#include <linux/mii.h>
43 44 45

#include <asm/irq.h>

46 47 48 49
#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
#define SKY2_VLAN_TAG_USED 1
#endif

50 51 52
#include "sky2.h"

#define DRV_NAME		"sky2"
S
shemminger@osdl.org 已提交
53
#define DRV_VERSION		"1.7"
54 55 56 57 58 59 60 61 62
#define PFX			DRV_NAME " "

/*
 * The Yukon II chipset takes 64 bit command blocks (called list elements)
 * that are organized into three (receive, transmit, status) different rings
 * similar to Tigon3. A transmit can require several elements;
 * a receive requires one (or two if using 64 bit dma).
 */

63
#define RX_LE_SIZE	    	512
64
#define RX_LE_BYTES		(RX_LE_SIZE*sizeof(struct sky2_rx_le))
65
#define RX_MAX_PENDING		(RX_LE_SIZE/2 - 2)
66
#define RX_DEF_PENDING		RX_MAX_PENDING
67
#define RX_SKB_ALIGN		8
68
#define RX_BUF_WRITE		16
S
Stephen Hemminger 已提交
69 70 71 72

#define TX_RING_SIZE		512
#define TX_DEF_PENDING		(TX_RING_SIZE - 1)
#define TX_MIN_PENDING		64
73
#define MAX_SKB_TX_LE		(4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
74

S
Stephen Hemminger 已提交
75
#define STATUS_RING_SIZE	2048	/* 2 ports * (TX + 2*RX) */
76 77 78 79 80 81
#define STATUS_LE_BYTES		(STATUS_RING_SIZE*sizeof(struct sky2_status_le))
#define ETH_JUMBO_MTU		9000
#define TX_WATCHDOG		(5 * HZ)
#define NAPI_WEIGHT		64
#define PHY_RETRIES		1000

82 83
#define RING_NEXT(x,s)	(((x)+1) & ((s)-1))

84
static const u32 default_msg =
S
Stephen Hemminger 已提交
85 86
    NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
    | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
87
    | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
88

S
Stephen Hemminger 已提交
89
static int debug = -1;		/* defaults above */
90 91 92
module_param(debug, int, 0);
MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");

93 94 95 96
static int copybreak __read_mostly = 256;
module_param(copybreak, int, 0);
MODULE_PARM_DESC(copybreak, "Receive copy threshold");

97 98 99 100
static int disable_msi = 0;
module_param(disable_msi, int, 0);
MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");

101 102 103 104
static int idle_timeout = 100;
module_param(idle_timeout, int, 0);
MODULE_PARM_DESC(idle_timeout, "Idle timeout workaround for lost interrupts (ms)");

105
static const struct pci_device_id sky2_id_table[] = {
S
Stephen Hemminger 已提交
106
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
107
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
108
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },	/* DGE-560T */
109
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, 	/* DGE-550SX */
110 111 112 113 114 115 116 117 118 119
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
120
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) },
121
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) },
122 123 124
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
125
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) },
126
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) },
127 128 129 130
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) },
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) },
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) },
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) },
131
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) },
132 133
	{ 0 }
};
S
Stephen Hemminger 已提交
134

135 136 137 138 139
MODULE_DEVICE_TABLE(pci, sky2_id_table);

/* Avoid conditionals by using array */
static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
S
Stephen Hemminger 已提交
140
static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
141

142 143 144 145 146 147 148
/* This driver supports yukon2 chipset only */
static const char *yukon2_name[] = {
	"XL",		/* 0xb3 */
	"EC Ultra", 	/* 0xb4 */
	"UNKNOWN",	/* 0xb5 */
	"EC",		/* 0xb6 */
	"FE",		/* 0xb7 */
S
Stephen Hemminger 已提交
149 150 151
};

/* Access to external PHY */
152
static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
153 154 155 156 157 158 159 160 161
{
	int i;

	gma_write16(hw, port, GM_SMI_DATA, val);
	gma_write16(hw, port, GM_SMI_CTRL,
		    GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));

	for (i = 0; i < PHY_RETRIES; i++) {
		if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
162
			return 0;
S
Stephen Hemminger 已提交
163
		udelay(1);
164
	}
165

S
Stephen Hemminger 已提交
166
	printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
167
	return -ETIMEDOUT;
168 169
}

170
static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
171 172 173
{
	int i;

S
Stephen Hemminger 已提交
174
	gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
175 176 177
		    | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);

	for (i = 0; i < PHY_RETRIES; i++) {
178 179 180 181 182
		if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
			*val = gma_read16(hw, port, GM_SMI_DATA);
			return 0;
		}

S
Stephen Hemminger 已提交
183
		udelay(1);
184 185
	}

186 187 188 189 190 191 192 193 194 195
	return -ETIMEDOUT;
}

static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
{
	u16 v;

	if (__gm_phy_read(hw, port, reg, &v) != 0)
		printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
	return v;
196 197
}

198
static void sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
199 200 201 202 203 204 205
{
	u16 power_control;
	int vaux;

	pr_debug("sky2_set_power_state %d\n", state);
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);

206
	power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_PMC);
207
	vaux = (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
208 209
		(power_control & PCI_PM_CAP_PME_D3cold);

210
	power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_CTRL);
211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232

	power_control |= PCI_PM_CTRL_PME_STATUS;
	power_control &= ~(PCI_PM_CTRL_STATE_MASK);

	switch (state) {
	case PCI_D0:
		/* switch power to VCC (WA for VAUX problem) */
		sky2_write8(hw, B0_POWER_CTRL,
			    PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);

		/* disable Core Clock Division, */
		sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);

		if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
			/* enable bits are inverted */
			sky2_write8(hw, B2_Y2_CLK_GATE,
				    Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
				    Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
				    Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
		else
			sky2_write8(hw, B2_Y2_CLK_GATE, 0);

233
		if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
234 235
			u32 reg1;

236 237
			sky2_pci_write32(hw, PCI_DEV_REG3, 0);
			reg1 = sky2_pci_read32(hw, PCI_DEV_REG4);
238
			reg1 &= P_ASPM_CONTROL_MSK;
239 240
			sky2_pci_write32(hw, PCI_DEV_REG4, reg1);
			sky2_pci_write32(hw, PCI_DEV_REG5, 0);
241 242
		}

243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265
		break;

	case PCI_D3hot:
	case PCI_D3cold:
		if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
			sky2_write8(hw, B2_Y2_CLK_GATE, 0);
		else
			/* enable bits are inverted */
			sky2_write8(hw, B2_Y2_CLK_GATE,
				    Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
				    Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
				    Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);

		/* switch power to VAUX */
		if (vaux && state != PCI_D3cold)
			sky2_write8(hw, B0_POWER_CTRL,
				    (PC_VAUX_ENA | PC_VCC_ENA |
				     PC_VAUX_ON | PC_VCC_OFF));
		break;
	default:
		printk(KERN_ERR PFX "Unknown power state %d\n", state);
	}

266
	sky2_pci_write16(hw, hw->pm_cap + PCI_PM_CTRL, power_control);
267 268 269
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
}

270
static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
271 272 273 274 275 276 277
{
	u16 reg;

	/* disable all GMAC IRQ's */
	sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
	/* disable PHY IRQs */
	gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
S
Stephen Hemminger 已提交
278

279 280 281 282 283 284 285 286 287 288 289 290 291
	gma_write16(hw, port, GM_MC_ADDR_H1, 0);	/* clear MC hash */
	gma_write16(hw, port, GM_MC_ADDR_H2, 0);
	gma_write16(hw, port, GM_MC_ADDR_H3, 0);
	gma_write16(hw, port, GM_MC_ADDR_H4, 0);

	reg = gma_read16(hw, port, GM_RX_CTRL);
	reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
	gma_write16(hw, port, GM_RX_CTRL, reg);
}

static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
{
	struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
292
	u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
293

294
	if (sky2->autoneg == AUTONEG_ENABLE &&
295
	    !(hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)) {
296 297 298
		u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);

		ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
S
Stephen Hemminger 已提交
299
			   PHY_M_EC_MAC_S_MSK);
300 301 302 303 304 305 306 307 308 309 310
		ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);

		if (hw->chip_id == CHIP_ID_YUKON_EC)
			ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
		else
			ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);

		gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
	}

	ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
S
Stephen Hemminger 已提交
311
	if (sky2_is_copper(hw)) {
312 313 314 315 316 317 318 319 320 321 322
		if (hw->chip_id == CHIP_ID_YUKON_FE) {
			/* enable automatic crossover */
			ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
		} else {
			/* disable energy detect */
			ctrl &= ~PHY_M_PC_EN_DET_MSK;

			/* enable automatic crossover */
			ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);

			if (sky2->autoneg == AUTONEG_ENABLE &&
323
			    (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)) {
324 325 326 327 328 329 330 331 332
				ctrl &= ~PHY_M_PC_DSC_MSK;
				ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
			}
		}
	} else {
		/* workaround for deviation #4.88 (CRC errors) */
		/* disable Automatic Crossover */

		ctrl &= ~PHY_M_PC_MDIX_MSK;
S
Stephen Hemminger 已提交
333
	}
334

S
Stephen Hemminger 已提交
335 336 337 338 339
	gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

	/* special setup for PHY 88E1112 Fiber */
	if (hw->chip_id == CHIP_ID_YUKON_XL && !sky2_is_copper(hw)) {
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
340

S
Stephen Hemminger 已提交
341 342 343 344 345 346 347 348
		/* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
		ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		ctrl &= ~PHY_M_MAC_MD_MSK;
		ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

		if (hw->pmd_type  == 'P') {
349 350
			/* select page 1 to access Fiber registers */
			gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
S
Stephen Hemminger 已提交
351 352 353 354 355

			/* for SFP-module set SIGDET polarity to low */
			ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
			ctrl |= PHY_M_FIB_SIGD_POL;
			gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
356
		}
S
Stephen Hemminger 已提交
357 358

		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
359 360 361 362 363 364 365 366 367 368 369 370 371 372
	}

	ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
	if (sky2->autoneg == AUTONEG_DISABLE)
		ctrl &= ~PHY_CT_ANE;
	else
		ctrl |= PHY_CT_ANE;

	ctrl |= PHY_CT_RESET;
	gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);

	ctrl = 0;
	ct1000 = 0;
	adv = PHY_AN_CSMA;
373
	reg = 0;
374 375

	if (sky2->autoneg == AUTONEG_ENABLE) {
S
Stephen Hemminger 已提交
376
		if (sky2_is_copper(hw)) {
377 378 379 380 381 382 383 384 385 386 387 388
			if (sky2->advertising & ADVERTISED_1000baseT_Full)
				ct1000 |= PHY_M_1000C_AFD;
			if (sky2->advertising & ADVERTISED_1000baseT_Half)
				ct1000 |= PHY_M_1000C_AHD;
			if (sky2->advertising & ADVERTISED_100baseT_Full)
				adv |= PHY_M_AN_100_FD;
			if (sky2->advertising & ADVERTISED_100baseT_Half)
				adv |= PHY_M_AN_100_HD;
			if (sky2->advertising & ADVERTISED_10baseT_Full)
				adv |= PHY_M_AN_10_FD;
			if (sky2->advertising & ADVERTISED_10baseT_Half)
				adv |= PHY_M_AN_10_HD;
S
Stephen Hemminger 已提交
389 390 391 392 393 394
		} else {	/* special defines for FIBER (88E1040S only) */
			if (sky2->advertising & ADVERTISED_1000baseT_Full)
				adv |= PHY_M_AN_1000X_AFD;
			if (sky2->advertising & ADVERTISED_1000baseT_Half)
				adv |= PHY_M_AN_1000X_AHD;
		}
395 396 397

		/* Set Flow-control capabilities */
		if (sky2->tx_pause && sky2->rx_pause)
S
Stephen Hemminger 已提交
398
			adv |= PHY_AN_PAUSE_CAP;	/* symmetric */
399
		else if (sky2->rx_pause && !sky2->tx_pause)
S
Stephen Hemminger 已提交
400
			adv |= PHY_AN_PAUSE_ASYM | PHY_AN_PAUSE_CAP;
401 402 403 404 405 406 407 408 409
		else if (!sky2->rx_pause && sky2->tx_pause)
			adv |= PHY_AN_PAUSE_ASYM;	/* local */

		/* Restart Auto-negotiation */
		ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
	} else {
		/* forced speed/duplex settings */
		ct1000 = PHY_M_1000C_MSE;

410 411
		/* Disable auto update for duplex flow control and speed */
		reg |= GM_GPCR_AU_ALL_DIS;
412 413 414 415

		switch (sky2->speed) {
		case SPEED_1000:
			ctrl |= PHY_CT_SP1000;
416
			reg |= GM_GPCR_SPEED_1000;
417 418 419
			break;
		case SPEED_100:
			ctrl |= PHY_CT_SP100;
420
			reg |= GM_GPCR_SPEED_100;
421 422 423
			break;
		}

424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444
		if (sky2->duplex == DUPLEX_FULL) {
			reg |= GM_GPCR_DUP_FULL;
			ctrl |= PHY_CT_DUP_MD;
		} else if (sky2->speed != SPEED_1000 && hw->chip_id != CHIP_ID_YUKON_EC_U) {
			/* Turn off flow control for 10/100mbps */
			sky2->rx_pause = 0;
			sky2->tx_pause = 0;
		}

		if (!sky2->rx_pause)
			reg |= GM_GPCR_FC_RX_DIS;

		if (!sky2->tx_pause)
			reg |= GM_GPCR_FC_TX_DIS;

		/* Forward pause packets to GMAC? */
		if (sky2->tx_pause || sky2->rx_pause)
			sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
		else
			sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);

445 446 447
		ctrl |= PHY_CT_RESET;
	}

448 449
	gma_write16(hw, port, GM_GP_CTRL, reg);

450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474
	if (hw->chip_id != CHIP_ID_YUKON_FE)
		gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);

	gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
	gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);

	/* Setup Phy LED's */
	ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
	ledover = 0;

	switch (hw->chip_id) {
	case CHIP_ID_YUKON_FE:
		/* on 88E3082 these bits are at 11..9 (shifted left) */
		ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;

		ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);

		/* delete ACT LED control bits */
		ctrl &= ~PHY_M_FELP_LED1_MSK;
		/* change ACT LED control to blink mode */
		ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
		gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
		break;

	case CHIP_ID_YUKON_XL:
S
Stephen Hemminger 已提交
475
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
476 477 478 479 480

		/* select page 3 to access LED control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

		/* set LED Function Control register */
481 482 483 484 485
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     (PHY_M_LEDC_LOS_CTRL(1) |	/* LINK/ACT */
			      PHY_M_LEDC_INIT_CTRL(7) |	/* 10 Mbps */
			      PHY_M_LEDC_STA1_CTRL(7) |	/* 100 Mbps */
			      PHY_M_LEDC_STA0_CTRL(7)));	/* 1000 Mbps */
486 487 488

		/* set Polarity Control register */
		gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
S
Stephen Hemminger 已提交
489 490 491 492 493 494
			     (PHY_M_POLC_LS1_P_MIX(4) |
			      PHY_M_POLC_IS0_P_MIX(4) |
			      PHY_M_POLC_LOS_CTRL(2) |
			      PHY_M_POLC_INIT_CTRL(2) |
			      PHY_M_POLC_STA1_CTRL(2) |
			      PHY_M_POLC_STA0_CTRL(2)));
495 496

		/* restore page register */
S
Stephen Hemminger 已提交
497
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
498
		break;
499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517
	case CHIP_ID_YUKON_EC_U:
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);

		/* select page 3 to access LED control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

		/* set LED Function Control register */
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     (PHY_M_LEDC_LOS_CTRL(1) |	/* LINK/ACT */
			      PHY_M_LEDC_INIT_CTRL(8) |	/* 10 Mbps */
			      PHY_M_LEDC_STA1_CTRL(7) |	/* 100 Mbps */
			      PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */

		/* set Blink Rate in LED Timer Control Register */
		gm_phy_write(hw, port, PHY_MARV_INT_MASK,
			     ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
		/* restore page register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
		break;
518 519 520 521 522 523 524 525

	default:
		/* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
		ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
		/* turn off the Rx LED (LED_RX) */
		ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
	}

526
	if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev == CHIP_REV_YU_EC_A1) {
527
		/* apply fixes in PHY AFE */
528 529 530
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);

531
		/* increase differential signal amplitude in 10BASE-T */
532 533
		gm_phy_write(hw, port, 0x18, 0xaa99);
		gm_phy_write(hw, port, 0x17, 0x2011);
534

535
		/* fix for IEEE A/B Symmetry failure in 1000BASE-T */
536 537
		gm_phy_write(hw, port, 0x18, 0xa204);
		gm_phy_write(hw, port, 0x17, 0x2002);
538 539

		/* set page register to 0 */
540
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
541 542
	} else {
		gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
543

544 545 546 547
		if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
			/* turn on 100 Mbps LED (LED_LINK100) */
			ledover |= PHY_M_LED_MO_100(MO_LED_ON);
		}
548

549 550 551 552
		if (ledover)
			gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);

	}
553

S
shemminger@osdl.org 已提交
554
	/* Enable phy interrupt on auto-negotiation complete (or link up) */
555 556 557 558 559 560
	if (sky2->autoneg == AUTONEG_ENABLE)
		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
	else
		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
}

561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579
static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
{
	u32 reg1;
	static const u32 phy_power[]
		= { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };

	/* looks like this XL is back asswards .. */
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
		onoff = !onoff;

	reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);

	if (onoff)
		/* Turn off phy power saving */
		reg1 &= ~phy_power[port];
	else
		reg1 |= phy_power[port];

	sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
S
shemminger@osdl.org 已提交
580
	sky2_pci_read32(hw, PCI_DEV_REG1);
581 582 583
	udelay(100);
}

584 585 586
/* Force a renegotiation */
static void sky2_phy_reinit(struct sky2_port *sky2)
{
587
	spin_lock_bh(&sky2->phy_lock);
588
	sky2_phy_init(sky2->hw, sky2->port);
589
	spin_unlock_bh(&sky2->phy_lock);
590 591
}

592 593 594 595 596 597 598
static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
{
	struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
	u16 reg;
	int i;
	const u8 *addr = hw->dev[port]->dev_addr;

599 600
	sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
	sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
601 602 603

	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

S
Stephen Hemminger 已提交
604
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
605 606 607 608 609 610 611 612 613 614 615
		/* WA DEV_472 -- looks like crossed wires on port 2 */
		/* clear GMAC 1 Control reset */
		sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
		do {
			sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
			sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
		} while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
			 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
			 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
	}

S
Stephen Hemminger 已提交
616
	sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
617

618 619 620
	/* Enable Transmit FIFO Underrun */
	sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);

621
	spin_lock_bh(&sky2->phy_lock);
622
	sky2_phy_init(hw, port);
623
	spin_unlock_bh(&sky2->phy_lock);
624 625 626 627 628

	/* MIB clear */
	reg = gma_read16(hw, port, GM_PHY_ADDR);
	gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);

629 630
	for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
		gma_read16(hw, port, i);
631 632 633 634 635 636 637
	gma_write16(hw, port, GM_PHY_ADDR, reg);

	/* transmit control */
	gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));

	/* receive control reg: unicast + multicast + no FCS  */
	gma_write16(hw, port, GM_RX_CTRL,
S
Stephen Hemminger 已提交
638
		    GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
639 640 641 642 643 644 645 646 647 648 649 650 651

	/* transmit flow control */
	gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);

	/* transmit parameter */
	gma_write16(hw, port, GM_TX_PARAM,
		    TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
		    TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
		    TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
		    TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));

	/* serial mode register */
	reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
652
		GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
653

654
	if (hw->dev[port]->mtu > ETH_DATA_LEN)
655 656 657 658 659 660 661
		reg |= GM_SMOD_JUMBO_ENA;

	gma_write16(hw, port, GM_SERIAL_MODE, reg);

	/* virtual address for data */
	gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);

S
Stephen Hemminger 已提交
662 663 664 665
	/* physical address: used for pause frames */
	gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);

	/* ignore counter overflows */
666 667 668 669 670 671
	gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
	gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
	gma_write16(hw, port, GM_TR_IRQ_MSK, 0);

	/* Configure Rx MAC FIFO */
	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
672 673
	sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
		     GMF_OPER_ON | GMF_RX_F_FL_ON);
674

S
shemminger@osdl.org 已提交
675
	/* Flush Rx MAC FIFO on any flow control or error */
676
	sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
677

S
Stephen Hemminger 已提交
678 679
	/* Set threshold to 0xa (64 bytes)
	 *  ASF disabled so no need to do WA dev #4.30
680 681 682 683 684 685
	 */
	sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);

	/* Configure Tx MAC FIFO */
	sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
	sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
686 687 688 689 690 691 692 693 694 695 696 697

	if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
		sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
		sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
		if (hw->dev[port]->mtu > ETH_DATA_LEN) {
			/* set Tx GMAC FIFO Almost Empty Threshold */
			sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180);
			/* Disable Store & Forward mode for TX */
			sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
		}
	}

698 699
}

700 701 702 703 704
/* Assign Ram Buffer allocation.
 * start and end are in units of 4k bytes
 * ram registers are in units of 64bit words
 */
static void sky2_ramset(struct sky2_hw *hw, u16 q, u8 startk, u8 endk)
705
{
706
	u32 start, end;
707

708 709
	start = startk * 4096/8;
	end = (endk * 4096/8) - 1;
S
Stephen Hemminger 已提交
710

711 712 713 714 715 716 717
	sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
	sky2_write32(hw, RB_ADDR(q, RB_START), start);
	sky2_write32(hw, RB_ADDR(q, RB_END), end);
	sky2_write32(hw, RB_ADDR(q, RB_WP), start);
	sky2_write32(hw, RB_ADDR(q, RB_RP), start);

	if (q == Q_R1 || q == Q_R2) {
718 719
		u32 space = (endk - startk) * 4096/8;
		u32 tp = space - space/4;
S
Stephen Hemminger 已提交
720

721 722 723 724 725 726
		/* On receive queue's set the thresholds
		 * give receiver priority when > 3/4 full
		 * send pause when down to 2K
		 */
		sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
		sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
S
Stephen Hemminger 已提交
727

728 729 730
		tp = space - 2048/8;
		sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
		sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
731 732 733 734 735 736 737 738
	} else {
		/* Enable store & forward on Tx queue's because
		 * Tx FIFO is only 1K on Yukon
		 */
		sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
	}

	sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
S
Stephen Hemminger 已提交
739
	sky2_read8(hw, RB_ADDR(q, RB_CTRL));
740 741 742
}

/* Setup Bus Memory Interface */
743
static void sky2_qset(struct sky2_hw *hw, u16 q)
744 745 746 747
{
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
748
	sky2_write32(hw, Q_ADDR(q, Q_WM),  BMU_WM_DEFAULT);
749 750 751 752 753
}

/* Setup prefetch unit registers. This is the interface between
 * hardware and driver list elements
 */
754
static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
755 756 757 758 759 760 761 762
				      u64 addr, u32 last)
{
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
	sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
S
Stephen Hemminger 已提交
763 764

	sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
765 766
}

S
Stephen Hemminger 已提交
767 768 769 770
static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
{
	struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;

771
	sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
772
	le->ctrl = 0;
S
Stephen Hemminger 已提交
773 774
	return le;
}
775

776 777 778 779 780 781
static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
					    struct sky2_tx_le *le)
{
	return sky2->tx_ring + (le - sky2->tx_le);
}

782 783
/* Update chip's next pointer */
static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
784
{
S
shemminger@osdl.org 已提交
785
	q = Y2_QADDR(q, PREF_UNIT_PUT_IDX);
786
	wmb();
S
shemminger@osdl.org 已提交
787 788
	sky2_write16(hw, q, idx);
	sky2_read16(hw, q);
789 790
}

S
Stephen Hemminger 已提交
791

792 793 794
static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
{
	struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
795
	sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
796
	le->ctrl = 0;
797 798 799
	return le;
}

800 801 802
/* Return high part of DMA address (could be 32 or 64 bit) */
static inline u32 high32(dma_addr_t a)
{
803
	return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
804 805
}

S
Stephen Hemminger 已提交
806
/* Build description to hardware about buffer */
807
static void sky2_rx_add(struct sky2_port *sky2, dma_addr_t map)
808 809
{
	struct sky2_rx_le *le;
810 811
	u32 hi = high32(map);
	u16 len = sky2->rx_bufsize;
812

S
Stephen Hemminger 已提交
813
	if (sky2->rx_addr64 != hi) {
814
		le = sky2_next_rx(sky2);
S
Stephen Hemminger 已提交
815
		le->addr = cpu_to_le32(hi);
816
		le->opcode = OP_ADDR64 | HW_OWNER;
817
		sky2->rx_addr64 = high32(map + len);
818
	}
S
Stephen Hemminger 已提交
819

820
	le = sky2_next_rx(sky2);
821 822
	le->addr = cpu_to_le32((u32) map);
	le->length = cpu_to_le16(len);
823 824 825
	le->opcode = OP_PACKET | HW_OWNER;
}

S
Stephen Hemminger 已提交
826

827 828 829 830
/* Tell chip where to start receive checksum.
 * Actually has two checksums, but set both same to avoid possible byte
 * order problems.
 */
S
Stephen Hemminger 已提交
831
static void rx_set_checksum(struct sky2_port *sky2)
832 833 834 835
{
	struct sky2_rx_le *le;

	le = sky2_next_rx(sky2);
S
Stephen Hemminger 已提交
836
	le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
837 838
	le->ctrl = 0;
	le->opcode = OP_TCPSTART | HW_OWNER;
S
Stephen Hemminger 已提交
839 840 841 842

	sky2_write32(sky2->hw,
		     Q_ADDR(rxqaddr[sky2->port], Q_CSR),
		     sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
843 844 845

}

846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877
/*
 * The RX Stop command will not work for Yukon-2 if the BMU does not
 * reach the end of packet and since we can't make sure that we have
 * incoming data, we must reset the BMU while it is not doing a DMA
 * transfer. Since it is possible that the RX path is still active,
 * the RX RAM buffer will be stopped first, so any possible incoming
 * data will not trigger a DMA. After the RAM buffer is stopped, the
 * BMU is polled until any DMA in progress is ended and only then it
 * will be reset.
 */
static void sky2_rx_stop(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned rxq = rxqaddr[sky2->port];
	int i;

	/* disable the RAM Buffer receive queue */
	sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);

	for (i = 0; i < 0xffff; i++)
		if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
		    == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
			goto stopped;

	printk(KERN_WARNING PFX "%s: receiver stop failed\n",
	       sky2->netdev->name);
stopped:
	sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);

	/* reset the Rx prefetch unit */
	sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
}
S
Stephen Hemminger 已提交
878

S
shemminger@osdl.org 已提交
879
/* Clean out receive buffer area, assumes receiver hardware stopped */
880 881 882 883 884
static void sky2_rx_clean(struct sky2_port *sky2)
{
	unsigned i;

	memset(sky2->rx_le, 0, RX_LE_BYTES);
S
Stephen Hemminger 已提交
885
	for (i = 0; i < sky2->rx_pending; i++) {
886
		struct rx_ring_info *re = sky2->rx_ring + i;
887 888

		if (re->skb) {
S
Stephen Hemminger 已提交
889
			pci_unmap_single(sky2->hw->pdev,
890
					 re->mapaddr, sky2->rx_bufsize,
891 892 893 894 895 896 897
					 PCI_DMA_FROMDEVICE);
			kfree_skb(re->skb);
			re->skb = NULL;
		}
	}
}

898 899 900 901 902 903 904 905 906 907 908
/* Basic MII support */
static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
	struct mii_ioctl_data *data = if_mii(ifr);
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	int err = -EOPNOTSUPP;

	if (!netif_running(dev))
		return -ENODEV;	/* Phy still in reset */

909
	switch (cmd) {
910 911 912 913 914 915
	case SIOCGMIIPHY:
		data->phy_id = PHY_ADDR_MARV;

		/* fallthru */
	case SIOCGMIIREG: {
		u16 val = 0;
916

917
		spin_lock_bh(&sky2->phy_lock);
918
		err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
919
		spin_unlock_bh(&sky2->phy_lock);
920

921 922 923 924 925 926 927 928
		data->val_out = val;
		break;
	}

	case SIOCSMIIREG:
		if (!capable(CAP_NET_ADMIN))
			return -EPERM;

929
		spin_lock_bh(&sky2->phy_lock);
930 931
		err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
				   data->val_in);
932
		spin_unlock_bh(&sky2->phy_lock);
933 934 935 936 937
		break;
	}
	return err;
}

938 939 940 941 942 943 944
#ifdef SKY2_VLAN_TAG_USED
static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	u16 port = sky2->port;

945
	spin_lock_bh(&sky2->tx_lock);
946 947 948 949 950

	sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
	sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
	sky2->vlgrp = grp;

951
	spin_unlock_bh(&sky2->tx_lock);
952 953 954 955 956 957 958 959
}

static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	u16 port = sky2->port;

960
	spin_lock_bh(&sky2->tx_lock);
961 962 963 964 965 966

	sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
	sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
	if (sky2->vlgrp)
		sky2->vlgrp->vlan_devices[vid] = NULL;

967
	spin_unlock_bh(&sky2->tx_lock);
968 969 970
}
#endif

971 972 973
/*
 * It appears the hardware has a bug in the FIFO logic that
 * cause it to hang if the FIFO gets overrun and the receive buffer
974 975
 * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
 * aligned except if slab debugging is enabled.
976
 */
977 978 979
static inline struct sk_buff *sky2_alloc_skb(struct net_device *dev,
					     unsigned int length,
					     gfp_t gfp_mask)
980 981 982
{
	struct sk_buff *skb;

983
	skb = __netdev_alloc_skb(dev, length + RX_SKB_ALIGN, gfp_mask);
984 985
	if (likely(skb)) {
		unsigned long p	= (unsigned long) skb->data;
986
		skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
987 988 989 990 991
	}

	return skb;
}

992 993 994 995 996 997
/*
 * Allocate and setup receiver buffer pool.
 * In case of 64 bit dma, there are 2X as many list elements
 * available as ring entries
 * and need to reserve one list element so we don't wrap around.
 */
998
static int sky2_rx_start(struct sky2_port *sky2)
999
{
1000 1001 1002
	struct sky2_hw *hw = sky2->hw;
	unsigned rxq = rxqaddr[sky2->port];
	int i;
1003
	unsigned thresh;
1004

1005
	sky2->rx_put = sky2->rx_next = 0;
1006
	sky2_qset(hw, rxq);
1007 1008 1009 1010 1011 1012

	if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev >= 2) {
		/* MAC Rx RAM Read is controlled by hardware */
		sky2_write32(hw, Q_ADDR(rxq, Q_F), F_M_RX_RAM_DIS);
	}

1013 1014 1015
	sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);

	rx_set_checksum(sky2);
S
Stephen Hemminger 已提交
1016
	for (i = 0; i < sky2->rx_pending; i++) {
1017
		struct rx_ring_info *re = sky2->rx_ring + i;
1018

1019 1020
		re->skb = sky2_alloc_skb(sky2->netdev, sky2->rx_bufsize,
					 GFP_KERNEL);
1021 1022 1023
		if (!re->skb)
			goto nomem;

1024
		re->mapaddr = pci_map_single(hw->pdev, re->skb->data,
1025 1026
					     sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
		sky2_rx_add(sky2, re->mapaddr);
1027 1028
	}

1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043

	/*
	 * The receiver hangs if it receives frames larger than the
	 * packet buffer. As a workaround, truncate oversize frames, but
	 * the register is limited to 9 bits, so if you do frames > 2052
	 * you better get the MTU right!
	 */
	thresh = (sky2->rx_bufsize - 8) / sizeof(u32);
	if (thresh > 0x1ff)
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
	else {
		sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
	}

1044

1045 1046
	/* Tell chip about available buffers */
	sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058
	return 0;
nomem:
	sky2_rx_clean(sky2);
	return -ENOMEM;
}

/* Bring up network interface. */
static int sky2_up(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
1059
	u32 ramsize, rxspace, imask;
1060
	int cap, err = -ENOMEM;
1061
	struct net_device *otherdev = hw->dev[sky2->port^1];
1062

1063 1064 1065
	/*
 	 * On dual port PCI-X card, there is an problem where status
	 * can be received out of order due to split transactions
1066
	 */
1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078
	if (otherdev && netif_running(otherdev) &&
 	    (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
 		struct sky2_port *osky2 = netdev_priv(otherdev);
 		u16 cmd;

 		cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
 		cmd &= ~PCI_X_CMD_MAX_SPLIT;
 		sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);

 		sky2->rx_csum = 0;
 		osky2->rx_csum = 0;
 	}
1079

1080 1081 1082 1083 1084
	if (netif_msg_ifup(sky2))
		printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);

	/* must be power of 2 */
	sky2->tx_le = pci_alloc_consistent(hw->pdev,
S
Stephen Hemminger 已提交
1085 1086
					   TX_RING_SIZE *
					   sizeof(struct sky2_tx_le),
1087 1088 1089 1090
					   &sky2->tx_le_map);
	if (!sky2->tx_le)
		goto err_out;

1091
	sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102
				GFP_KERNEL);
	if (!sky2->tx_ring)
		goto err_out;
	sky2->tx_prod = sky2->tx_cons = 0;

	sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
					   &sky2->rx_le_map);
	if (!sky2->rx_le)
		goto err_out;
	memset(sky2->rx_le, 0, RX_LE_BYTES);

1103
	sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1104 1105 1106 1107
				GFP_KERNEL);
	if (!sky2->rx_ring)
		goto err_out;

1108 1109
	sky2_phy_power(hw, port, 1);

1110 1111
	sky2_mac_init(hw, port);

1112 1113 1114 1115 1116 1117 1118 1119 1120 1121
	/* Determine available ram buffer space (in 4K blocks).
	 * Note: not sure about the FE setting below yet
	 */
	if (hw->chip_id == CHIP_ID_YUKON_FE)
		ramsize = 4;
	else
		ramsize = sky2_read8(hw, B2_E_0);

	/* Give transmitter one third (rounded up) */
	rxspace = ramsize - (ramsize + 2) / 3;
1122 1123

	sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1124
	sky2_ramset(hw, txqaddr[port], rxspace, ramsize);
1125

S
Stephen Hemminger 已提交
1126 1127 1128 1129
	/* Make sure SyncQ is disabled */
	sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
		    RB_RST_SET);

1130
	sky2_qset(hw, txqaddr[port]);
1131

1132
	/* Set almost empty threshold */
1133 1134
	if (hw->chip_id == CHIP_ID_YUKON_EC_U
	    && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
1135
		sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0);
1136

1137 1138
	sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
			   TX_RING_SIZE - 1);
1139

1140
	err = sky2_rx_start(sky2);
1141 1142 1143 1144
	if (err)
		goto err_out;

	/* Enable interrupts from phy/mac for port */
1145
	imask = sky2_read32(hw, B0_IMSK);
S
Stephen Hemminger 已提交
1146
	imask |= portirq_msk[port];
1147 1148
	sky2_write32(hw, B0_IMSK, imask);

1149 1150 1151
	return 0;

err_out:
1152
	if (sky2->rx_le) {
1153 1154
		pci_free_consistent(hw->pdev, RX_LE_BYTES,
				    sky2->rx_le, sky2->rx_le_map);
1155 1156 1157
		sky2->rx_le = NULL;
	}
	if (sky2->tx_le) {
1158 1159 1160
		pci_free_consistent(hw->pdev,
				    TX_RING_SIZE * sizeof(struct sky2_tx_le),
				    sky2->tx_le, sky2->tx_le_map);
1161 1162 1163 1164
		sky2->tx_le = NULL;
	}
	kfree(sky2->tx_ring);
	kfree(sky2->rx_ring);
1165

1166 1167
	sky2->tx_ring = NULL;
	sky2->rx_ring = NULL;
1168 1169 1170
	return err;
}

S
Stephen Hemminger 已提交
1171 1172 1173
/* Modular subtraction in ring */
static inline int tx_dist(unsigned tail, unsigned head)
{
1174
	return (head - tail) & (TX_RING_SIZE - 1);
S
Stephen Hemminger 已提交
1175
}
1176

S
Stephen Hemminger 已提交
1177 1178
/* Number of list elements available for next tx */
static inline int tx_avail(const struct sky2_port *sky2)
1179
{
S
Stephen Hemminger 已提交
1180
	return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1181 1182
}

S
Stephen Hemminger 已提交
1183
/* Estimate of number of transmit list elements required */
1184
static unsigned tx_le_req(const struct sk_buff *skb)
1185
{
S
Stephen Hemminger 已提交
1186 1187 1188 1189 1190
	unsigned count;

	count = sizeof(dma_addr_t) / sizeof(u32);
	count += skb_shinfo(skb)->nr_frags * count;

H
Herbert Xu 已提交
1191
	if (skb_is_gso(skb))
S
Stephen Hemminger 已提交
1192 1193
		++count;

1194
	if (skb->ip_summed == CHECKSUM_PARTIAL)
S
Stephen Hemminger 已提交
1195 1196 1197
		++count;

	return count;
1198 1199
}

S
Stephen Hemminger 已提交
1200 1201 1202 1203 1204
/*
 * Put one packet in ring for transmit.
 * A single packet can generate multiple list elements, and
 * the number of ring elements will probably be less than the number
 * of list elements used.
1205 1206
 *
 * No BH disabling for tx_lock here (like tg3)
S
Stephen Hemminger 已提交
1207
 */
1208 1209 1210 1211
static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
1212
	struct sky2_tx_le *le = NULL;
1213
	struct tx_ring_info *re;
1214 1215 1216 1217 1218 1219
	unsigned i, len;
	dma_addr_t mapping;
	u32 addr64;
	u16 mss;
	u8 ctrl;

1220 1221 1222 1223
	/* No BH disabling for tx_lock here.  We are running in BH disabled
	 * context and TX reclaim runs via poll inside of a software
	 * interrupt, and no related locks in IRQ processing.
	 */
1224
	if (!spin_trylock(&sky2->tx_lock))
1225 1226
		return NETDEV_TX_LOCKED;

S
Stephen Hemminger 已提交
1227
	if (unlikely(tx_avail(sky2) < tx_le_req(skb))) {
1228 1229 1230 1231 1232
		/* There is a known but harmless race with lockless tx
		 * and netif_stop_queue.
		 */
		if (!netif_queue_stopped(dev)) {
			netif_stop_queue(dev);
1233 1234 1235
			if (net_ratelimit())
				printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
				       dev->name);
1236
		}
1237
		spin_unlock(&sky2->tx_lock);
1238 1239 1240 1241

		return NETDEV_TX_BUSY;
	}

S
Stephen Hemminger 已提交
1242
	if (unlikely(netif_msg_tx_queued(sky2)))
1243 1244 1245 1246 1247
		printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
		       dev->name, sky2->tx_prod, skb->len);

	len = skb_headlen(skb);
	mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
1248
	addr64 = high32(mapping);
S
Stephen Hemminger 已提交
1249

1250 1251
	/* Send high bits if changed or crosses boundary */
	if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
S
Stephen Hemminger 已提交
1252
		le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1253
		le->addr = cpu_to_le32(addr64);
S
Stephen Hemminger 已提交
1254
		le->opcode = OP_ADDR64 | HW_OWNER;
1255
		sky2->tx_addr64 = high32(mapping + len);
S
Stephen Hemminger 已提交
1256
	}
1257 1258

	/* Check for TCP Segmentation Offload */
1259
	mss = skb_shinfo(skb)->gso_size;
S
Stephen Hemminger 已提交
1260
	if (mss != 0) {
1261 1262 1263 1264
		mss += ((skb->h.th->doff - 5) * 4);	/* TCP options */
		mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
		mss += ETH_HLEN;

1265 1266
		if (mss != sky2->tx_last_mss) {
			le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1267
			le->addr = cpu_to_le32(mss);
1268 1269 1270
			le->opcode = OP_LRGLEN | HW_OWNER;
			sky2->tx_last_mss = mss;
		}
1271 1272 1273
	}

	ctrl = 0;
1274 1275 1276 1277 1278
#ifdef SKY2_VLAN_TAG_USED
	/* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
	if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
		if (!le) {
			le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1279
			le->addr = 0;
1280 1281 1282 1283 1284 1285 1286 1287 1288
			le->opcode = OP_VLAN|HW_OWNER;
		} else
			le->opcode |= OP_VLAN;
		le->length = cpu_to_be16(vlan_tx_tag_get(skb));
		ctrl |= INS_VLAN;
	}
#endif

	/* Handle TCP checksum offload */
1289
	if (skb->ip_summed == CHECKSUM_PARTIAL) {
S
Stephen Hemminger 已提交
1290 1291 1292 1293 1294
		unsigned offset = skb->h.raw - skb->data;
		u32 tcpsum;

		tcpsum = offset << 16;		/* sum start */
		tcpsum |= offset + skb->csum;	/* sum write */
1295 1296 1297 1298 1299

		ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
		if (skb->nh.iph->protocol == IPPROTO_UDP)
			ctrl |= UDPTCP;

S
Stephen Hemminger 已提交
1300 1301
		if (tcpsum != sky2->tx_tcpsum) {
			sky2->tx_tcpsum = tcpsum;
1302 1303

			le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1304
			le->addr = cpu_to_le32(tcpsum);
1305 1306 1307 1308
			le->length = 0;	/* initial checksum value */
			le->ctrl = 1;	/* one packet */
			le->opcode = OP_TCPLISW | HW_OWNER;
		}
1309 1310 1311
	}

	le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1312
	le->addr = cpu_to_le32((u32) mapping);
1313 1314
	le->length = cpu_to_le16(len);
	le->ctrl = ctrl;
S
Stephen Hemminger 已提交
1315
	le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
1316

1317
	re = tx_le_re(sky2, le);
1318
	re->skb = skb;
1319
	pci_unmap_addr_set(re, mapaddr, mapping);
1320
	pci_unmap_len_set(re, maplen, len);
1321 1322

	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1323
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1324 1325 1326

		mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
				       frag->size, PCI_DMA_TODEVICE);
1327
		addr64 = high32(mapping);
S
Stephen Hemminger 已提交
1328 1329
		if (addr64 != sky2->tx_addr64) {
			le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1330
			le->addr = cpu_to_le32(addr64);
S
Stephen Hemminger 已提交
1331 1332 1333
			le->ctrl = 0;
			le->opcode = OP_ADDR64 | HW_OWNER;
			sky2->tx_addr64 = addr64;
1334 1335 1336
		}

		le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1337
		le->addr = cpu_to_le32((u32) mapping);
1338 1339
		le->length = cpu_to_le16(frag->size);
		le->ctrl = ctrl;
S
Stephen Hemminger 已提交
1340
		le->opcode = OP_BUFFER | HW_OWNER;
1341

1342 1343 1344 1345
		re = tx_le_re(sky2, le);
		re->skb = skb;
		pci_unmap_addr_set(re, mapaddr, mapping);
		pci_unmap_len_set(re, maplen, frag->size);
1346
	}
1347

1348 1349
	le->ctrl |= EOP;

1350 1351
	if (tx_avail(sky2) <= MAX_SKB_TX_LE)
		netif_stop_queue(dev);
1352

1353
	sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
1354

1355
	spin_unlock(&sky2->tx_lock);
1356 1357 1358 1359 1360 1361

	dev->trans_start = jiffies;
	return NETDEV_TX_OK;
}

/*
S
Stephen Hemminger 已提交
1362 1363 1364
 * Free ring elements from starting at tx_cons until "done"
 *
 * NB: the hardware will tell us about partial completion of multi-part
1365
 *     buffers so make sure not to free skb to early.
1366
 */
1367
static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
1368
{
1369
	struct net_device *dev = sky2->netdev;
1370
	struct pci_dev *pdev = sky2->hw->pdev;
1371
	unsigned idx;
1372

1373
	BUG_ON(done >= TX_RING_SIZE);
1374

1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386
	for (idx = sky2->tx_cons; idx != done;
	     idx = RING_NEXT(idx, TX_RING_SIZE)) {
		struct sky2_tx_le *le = sky2->tx_le + idx;
		struct tx_ring_info *re = sky2->tx_ring + idx;

		switch(le->opcode & ~HW_OWNER) {
		case OP_LARGESEND:
		case OP_PACKET:
			pci_unmap_single(pdev,
					 pci_unmap_addr(re, mapaddr),
					 pci_unmap_len(re, maplen),
					 PCI_DMA_TODEVICE);
1387
			break;
1388 1389 1390
		case OP_BUFFER:
			pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
				       pci_unmap_len(re, maplen),
1391
				       PCI_DMA_TODEVICE);
1392 1393 1394 1395 1396 1397 1398 1399
			break;
		}

		if (le->ctrl & EOP) {
			if (unlikely(netif_msg_tx_done(sky2)))
				printk(KERN_DEBUG "%s: tx done %u\n",
				       dev->name, idx);
			dev_kfree_skb(re->skb);
1400 1401
		}

1402
		le->opcode = 0;	/* paranoia */
S
Stephen Hemminger 已提交
1403 1404
	}

1405
	sky2->tx_cons = idx;
1406
	if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
1407 1408 1409 1410
		netif_wake_queue(dev);
}

/* Cleanup all untransmitted buffers, assume transmitter not running */
1411
static void sky2_tx_clean(struct sky2_port *sky2)
1412
{
1413
	spin_lock_bh(&sky2->tx_lock);
1414
	sky2_tx_complete(sky2, sky2->tx_prod);
1415
	spin_unlock_bh(&sky2->tx_lock);
1416 1417 1418 1419 1420 1421 1422 1423 1424
}

/* Network shutdown */
static int sky2_down(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 ctrl;
1425
	u32 imask;
1426

1427 1428 1429 1430
	/* Never really got started! */
	if (!sky2->tx_le)
		return 0;

1431 1432 1433
	if (netif_msg_ifdown(sky2))
		printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);

1434
	/* Stop more packets from being queued */
1435 1436
	netif_stop_queue(dev);

1437
	sky2_gmac_reset(hw, port);
S
Stephen Hemminger 已提交
1438

1439 1440 1441 1442 1443
	/* Stop transmitter */
	sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
	sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));

	sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
S
Stephen Hemminger 已提交
1444
		     RB_RST_SET | RB_DIS_OP_MD);
1445

1446 1447 1448 1449 1450 1451 1452
	/* WA for dev. #4.209 */
	if (hw->chip_id == CHIP_ID_YUKON_EC_U
	    && hw->chip_rev == CHIP_REV_YU_EC_U_A1)
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
			     sky2->speed != SPEED_1000 ?
			     TX_STFW_ENA : TX_STFW_DIS);

1453
	ctrl = gma_read16(hw, port, GM_GP_CTRL);
S
Stephen Hemminger 已提交
1454
	ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
1455 1456 1457 1458 1459
	gma_write16(hw, port, GM_GP_CTRL, ctrl);

	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);

	/* Workaround shared GMAC reset */
S
Stephen Hemminger 已提交
1460 1461
	if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
	      && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);

	/* Disable Force Sync bit and Enable Alloc bit */
	sky2_write8(hw, SK_REG(port, TXA_CTRL),
		    TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);

	/* Stop Interval Timer and Limit Counter of Tx Arbiter */
	sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
	sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);

	/* Reset the PCI FIFO of the async Tx queue */
S
Stephen Hemminger 已提交
1473 1474
	sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
		     BMU_RST_SET | BMU_FIFO_RST);
1475 1476 1477 1478 1479 1480 1481

	/* Reset the Tx prefetch units */
	sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
		     PREF_UNIT_RST_SET);

	sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);

1482
	sky2_rx_stop(sky2);
1483 1484 1485 1486

	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
	sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);

1487 1488
	/* Disable port IRQ */
	imask = sky2_read32(hw, B0_IMSK);
S
Stephen Hemminger 已提交
1489
	imask &= ~portirq_msk[port];
1490 1491
	sky2_write32(hw, B0_IMSK, imask);

1492 1493
	sky2_phy_power(hw, port, 0);

S
shemminger@osdl.org 已提交
1494
	/* turn off LED's */
1495 1496
	sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);

1497 1498
	synchronize_irq(hw->pdev->irq);

1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510
	sky2_tx_clean(sky2);
	sky2_rx_clean(sky2);

	pci_free_consistent(hw->pdev, RX_LE_BYTES,
			    sky2->rx_le, sky2->rx_le_map);
	kfree(sky2->rx_ring);

	pci_free_consistent(hw->pdev,
			    TX_RING_SIZE * sizeof(struct sky2_tx_le),
			    sky2->tx_le, sky2->tx_le_map);
	kfree(sky2->tx_ring);

1511 1512 1513 1514 1515 1516
	sky2->tx_le = NULL;
	sky2->rx_le = NULL;

	sky2->rx_ring = NULL;
	sky2->tx_ring = NULL;

1517 1518 1519 1520 1521
	return 0;
}

static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
{
S
Stephen Hemminger 已提交
1522
	if (!sky2_is_copper(hw))
S
Stephen Hemminger 已提交
1523 1524
		return SPEED_1000;

1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544
	if (hw->chip_id == CHIP_ID_YUKON_FE)
		return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;

	switch (aux & PHY_M_PS_SPEED_MSK) {
	case PHY_M_PS_SPEED_1000:
		return SPEED_1000;
	case PHY_M_PS_SPEED_100:
		return SPEED_100;
	default:
		return SPEED_10;
	}
}

static void sky2_link_up(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 reg;

	/* enable Rx/Tx */
1545
	reg = gma_read16(hw, port, GM_GP_CTRL);
1546 1547 1548 1549 1550 1551 1552 1553 1554
	reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
	gma_write16(hw, port, GM_GP_CTRL, reg);

	gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);

	netif_carrier_on(sky2->netdev);
	netif_wake_queue(sky2->netdev);

	/* Turn on link LED */
S
Stephen Hemminger 已提交
1555
	sky2_write8(hw, SK_REG(port, LNK_LED_REG),
1556 1557
		    LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);

1558
	if (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U) {
S
Stephen Hemminger 已提交
1559
		u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574
		u16 led = PHY_M_LEDC_LOS_CTRL(1);	/* link active */

		switch(sky2->speed) {
		case SPEED_10:
			led |= PHY_M_LEDC_INIT_CTRL(7);
			break;

		case SPEED_100:
			led |= PHY_M_LEDC_STA1_CTRL(7);
			break;

		case SPEED_1000:
			led |= PHY_M_LEDC_STA0_CTRL(7);
			break;
		}
S
Stephen Hemminger 已提交
1575 1576

		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
1577
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
S
Stephen Hemminger 已提交
1578 1579 1580
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
	}

1581 1582
	if (netif_msg_link(sky2))
		printk(KERN_INFO PFX
S
shemminger@osdl.org 已提交
1583
		       "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
1584 1585 1586
		       sky2->netdev->name, sky2->speed,
		       sky2->duplex == DUPLEX_FULL ? "full" : "half",
		       (sky2->tx_pause && sky2->rx_pause) ? "both" :
S
Stephen Hemminger 已提交
1587
		       sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none");
1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604
}

static void sky2_link_down(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 reg;

	gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);

	reg = gma_read16(hw, port, GM_GP_CTRL);
	reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
	gma_write16(hw, port, GM_GP_CTRL, reg);

	if (sky2->rx_pause && !sky2->tx_pause) {
		/* restore Asymmetric Pause bit */
		gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
S
Stephen Hemminger 已提交
1605 1606
			     gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
			     | PHY_M_AN_ASP);
1607 1608 1609 1610 1611 1612 1613 1614 1615 1616
	}

	netif_carrier_off(sky2->netdev);
	netif_stop_queue(sky2->netdev);

	/* Turn on link LED */
	sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);

	if (netif_msg_link(sky2))
		printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
1617

1618 1619 1620
	sky2_phy_init(hw, port);
}

S
Stephen Hemminger 已提交
1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640
static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 lpa;

	lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);

	if (lpa & PHY_M_AN_RF) {
		printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
		return -1;
	}

	if (!(aux & PHY_M_PS_SPDUP_RES)) {
		printk(KERN_ERR PFX "%s: speed/duplex mismatch",
		       sky2->netdev->name);
		return -1;
	}

	sky2->speed = sky2_phy_speed(hw, aux);
1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660
	if (sky2->speed == SPEED_1000) {
		u16 ctl2 = gm_phy_read(hw, port, PHY_MARV_1000T_CTRL);
		u16 lpa2 = gm_phy_read(hw, port, PHY_MARV_1000T_STAT);
		if (lpa2  & PHY_B_1000S_MSF) {
			printk(KERN_ERR PFX "%s: master/slave fault",
			       sky2->netdev->name);
			return -1;
		}

		if ((ctl2 & PHY_M_1000C_AFD) && (lpa2 & PHY_B_1000S_LP_FD))
			sky2->duplex = DUPLEX_FULL;
		else
			sky2->duplex = DUPLEX_HALF;
	} else {
		u16 adv = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
		if ((aux & adv) & PHY_AN_FULL)
			sky2->duplex = DUPLEX_FULL;
		else
			sky2->duplex = DUPLEX_HALF;
	}
S
Stephen Hemminger 已提交
1661 1662

	/* Pause bits are offset (9..8) */
1663
	if (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)
S
Stephen Hemminger 已提交
1664 1665 1666 1667 1668
		aux >>= 6;

	sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0;
	sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0;

1669 1670 1671 1672 1673
	if (sky2->duplex == DUPLEX_HALF && sky2->speed != SPEED_1000
	    && hw->chip_id != CHIP_ID_YUKON_EC_U)
		sky2->rx_pause = sky2->tx_pause = 0;

	if (sky2->rx_pause || sky2->tx_pause)
S
Stephen Hemminger 已提交
1674 1675 1676 1677 1678 1679
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
	else
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);

	return 0;
}
1680

1681 1682
/* Interrupt from PHY */
static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
1683
{
1684 1685
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
1686 1687
	u16 istatus, phystat;

1688 1689 1690 1691 1692 1693
	spin_lock(&sky2->phy_lock);
	istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
	phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);

	if (!netif_running(dev))
		goto out;
1694 1695 1696 1697 1698

	if (netif_msg_intr(sky2))
		printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
		       sky2->netdev->name, istatus, phystat);

1699
	if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
S
Stephen Hemminger 已提交
1700 1701 1702 1703
		if (sky2_autoneg_done(sky2, phystat) == 0)
			sky2_link_up(sky2);
		goto out;
	}
1704

S
Stephen Hemminger 已提交
1705 1706
	if (istatus & PHY_M_IS_LSP_CHANGE)
		sky2->speed = sky2_phy_speed(hw, phystat);
1707

S
Stephen Hemminger 已提交
1708 1709 1710
	if (istatus & PHY_M_IS_DUP_CHANGE)
		sky2->duplex =
		    (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1711

S
Stephen Hemminger 已提交
1712 1713
	if (istatus & PHY_M_IS_LST_CHANGE) {
		if (phystat & PHY_M_PS_LINK_UP)
1714
			sky2_link_up(sky2);
S
Stephen Hemminger 已提交
1715 1716
		else
			sky2_link_down(sky2);
1717
	}
S
Stephen Hemminger 已提交
1718
out:
1719
	spin_unlock(&sky2->phy_lock);
1720 1721
}

1722 1723 1724 1725

/* Transmit timeout is only called if we are running, carries is up
 * and tx queue is full (stopped).
 */
1726 1727 1728
static void sky2_tx_timeout(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
1729 1730
	struct sky2_hw *hw = sky2->hw;
	unsigned txq = txqaddr[sky2->port];
1731
	u16 report, done;
1732 1733 1734 1735

	if (netif_msg_timer(sky2))
		printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);

1736 1737
	report = sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX);
	done = sky2_read16(hw, Q_ADDR(txq, Q_DONE));
1738

1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755
	printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
	       dev->name,
	       sky2->tx_cons, sky2->tx_prod, report, done);

	if (report != done) {
		printk(KERN_INFO PFX "status burst pending (irq moderation?)\n");

		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
	} else if (report != sky2->tx_cons) {
		printk(KERN_INFO PFX "status report lost?\n");

		spin_lock_bh(&sky2->tx_lock);
		sky2_tx_complete(sky2, report);
		spin_unlock_bh(&sky2->tx_lock);
	} else {
		printk(KERN_INFO PFX "hardware hung? flushing\n");
1756

1757 1758 1759 1760 1761 1762 1763 1764
		sky2_write32(hw, Q_ADDR(txq, Q_CSR), BMU_STOP);
		sky2_write32(hw, Y2_QADDR(txq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);

		sky2_tx_clean(sky2);

		sky2_qset(hw, txq);
		sky2_prefetch_init(hw, txq, sky2->tx_le_map, TX_RING_SIZE - 1);
	}
1765 1766
}

1767

1768 1769 1770
/* Want receive buffer size to be multiple of 64 bits
 * and incl room for vlan and truncation
 */
1771 1772
static inline unsigned sky2_buf_size(int mtu)
{
1773
	return ALIGN(mtu + ETH_HLEN + VLAN_HLEN, 8) + 8;
1774 1775
}

1776 1777
static int sky2_change_mtu(struct net_device *dev, int new_mtu)
{
1778 1779 1780 1781
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	int err;
	u16 ctl, mode;
1782
	u32 imask;
1783 1784 1785 1786

	if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
		return -EINVAL;

1787 1788 1789
	if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN)
		return -EINVAL;

1790 1791 1792 1793 1794
	if (!netif_running(dev)) {
		dev->mtu = new_mtu;
		return 0;
	}

1795
	imask = sky2_read32(hw, B0_IMSK);
1796 1797
	sky2_write32(hw, B0_IMSK, 0);

1798 1799 1800 1801
	dev->trans_start = jiffies;	/* prevent tx timeout */
	netif_stop_queue(dev);
	netif_poll_disable(hw->dev[0]);

1802 1803
	synchronize_irq(hw->pdev->irq);

1804 1805 1806 1807
	ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
	gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
	sky2_rx_stop(sky2);
	sky2_rx_clean(sky2);
1808 1809

	dev->mtu = new_mtu;
1810
	sky2->rx_bufsize = sky2_buf_size(new_mtu);
1811 1812 1813 1814 1815 1816 1817
	mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
		GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);

	if (dev->mtu > ETH_DATA_LEN)
		mode |= GM_SMOD_JUMBO_ENA;

	gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
1818

1819
	sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
1820

1821
	err = sky2_rx_start(sky2);
1822
	sky2_write32(hw, B0_IMSK, imask);
1823

1824 1825 1826 1827 1828 1829 1830 1831 1832
	if (err)
		dev_close(dev);
	else {
		gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);

		netif_poll_enable(hw->dev[0]);
		netif_wake_queue(dev);
	}

1833 1834 1835 1836 1837 1838
	return err;
}

/*
 * Receive one packet.
 * For small packets or errors, just reuse existing skb.
S
shemminger@osdl.org 已提交
1839
 * For larger packets, get new buffer.
1840
 */
1841
static struct sk_buff *sky2_receive(struct net_device *dev,
1842 1843
				    u16 length, u32 status)
{
1844
 	struct sky2_port *sky2 = netdev_priv(dev);
1845
	struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
1846
	struct sk_buff *skb = NULL;
1847 1848 1849

	if (unlikely(netif_msg_rx_status(sky2)))
		printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
1850
		       dev->name, sky2->rx_next, status, length);
1851

S
Stephen Hemminger 已提交
1852
	sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
S
Stephen Hemminger 已提交
1853
	prefetch(sky2->rx_ring + sky2->rx_next);
1854

1855
	if (status & GMR_FS_ANY_ERR)
1856 1857
		goto error;

1858 1859 1860
	if (!(status & GMR_FS_RX_OK))
		goto resubmit;

1861
	if (length > dev->mtu + ETH_HLEN)
1862 1863
		goto oversize;

1864
	if (length < copybreak) {
1865
		skb = netdev_alloc_skb(dev, length + 2);
1866
		if (!skb)
S
Stephen Hemminger 已提交
1867 1868
			goto resubmit;

1869
		skb_reserve(skb, 2);
S
Stephen Hemminger 已提交
1870 1871
		pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->mapaddr,
					    length, PCI_DMA_FROMDEVICE);
1872
		memcpy(skb->data, re->skb->data, length);
1873 1874
		skb->ip_summed = re->skb->ip_summed;
		skb->csum = re->skb->csum;
S
Stephen Hemminger 已提交
1875 1876 1877
		pci_dma_sync_single_for_device(sky2->hw->pdev, re->mapaddr,
					       length, PCI_DMA_FROMDEVICE);
	} else {
1878 1879
		struct sk_buff *nskb;

1880
		nskb = sky2_alloc_skb(dev, sky2->rx_bufsize, GFP_ATOMIC);
S
Stephen Hemminger 已提交
1881 1882
		if (!nskb)
			goto resubmit;
1883

S
Stephen Hemminger 已提交
1884
		skb = re->skb;
1885
		re->skb = nskb;
S
Stephen Hemminger 已提交
1886
		pci_unmap_single(sky2->hw->pdev, re->mapaddr,
1887
				 sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
S
Stephen Hemminger 已提交
1888
		prefetch(skb->data);
1889

S
Stephen Hemminger 已提交
1890
		re->mapaddr = pci_map_single(sky2->hw->pdev, nskb->data,
1891
					 sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
S
Stephen Hemminger 已提交
1892
	}
1893

1894
	skb_put(skb, length);
S
Stephen Hemminger 已提交
1895
resubmit:
1896
	re->skb->ip_summed = CHECKSUM_NONE;
1897
	sky2_rx_add(sky2, re->mapaddr);
1898

1899 1900
	return skb;

1901 1902 1903 1904
oversize:
	++sky2->net_stats.rx_over_errors;
	goto resubmit;

1905
error:
1906 1907
	++sky2->net_stats.rx_errors;

1908
	if (netif_msg_rx_err(sky2) && net_ratelimit())
1909
		printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
1910
		       dev->name, status, length);
S
Stephen Hemminger 已提交
1911 1912

	if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
1913 1914 1915 1916 1917
		sky2->net_stats.rx_length_errors++;
	if (status & GMR_FS_FRAGMENT)
		sky2->net_stats.rx_frame_errors++;
	if (status & GMR_FS_CRC_ERR)
		sky2->net_stats.rx_crc_errors++;
S
Stephen Hemminger 已提交
1918 1919
	if (status & GMR_FS_RX_FF_OV)
		sky2->net_stats.rx_fifo_errors++;
1920

S
Stephen Hemminger 已提交
1921
	goto resubmit;
1922 1923
}

1924 1925
/* Transmit complete */
static inline void sky2_tx_done(struct net_device *dev, u16 last)
1926
{
1927
	struct sky2_port *sky2 = netdev_priv(dev);
1928

1929 1930 1931 1932
	if (netif_running(dev)) {
		spin_lock(&sky2->tx_lock);
		sky2_tx_complete(sky2, last);
		spin_unlock(&sky2->tx_lock);
1933
	}
1934 1935
}

1936 1937
/* Process status response ring */
static int sky2_status_intr(struct sky2_hw *hw, int to_do)
1938
{
1939
	struct sky2_port *sky2;
1940
	int work_done = 0;
1941
	unsigned buf_write[2] = { 0, 0 };
S
Stephen Hemminger 已提交
1942
	u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
1943

1944
	rmb();
1945

S
Stephen Hemminger 已提交
1946
	while (hw->st_idx != hwidx) {
1947 1948
		struct sky2_status_le *le  = hw->st_le + hw->st_idx;
		struct net_device *dev;
1949 1950 1951 1952
		struct sk_buff *skb;
		u32 status;
		u16 length;

1953
		hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
1954

S
Stephen Hemminger 已提交
1955 1956
		BUG_ON(le->link >= 2);
		dev = hw->dev[le->link];
1957 1958

		sky2 = netdev_priv(dev);
S
Stephen Hemminger 已提交
1959 1960
		length = le16_to_cpu(le->length);
		status = le32_to_cpu(le->status);
1961

S
Stephen Hemminger 已提交
1962
		switch (le->opcode & ~HW_OWNER) {
1963
		case OP_RXSTAT:
1964
			skb = sky2_receive(dev, length, status);
1965 1966
			if (!skb)
				break;
1967 1968 1969 1970

			skb->protocol = eth_type_trans(skb, dev);
			dev->last_rx = jiffies;

1971 1972 1973 1974 1975 1976 1977
#ifdef SKY2_VLAN_TAG_USED
			if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
				vlan_hwaccel_receive_skb(skb,
							 sky2->vlgrp,
							 be16_to_cpu(sky2->rx_tag));
			} else
#endif
1978
				netif_receive_skb(skb);
1979

1980 1981 1982 1983 1984 1985 1986 1987
			/* Update receiver after 16 frames */
			if (++buf_write[le->link] == RX_BUF_WRITE) {
				sky2_put_idx(hw, rxqaddr[le->link],
					     sky2->rx_put);
				buf_write[le->link] = 0;
			}

			/* Stop after net poll weight */
1988 1989
			if (++work_done >= to_do)
				goto exit_loop;
1990 1991
			break;

1992 1993 1994 1995 1996 1997 1998 1999 2000
#ifdef SKY2_VLAN_TAG_USED
		case OP_RXVLAN:
			sky2->rx_tag = length;
			break;

		case OP_RXCHKSVLAN:
			sky2->rx_tag = length;
			/* fall through */
#endif
2001
		case OP_RXCHKS:
2002
			skb = sky2->rx_ring[sky2->rx_next].skb;
2003
			skb->ip_summed = CHECKSUM_COMPLETE;
S
Stephen Hemminger 已提交
2004
			skb->csum = status & 0xffff;
2005 2006 2007
			break;

		case OP_TXINDEXLE:
2008
			/* TX index reports status for both ports */
S
Stephen Hemminger 已提交
2009 2010
			BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
			sky2_tx_done(hw->dev[0], status & 0xfff);
2011 2012 2013 2014
			if (hw->dev[1])
				sky2_tx_done(hw->dev[1],
				     ((status >> 24) & 0xff)
					     | (u16)(length & 0xf) << 8);
2015 2016 2017 2018
			break;

		default:
			if (net_ratelimit())
S
Stephen Hemminger 已提交
2019
				printk(KERN_WARNING PFX
S
Stephen Hemminger 已提交
2020 2021
				       "unknown status opcode 0x%x\n", le->opcode);
			goto exit_loop;
2022
		}
2023
	}
2024

2025 2026 2027
	/* Fully processed status ring so clear irq */
	sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);

2028
exit_loop:
2029 2030 2031 2032 2033 2034 2035 2036 2037 2038
	if (buf_write[0]) {
		sky2 = netdev_priv(hw->dev[0]);
		sky2_put_idx(hw, Q_R1, sky2->rx_put);
	}

	if (buf_write[1]) {
		sky2 = netdev_priv(hw->dev[1]);
		sky2_put_idx(hw, Q_R2, sky2->rx_put);
	}

2039
	return work_done;
2040 2041 2042 2043 2044 2045
}

static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
{
	struct net_device *dev = hw->dev[port];

2046 2047 2048
	if (net_ratelimit())
		printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
		       dev->name, status);
2049 2050

	if (status & Y2_IS_PAR_RD1) {
2051 2052 2053
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: ram data read parity error\n",
			       dev->name);
2054 2055 2056 2057 2058
		/* Clear IRQ */
		sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
	}

	if (status & Y2_IS_PAR_WR1) {
2059 2060 2061
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: ram data write parity error\n",
			       dev->name);
2062 2063 2064 2065 2066

		sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
	}

	if (status & Y2_IS_PAR_MAC1) {
2067 2068
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
2069 2070 2071 2072
		sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
	}

	if (status & Y2_IS_PAR_RX1) {
2073 2074
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
2075 2076 2077 2078
		sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
	}

	if (status & Y2_IS_TCP_TXA1) {
2079 2080 2081
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: TCP segmentation error\n",
			       dev->name);
2082 2083 2084 2085 2086 2087 2088 2089
		sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
	}
}

static void sky2_hw_intr(struct sky2_hw *hw)
{
	u32 status = sky2_read32(hw, B0_HWE_ISRC);

S
Stephen Hemminger 已提交
2090
	if (status & Y2_IS_TIST_OV)
2091 2092 2093
		sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);

	if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
S
Stephen Hemminger 已提交
2094 2095
		u16 pci_err;

2096
		pci_err = sky2_pci_read16(hw, PCI_STATUS);
2097 2098 2099
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
			       pci_name(hw->pdev), pci_err);
2100 2101

		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2102
		sky2_pci_write16(hw, PCI_STATUS,
2103
				 pci_err | PCI_STATUS_ERROR_BITS);
2104 2105 2106 2107
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
	}

	if (status & Y2_IS_PCI_EXP) {
S
shemminger@osdl.org 已提交
2108
		/* PCI-Express uncorrectable Error occurred */
S
Stephen Hemminger 已提交
2109 2110
		u32 pex_err;

2111 2112
		pex_err = sky2_pci_read32(hw,
					  hw->err_cap + PCI_ERR_UNCOR_STATUS);
2113

2114 2115 2116
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
			       pci_name(hw->pdev), pex_err);
2117 2118 2119

		/* clear the interrupt */
		sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2120 2121 2122
		sky2_pci_write32(hw,
				 hw->err_cap + PCI_ERR_UNCOR_STATUS,
				 0xffffffffUL);
2123 2124
		sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);

2125 2126 2127 2128

		/* In case of fatal error mask off to keep from getting stuck */
		if (pex_err & (PCI_ERR_UNC_POISON_TLP | PCI_ERR_UNC_FCP
			       | PCI_ERR_UNC_DLP)) {
2129 2130 2131 2132
			u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
			hwmsk &= ~Y2_IS_PCI_EXP;
			sky2_write32(hw, B0_HWE_IMSK, hwmsk);
		}
2133

2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163
	}

	if (status & Y2_HWE_L1_MASK)
		sky2_hw_error(hw, 0, status);
	status >>= 8;
	if (status & Y2_HWE_L1_MASK)
		sky2_hw_error(hw, 1, status);
}

static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
{
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
	u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));

	if (netif_msg_intr(sky2))
		printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
		       dev->name, status);

	if (status & GM_IS_RX_FF_OR) {
		++sky2->net_stats.rx_fifo_errors;
		sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
	}

	if (status & GM_IS_TX_FF_UR) {
		++sky2->net_stats.tx_fifo_errors;
		sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
	}
}

2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184
/* This should never happen it is a fatal situation */
static void sky2_descriptor_error(struct sky2_hw *hw, unsigned port,
				  const char *rxtx, u32 mask)
{
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
	u32 imask;

	printk(KERN_ERR PFX "%s: %s descriptor error (hardware problem)\n",
	       dev ? dev->name : "<not registered>", rxtx);

	imask = sky2_read32(hw, B0_IMSK);
	imask &= ~mask;
	sky2_write32(hw, B0_IMSK, imask);

	if (dev) {
		spin_lock(&sky2->phy_lock);
		sky2_link_down(sky2);
		spin_unlock(&sky2->phy_lock);
	}
}
2185

2186 2187 2188
/* If idle then force a fake soft NAPI poll once a second
 * to work around cases where sharing an edge triggered interrupt.
 */
2189 2190 2191 2192 2193 2194 2195
static inline void sky2_idle_start(struct sky2_hw *hw)
{
	if (idle_timeout > 0)
		mod_timer(&hw->idle_timer,
			  jiffies + msecs_to_jiffies(idle_timeout));
}

2196 2197
static void sky2_idle(unsigned long arg)
{
2198 2199
	struct sky2_hw *hw = (struct sky2_hw *) arg;
	struct net_device *dev = hw->dev[0];
2200 2201 2202

	if (__netif_rx_schedule_prep(dev))
		__netif_rx_schedule(dev);
2203 2204

	mod_timer(&hw->idle_timer, jiffies + msecs_to_jiffies(idle_timeout));
2205 2206 2207
}


2208
static int sky2_poll(struct net_device *dev0, int *budget)
2209
{
2210 2211 2212
	struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
	int work_limit = min(dev0->quota, *budget);
	int work_done = 0;
2213
	u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
2214

S
Stephen Hemminger 已提交
2215 2216
	if (status & Y2_IS_HW_ERR)
		sky2_hw_intr(hw);
2217

S
Stephen Hemminger 已提交
2218 2219
	if (status & Y2_IS_IRQ_PHY1)
		sky2_phy_intr(hw, 0);
2220

S
Stephen Hemminger 已提交
2221 2222
	if (status & Y2_IS_IRQ_PHY2)
		sky2_phy_intr(hw, 1);
2223

S
Stephen Hemminger 已提交
2224 2225
	if (status & Y2_IS_IRQ_MAC1)
		sky2_mac_intr(hw, 0);
2226

S
Stephen Hemminger 已提交
2227 2228
	if (status & Y2_IS_IRQ_MAC2)
		sky2_mac_intr(hw, 1);
2229

S
Stephen Hemminger 已提交
2230 2231
	if (status & Y2_IS_CHK_RX1)
		sky2_descriptor_error(hw, 0, "receive", Y2_IS_CHK_RX1);
2232

S
Stephen Hemminger 已提交
2233 2234
	if (status & Y2_IS_CHK_RX2)
		sky2_descriptor_error(hw, 1, "receive", Y2_IS_CHK_RX2);
2235

S
Stephen Hemminger 已提交
2236 2237
	if (status & Y2_IS_CHK_TXA1)
		sky2_descriptor_error(hw, 0, "transmit", Y2_IS_CHK_TXA1);
2238

S
Stephen Hemminger 已提交
2239 2240
	if (status & Y2_IS_CHK_TXA2)
		sky2_descriptor_error(hw, 1, "transmit", Y2_IS_CHK_TXA2);
2241

S
Stephen Hemminger 已提交
2242
	work_done = sky2_status_intr(hw, work_limit);
2243 2244
	if (work_done < work_limit) {
		netif_rx_complete(dev0);
2245

2246 2247 2248 2249 2250
		sky2_read32(hw, B0_Y2_SP_LISR);
		return 0;
	} else {
		*budget -= work_done;
		dev0->quota -= work_done;
S
Stephen Hemminger 已提交
2251
		return 1;
2252
	}
2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264
}

static irqreturn_t sky2_intr(int irq, void *dev_id, struct pt_regs *regs)
{
	struct sky2_hw *hw = dev_id;
	struct net_device *dev0 = hw->dev[0];
	u32 status;

	/* Reading this mask interrupts as side effect */
	status = sky2_read32(hw, B0_Y2_SP_ISRC2);
	if (status == 0 || status == ~0)
		return IRQ_NONE;
S
Stephen Hemminger 已提交
2265

2266 2267 2268
	prefetch(&hw->st_le[hw->st_idx]);
	if (likely(__netif_rx_schedule_prep(dev0)))
		__netif_rx_schedule(dev0);
S
Stephen Hemminger 已提交
2269

2270 2271 2272 2273 2274 2275 2276
	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
static void sky2_netpoll(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
2277
	struct net_device *dev0 = sky2->hw->dev[0];
2278

2279 2280
	if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
		__netif_rx_schedule(dev0);
2281 2282 2283 2284
}
#endif

/* Chip internal frequency for clock calculations */
2285
static inline u32 sky2_mhz(const struct sky2_hw *hw)
2286
{
S
Stephen Hemminger 已提交
2287
	switch (hw->chip_id) {
2288
	case CHIP_ID_YUKON_EC:
2289
	case CHIP_ID_YUKON_EC_U:
2290
		return 125;	/* 125 Mhz */
2291
	case CHIP_ID_YUKON_FE:
2292
		return 100;	/* 100 Mhz */
S
Stephen Hemminger 已提交
2293
	default:		/* YUKON_XL */
2294
		return 156;	/* 156 Mhz */
2295 2296 2297
	}
}

2298
static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2299
{
2300
	return sky2_mhz(hw) * us;
2301 2302
}

2303
static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2304
{
2305
	return clk / sky2_mhz(hw);
2306 2307
}

2308

2309
static int sky2_reset(struct sky2_hw *hw)
2310 2311
{
	u16 status;
S
Stephen Hemminger 已提交
2312
	u8 t8;
2313
	int i;
2314
	u32 msk;
2315 2316

	sky2_write8(hw, B0_CTST, CS_RST_CLR);
2317

2318 2319 2320 2321 2322 2323 2324
	hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
	if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
		printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
		       pci_name(hw->pdev), hw->chip_id);
		return -EOPNOTSUPP;
	}

2325 2326 2327 2328 2329 2330 2331 2332 2333 2334
	hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;

	/* This rev is really old, and requires untested workarounds */
	if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
		printk(KERN_ERR PFX "%s: unsupported revision Yukon-%s (0x%x) rev %d\n",
		       pci_name(hw->pdev), yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
		       hw->chip_id, hw->chip_rev);
		return -EOPNOTSUPP;
	}

2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345
	/* disable ASF */
	if (hw->chip_id <= CHIP_ID_YUKON_EC) {
		sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
		sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
	}

	/* do a SW reset */
	sky2_write8(hw, B0_CTST, CS_RST_SET);
	sky2_write8(hw, B0_CTST, CS_RST_CLR);

	/* clear PCI errors, if any */
2346
	status = sky2_pci_read16(hw, PCI_STATUS);
2347

2348
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2349 2350
	sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);

2351 2352 2353 2354

	sky2_write8(hw, B0_CTST, CS_MRST_CLR);

	/* clear any PEX errors */
2355 2356 2357 2358 2359 2360 2361
	if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP)) {
		hw->err_cap = pci_find_ext_capability(hw->pdev, PCI_EXT_CAP_ID_ERR);
		if (hw->err_cap)
			sky2_pci_write32(hw,
					 hw->err_cap + PCI_ERR_UNCOR_STATUS,
					 0xffffffffUL);
	}
2362

S
Stephen Hemminger 已提交
2363
	hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
2364 2365 2366 2367 2368 2369 2370
	hw->ports = 1;
	t8 = sky2_read8(hw, B2_Y2_HW_RES);
	if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
		if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
			++hw->ports;
	}

2371
	sky2_set_power_state(hw, PCI_D0);
2372 2373 2374 2375 2376 2377 2378 2379

	for (i = 0; i < hw->ports; i++) {
		sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
		sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
	}

	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);

S
Stephen Hemminger 已提交
2380 2381
	/* Clear I2C IRQ noise */
	sky2_write32(hw, B2_I2C_IRQ, 1);
2382 2383 2384 2385

	/* turn off hardware timer (unused) */
	sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
	sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
S
Stephen Hemminger 已提交
2386

2387 2388
	sky2_write8(hw, B0_Y2LED, LED_STAT_ON);

2389 2390
	/* Turn off descriptor polling */
	sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
2391 2392 2393

	/* Turn off receive timestamp */
	sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
S
Stephen Hemminger 已提交
2394
	sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
2395 2396 2397 2398 2399 2400 2401

	/* enable the Tx Arbiters */
	for (i = 0; i < hw->ports; i++)
		sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);

	/* Initialize ram interface */
	for (i = 0; i < hw->ports; i++) {
S
Stephen Hemminger 已提交
2402
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417

		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
	}

2418 2419 2420 2421
	msk = Y2_HWE_ALL_MASK;
	if (!hw->err_cap)
		msk &= ~Y2_IS_PCI_EXP;
	sky2_write32(hw, B0_HWE_IMSK, msk);
2422 2423

	for (i = 0; i < hw->ports; i++)
2424
		sky2_gmac_reset(hw, i);
2425 2426 2427 2428 2429 2430 2431 2432

	memset(hw->st_le, 0, STATUS_LE_BYTES);
	hw->st_idx = 0;

	sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
	sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);

	sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
S
Stephen Hemminger 已提交
2433
	sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
2434 2435

	/* Set the list last index */
S
Stephen Hemminger 已提交
2436
	sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
2437

2438 2439
	sky2_write16(hw, STAT_TX_IDX_TH, 10);
	sky2_write8(hw, STAT_FIFO_WM, 16);
2440

2441 2442 2443 2444 2445
	/* set Status-FIFO ISR watermark */
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
		sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
	else
		sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
2446

2447
	sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
2448 2449
	sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
	sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
2450

S
Stephen Hemminger 已提交
2451
	/* enable status unit */
2452 2453 2454 2455 2456 2457 2458 2459 2460
	sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);

	sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
	sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
	sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);

	return 0;
}

2461
static u32 sky2_supported_modes(const struct sky2_hw *hw)
2462
{
S
Stephen Hemminger 已提交
2463 2464 2465 2466 2467 2468
	if (sky2_is_copper(hw)) {
		u32 modes = SUPPORTED_10baseT_Half
			| SUPPORTED_10baseT_Full
			| SUPPORTED_100baseT_Half
			| SUPPORTED_100baseT_Full
			| SUPPORTED_Autoneg | SUPPORTED_TP;
2469 2470 2471

		if (hw->chip_id != CHIP_ID_YUKON_FE)
			modes |= SUPPORTED_1000baseT_Half
S
Stephen Hemminger 已提交
2472 2473
				| SUPPORTED_1000baseT_Full;
		return modes;
2474
	} else
S
Stephen Hemminger 已提交
2475 2476 2477 2478
		return  SUPPORTED_1000baseT_Half
			| SUPPORTED_1000baseT_Full
			| SUPPORTED_Autoneg
			| SUPPORTED_FIBRE;
2479 2480
}

S
Stephen Hemminger 已提交
2481
static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2482 2483 2484 2485 2486 2487 2488
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;

	ecmd->transceiver = XCVR_INTERNAL;
	ecmd->supported = sky2_supported_modes(hw);
	ecmd->phy_address = PHY_ADDR_MARV;
S
Stephen Hemminger 已提交
2489
	if (sky2_is_copper(hw)) {
2490
		ecmd->supported = SUPPORTED_10baseT_Half
S
Stephen Hemminger 已提交
2491 2492 2493 2494 2495 2496
		    | SUPPORTED_10baseT_Full
		    | SUPPORTED_100baseT_Half
		    | SUPPORTED_100baseT_Full
		    | SUPPORTED_1000baseT_Half
		    | SUPPORTED_1000baseT_Full
		    | SUPPORTED_Autoneg | SUPPORTED_TP;
2497
		ecmd->port = PORT_TP;
S
Stephen Hemminger 已提交
2498 2499 2500
		ecmd->speed = sky2->speed;
	} else {
		ecmd->speed = SPEED_1000;
2501
		ecmd->port = PORT_FIBRE;
S
Stephen Hemminger 已提交
2502
	}
2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522

	ecmd->advertising = sky2->advertising;
	ecmd->autoneg = sky2->autoneg;
	ecmd->duplex = sky2->duplex;
	return 0;
}

static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	const struct sky2_hw *hw = sky2->hw;
	u32 supported = sky2_supported_modes(hw);

	if (ecmd->autoneg == AUTONEG_ENABLE) {
		ecmd->advertising = supported;
		sky2->duplex = -1;
		sky2->speed = -1;
	} else {
		u32 setting;

S
Stephen Hemminger 已提交
2523
		switch (ecmd->speed) {
2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562
		case SPEED_1000:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_1000baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_1000baseT_Half;
			else
				return -EINVAL;
			break;
		case SPEED_100:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_100baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_100baseT_Half;
			else
				return -EINVAL;
			break;

		case SPEED_10:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_10baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_10baseT_Half;
			else
				return -EINVAL;
			break;
		default:
			return -EINVAL;
		}

		if ((setting & supported) == 0)
			return -EINVAL;

		sky2->speed = ecmd->speed;
		sky2->duplex = ecmd->duplex;
	}

	sky2->autoneg = ecmd->autoneg;
	sky2->advertising = ecmd->advertising;

2563 2564
	if (netif_running(dev))
		sky2_phy_reinit(sky2);
2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580

	return 0;
}

static void sky2_get_drvinfo(struct net_device *dev,
			     struct ethtool_drvinfo *info)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	strcpy(info->driver, DRV_NAME);
	strcpy(info->version, DRV_VERSION);
	strcpy(info->fw_version, "N/A");
	strcpy(info->bus_info, pci_name(sky2->hw->pdev));
}

static const struct sky2_stat {
S
Stephen Hemminger 已提交
2581 2582
	char name[ETH_GSTRING_LEN];
	u16 offset;
2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593
} sky2_stats[] = {
	{ "tx_bytes",	   GM_TXO_OK_HI },
	{ "rx_bytes",	   GM_RXO_OK_HI },
	{ "tx_broadcast",  GM_TXF_BC_OK },
	{ "rx_broadcast",  GM_RXF_BC_OK },
	{ "tx_multicast",  GM_TXF_MC_OK },
	{ "rx_multicast",  GM_RXF_MC_OK },
	{ "tx_unicast",    GM_TXF_UC_OK },
	{ "rx_unicast",    GM_RXF_UC_OK },
	{ "tx_mac_pause",  GM_TXF_MPAUSE },
	{ "rx_mac_pause",  GM_RXF_MPAUSE },
2594
	{ "collisions",    GM_TXF_COL },
2595 2596
	{ "late_collision",GM_TXF_LAT_COL },
	{ "aborted", 	   GM_TXF_ABO_COL },
2597
	{ "single_collisions", GM_TXF_SNG_COL },
2598
	{ "multi_collisions", GM_TXF_MUL_COL },
2599

2600
	{ "rx_short",      GM_RXF_SHT },
2601
	{ "rx_runt", 	   GM_RXE_FRAG },
2602 2603 2604 2605 2606 2607 2608
	{ "rx_64_byte_packets", GM_RXF_64B },
	{ "rx_65_to_127_byte_packets", GM_RXF_127B },
	{ "rx_128_to_255_byte_packets", GM_RXF_255B },
	{ "rx_256_to_511_byte_packets", GM_RXF_511B },
	{ "rx_512_to_1023_byte_packets", GM_RXF_1023B },
	{ "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
	{ "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
2609
	{ "rx_too_long",   GM_RXF_LNG_ERR },
2610 2611
	{ "rx_fifo_overflow", GM_RXE_FIFO_OV },
	{ "rx_jabber",     GM_RXF_JAB_PKT },
2612
	{ "rx_fcs_error",   GM_RXF_FCS_ERR },
2613 2614 2615 2616 2617 2618 2619 2620 2621

	{ "tx_64_byte_packets", GM_TXF_64B },
	{ "tx_65_to_127_byte_packets", GM_TXF_127B },
	{ "tx_128_to_255_byte_packets", GM_TXF_255B },
	{ "tx_256_to_511_byte_packets", GM_TXF_511B },
	{ "tx_512_to_1023_byte_packets", GM_TXF_1023B },
	{ "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
	{ "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
	{ "tx_fifo_underrun", GM_TXE_FIFO_UR },
2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635
};

static u32 sky2_get_rx_csum(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	return sky2->rx_csum;
}

static int sky2_set_rx_csum(struct net_device *dev, u32 data)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	sky2->rx_csum = data;
S
Stephen Hemminger 已提交
2636

2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648
	sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
		     data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);

	return 0;
}

static u32 sky2_get_msglevel(struct net_device *netdev)
{
	struct sky2_port *sky2 = netdev_priv(netdev);
	return sky2->msg_enable;
}

2649 2650 2651 2652 2653 2654 2655
static int sky2_nway_reset(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	if (sky2->autoneg != AUTONEG_ENABLE)
		return -EINVAL;

2656
	sky2_phy_reinit(sky2);
2657 2658 2659 2660

	return 0;
}

S
Stephen Hemminger 已提交
2661
static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
2662 2663 2664 2665 2666 2667
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	int i;

	data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
S
Stephen Hemminger 已提交
2668
	    | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
2669
	data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
S
Stephen Hemminger 已提交
2670
	    | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
2671

S
Stephen Hemminger 已提交
2672
	for (i = 2; i < count; i++)
2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687
		data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
}

static void sky2_set_msglevel(struct net_device *netdev, u32 value)
{
	struct sky2_port *sky2 = netdev_priv(netdev);
	sky2->msg_enable = value;
}

static int sky2_get_stats_count(struct net_device *dev)
{
	return ARRAY_SIZE(sky2_stats);
}

static void sky2_get_ethtool_stats(struct net_device *dev,
S
Stephen Hemminger 已提交
2688
				   struct ethtool_stats *stats, u64 * data)
2689 2690 2691
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
2692
	sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
2693 2694
}

S
Stephen Hemminger 已提交
2695
static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714
{
	int i;

	switch (stringset) {
	case ETH_SS_STATS:
		for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
			memcpy(data + i * ETH_GSTRING_LEN,
			       sky2_stats[i].name, ETH_GSTRING_LEN);
		break;
	}
}

/* Use hardware MIB variables for critical path statistics and
 * transmit feedback not reported at interrupt.
 * Other errors are accounted for in interrupt handler.
 */
static struct net_device_stats *sky2_get_stats(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
S
Stephen Hemminger 已提交
2715
	u64 data[13];
2716

S
Stephen Hemminger 已提交
2717
	sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
2718 2719 2720 2721 2722

	sky2->net_stats.tx_bytes = data[0];
	sky2->net_stats.rx_bytes = data[1];
	sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
	sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
S
Stephen Hemminger 已提交
2723
	sky2->net_stats.multicast = data[3] + data[5];
2724 2725 2726 2727 2728 2729 2730 2731 2732
	sky2->net_stats.collisions = data[10];
	sky2->net_stats.tx_aborted_errors = data[12];

	return &sky2->net_stats;
}

static int sky2_set_mac_address(struct net_device *dev, void *p)
{
	struct sky2_port *sky2 = netdev_priv(dev);
2733 2734 2735
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	const struct sockaddr *addr = p;
2736 2737 2738 2739 2740

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
2741
	memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
2742
		    dev->dev_addr, ETH_ALEN);
2743
	memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
2744
		    dev->dev_addr, ETH_ALEN);
2745

2746 2747 2748 2749 2750
	/* virtual address for data */
	gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);

	/* physical address: used for pause frames */
	gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
2751 2752

	return 0;
2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768
}

static void sky2_set_multicast(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	struct dev_mc_list *list = dev->mc_list;
	u16 reg;
	u8 filter[8];

	memset(filter, 0, sizeof(filter));

	reg = gma_read16(hw, port, GM_RX_CTRL);
	reg |= GM_RXCR_UCF_ENA;

S
shemminger@osdl.org 已提交
2769
	if (dev->flags & IFF_PROMISC)	/* promiscuous */
2770
		reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
S
Stephen Hemminger 已提交
2771
	else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16)	/* all multicast */
2772
		memset(filter, 0xff, sizeof(filter));
S
Stephen Hemminger 已提交
2773
	else if (dev->mc_count == 0)	/* no multicast */
2774 2775 2776 2777 2778 2779 2780
		reg &= ~GM_RXCR_MCF_ENA;
	else {
		int i;
		reg |= GM_RXCR_MCF_ENA;

		for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
			u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
S
Stephen Hemminger 已提交
2781
			filter[bit / 8] |= 1 << (bit % 8);
2782 2783 2784 2785
		}
	}

	gma_write16(hw, port, GM_MC_ADDR_H1,
S
Stephen Hemminger 已提交
2786
		    (u16) filter[0] | ((u16) filter[1] << 8));
2787
	gma_write16(hw, port, GM_MC_ADDR_H2,
S
Stephen Hemminger 已提交
2788
		    (u16) filter[2] | ((u16) filter[3] << 8));
2789
	gma_write16(hw, port, GM_MC_ADDR_H3,
S
Stephen Hemminger 已提交
2790
		    (u16) filter[4] | ((u16) filter[5] << 8));
2791
	gma_write16(hw, port, GM_MC_ADDR_H4,
S
Stephen Hemminger 已提交
2792
		    (u16) filter[6] | ((u16) filter[7] << 8));
2793 2794 2795 2796 2797 2798 2799

	gma_write16(hw, port, GM_RX_CTRL, reg);
}

/* Can have one global because blinking is controlled by
 * ethtool and that is always under RTNL mutex
 */
2800
static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
2801
{
S
Stephen Hemminger 已提交
2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819
	u16 pg;

	switch (hw->chip_id) {
	case CHIP_ID_YUKON_XL:
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     on ? (PHY_M_LEDC_LOS_CTRL(1) |
				   PHY_M_LEDC_INIT_CTRL(7) |
				   PHY_M_LEDC_STA1_CTRL(7) |
				   PHY_M_LEDC_STA0_CTRL(7))
			     : 0);

		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
		break;

	default:
		gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
2820
		gm_phy_write(hw, port, PHY_MARV_LED_OVER,
S
Stephen Hemminger 已提交
2821 2822 2823
			     on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
			     PHY_M_LED_MO_10(MO_LED_ON) |
			     PHY_M_LED_MO_100(MO_LED_ON) |
2824
			     PHY_M_LED_MO_1000(MO_LED_ON) |
S
Stephen Hemminger 已提交
2825 2826 2827 2828
			     PHY_M_LED_MO_RX(MO_LED_ON)
			     : PHY_M_LED_MO_DUP(MO_LED_OFF) |
			     PHY_M_LED_MO_10(MO_LED_OFF) |
			     PHY_M_LED_MO_100(MO_LED_OFF) |
2829 2830 2831
			     PHY_M_LED_MO_1000(MO_LED_OFF) |
			     PHY_M_LED_MO_RX(MO_LED_OFF));

S
Stephen Hemminger 已提交
2832
	}
2833 2834 2835 2836 2837 2838 2839 2840
}

/* blink LED's for finding board */
static int sky2_phys_id(struct net_device *dev, u32 data)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
S
Stephen Hemminger 已提交
2841
	u16 ledctrl, ledover = 0;
2842
	long ms;
2843
	int interrupted;
2844 2845
	int onoff = 1;

S
Stephen Hemminger 已提交
2846
	if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
2847 2848 2849 2850 2851
		ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
	else
		ms = data * 1000;

	/* save initial values */
2852
	spin_lock_bh(&sky2->phy_lock);
S
Stephen Hemminger 已提交
2853 2854 2855 2856 2857 2858 2859 2860 2861
	if (hw->chip_id == CHIP_ID_YUKON_XL) {
		u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
		ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
	} else {
		ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
		ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
	}
2862

2863 2864
	interrupted = 0;
	while (!interrupted && ms > 0) {
2865 2866 2867
		sky2_led(hw, port, onoff);
		onoff = !onoff;

2868
		spin_unlock_bh(&sky2->phy_lock);
2869
		interrupted = msleep_interruptible(250);
2870
		spin_lock_bh(&sky2->phy_lock);
2871

2872 2873 2874 2875
		ms -= 250;
	}

	/* resume regularly scheduled programming */
S
Stephen Hemminger 已提交
2876 2877 2878 2879 2880 2881 2882 2883 2884
	if (hw->chip_id == CHIP_ID_YUKON_XL) {
		u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
	} else {
		gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
		gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
	}
2885
	spin_unlock_bh(&sky2->phy_lock);
2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908

	return 0;
}

static void sky2_get_pauseparam(struct net_device *dev,
				struct ethtool_pauseparam *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	ecmd->tx_pause = sky2->tx_pause;
	ecmd->rx_pause = sky2->rx_pause;
	ecmd->autoneg = sky2->autoneg;
}

static int sky2_set_pauseparam(struct net_device *dev,
			       struct ethtool_pauseparam *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	sky2->autoneg = ecmd->autoneg;
	sky2->tx_pause = ecmd->tx_pause != 0;
	sky2->rx_pause = ecmd->rx_pause != 0;

2909
	sky2_phy_reinit(sky2);
2910

2911
	return 0;
2912 2913
}

2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953
static int sky2_get_coalesce(struct net_device *dev,
			     struct ethtool_coalesce *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;

	if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
		ecmd->tx_coalesce_usecs = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
		ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
	}
	ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);

	if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
		ecmd->rx_coalesce_usecs = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
		ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
	}
	ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);

	if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
		ecmd->rx_coalesce_usecs_irq = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
		ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
	}

	ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);

	return 0;
}

/* Note: this affect both ports */
static int sky2_set_coalesce(struct net_device *dev,
			     struct ethtool_coalesce *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
2954
	const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
2955

2956 2957 2958
	if (ecmd->tx_coalesce_usecs > tmax ||
	    ecmd->rx_coalesce_usecs > tmax ||
	    ecmd->rx_coalesce_usecs_irq > tmax)
2959 2960
		return -EINVAL;

2961
	if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
2962
		return -EINVAL;
2963
	if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
2964
		return -EINVAL;
2965
	if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988
		return -EINVAL;

	if (ecmd->tx_coalesce_usecs == 0)
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
	else {
		sky2_write32(hw, STAT_TX_TIMER_INI,
			     sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
	}
	sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);

	if (ecmd->rx_coalesce_usecs == 0)
		sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
	else {
		sky2_write32(hw, STAT_LEV_TIMER_INI,
			     sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
		sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
	}
	sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);

	if (ecmd->rx_coalesce_usecs_irq == 0)
		sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
	else {
2989
		sky2_write32(hw, STAT_ISR_TIMER_INI,
2990 2991 2992 2993 2994 2995 2996
			     sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
		sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
	}
	sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
	return 0;
}

S
Stephen Hemminger 已提交
2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030
static void sky2_get_ringparam(struct net_device *dev,
			       struct ethtool_ringparam *ering)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	ering->rx_max_pending = RX_MAX_PENDING;
	ering->rx_mini_max_pending = 0;
	ering->rx_jumbo_max_pending = 0;
	ering->tx_max_pending = TX_RING_SIZE - 1;

	ering->rx_pending = sky2->rx_pending;
	ering->rx_mini_pending = 0;
	ering->rx_jumbo_pending = 0;
	ering->tx_pending = sky2->tx_pending;
}

static int sky2_set_ringparam(struct net_device *dev,
			      struct ethtool_ringparam *ering)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	int err = 0;

	if (ering->rx_pending > RX_MAX_PENDING ||
	    ering->rx_pending < 8 ||
	    ering->tx_pending < MAX_SKB_TX_LE ||
	    ering->tx_pending > TX_RING_SIZE - 1)
		return -EINVAL;

	if (netif_running(dev))
		sky2_down(dev);

	sky2->rx_pending = ering->rx_pending;
	sky2->tx_pending = ering->tx_pending;

3031
	if (netif_running(dev)) {
S
Stephen Hemminger 已提交
3032
		err = sky2_up(dev);
3033 3034
		if (err)
			dev_close(dev);
3035 3036
		else
			sky2_set_multicast(dev);
3037
	}
S
Stephen Hemminger 已提交
3038 3039 3040 3041 3042 3043

	return err;
}

static int sky2_get_regs_len(struct net_device *dev)
{
3044
	return 0x4000;
S
Stephen Hemminger 已提交
3045 3046 3047 3048
}

/*
 * Returns copy of control register region
3049
 * Note: access to the RAM address register set will cause timeouts.
S
Stephen Hemminger 已提交
3050 3051 3052 3053 3054 3055 3056
 */
static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			  void *p)
{
	const struct sky2_port *sky2 = netdev_priv(dev);
	const void __iomem *io = sky2->hw->regs;

3057
	BUG_ON(regs->len < B3_RI_WTO_R1);
S
Stephen Hemminger 已提交
3058
	regs->version = 1;
3059
	memset(p, 0, regs->len);
S
Stephen Hemminger 已提交
3060

3061 3062 3063 3064 3065
	memcpy_fromio(p, io, B3_RAM_ADDR);

	memcpy_fromio(p + B3_RI_WTO_R1,
		      io + B3_RI_WTO_R1,
		      regs->len - B3_RI_WTO_R1);
S
Stephen Hemminger 已提交
3066
}
3067

3068
static const struct ethtool_ops sky2_ethtool_ops = {
S
Stephen Hemminger 已提交
3069 3070 3071 3072 3073
	.get_settings = sky2_get_settings,
	.set_settings = sky2_set_settings,
	.get_drvinfo = sky2_get_drvinfo,
	.get_msglevel = sky2_get_msglevel,
	.set_msglevel = sky2_set_msglevel,
3074
	.nway_reset   = sky2_nway_reset,
S
Stephen Hemminger 已提交
3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086
	.get_regs_len = sky2_get_regs_len,
	.get_regs = sky2_get_regs,
	.get_link = ethtool_op_get_link,
	.get_sg = ethtool_op_get_sg,
	.set_sg = ethtool_op_set_sg,
	.get_tx_csum = ethtool_op_get_tx_csum,
	.set_tx_csum = ethtool_op_set_tx_csum,
	.get_tso = ethtool_op_get_tso,
	.set_tso = ethtool_op_set_tso,
	.get_rx_csum = sky2_get_rx_csum,
	.set_rx_csum = sky2_set_rx_csum,
	.get_strings = sky2_get_strings,
3087 3088
	.get_coalesce = sky2_get_coalesce,
	.set_coalesce = sky2_set_coalesce,
S
Stephen Hemminger 已提交
3089 3090
	.get_ringparam = sky2_get_ringparam,
	.set_ringparam = sky2_set_ringparam,
3091 3092
	.get_pauseparam = sky2_get_pauseparam,
	.set_pauseparam = sky2_set_pauseparam,
S
Stephen Hemminger 已提交
3093
	.phys_id = sky2_phys_id,
3094 3095
	.get_stats_count = sky2_get_stats_count,
	.get_ethtool_stats = sky2_get_ethtool_stats,
3096
	.get_perm_addr	= ethtool_op_get_perm_addr,
3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112
};

/* Initialize network device */
static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
						     unsigned port, int highmem)
{
	struct sky2_port *sky2;
	struct net_device *dev = alloc_etherdev(sizeof(*sky2));

	if (!dev) {
		printk(KERN_ERR "sky2 etherdev alloc failed");
		return NULL;
	}

	SET_MODULE_OWNER(dev);
	SET_NETDEV_DEV(dev, &hw->pdev->dev);
3113
	dev->irq = hw->pdev->irq;
3114 3115
	dev->open = sky2_up;
	dev->stop = sky2_down;
3116
	dev->do_ioctl = sky2_ioctl;
3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139
	dev->hard_start_xmit = sky2_xmit_frame;
	dev->get_stats = sky2_get_stats;
	dev->set_multicast_list = sky2_set_multicast;
	dev->set_mac_address = sky2_set_mac_address;
	dev->change_mtu = sky2_change_mtu;
	SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
	dev->tx_timeout = sky2_tx_timeout;
	dev->watchdog_timeo = TX_WATCHDOG;
	if (port == 0)
		dev->poll = sky2_poll;
	dev->weight = NAPI_WEIGHT;
#ifdef CONFIG_NET_POLL_CONTROLLER
	dev->poll_controller = sky2_netpoll;
#endif

	sky2 = netdev_priv(dev);
	sky2->netdev = dev;
	sky2->hw = hw;
	sky2->msg_enable = netif_msg_init(debug, default_msg);

	spin_lock_init(&sky2->tx_lock);
	/* Auto speed and flow control */
	sky2->autoneg = AUTONEG_ENABLE;
3140
	sky2->tx_pause = 1;
3141 3142 3143 3144
	sky2->rx_pause = 1;
	sky2->duplex = -1;
	sky2->speed = -1;
	sky2->advertising = sky2_supported_modes(hw);
3145
	sky2->rx_csum = 1;
3146

3147
	spin_lock_init(&sky2->phy_lock);
S
Stephen Hemminger 已提交
3148
	sky2->tx_pending = TX_DEF_PENDING;
3149
	sky2->rx_pending = RX_DEF_PENDING;
3150
	sky2->rx_bufsize = sky2_buf_size(ETH_DATA_LEN);
3151 3152 3153 3154 3155

	hw->dev[port] = dev;

	sky2->port = port;

3156 3157 3158
	dev->features |= NETIF_F_LLTX;
	if (hw->chip_id != CHIP_ID_YUKON_EC_U)
		dev->features |= NETIF_F_TSO;
3159 3160
	if (highmem)
		dev->features |= NETIF_F_HIGHDMA;
S
Stephen Hemminger 已提交
3161
	dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
3162

3163 3164 3165 3166 3167 3168
#ifdef SKY2_VLAN_TAG_USED
	dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
	dev->vlan_rx_register = sky2_vlan_rx_register;
	dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
#endif

3169
	/* read the mac address */
S
Stephen Hemminger 已提交
3170
	memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
3171
	memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
3172 3173 3174 3175 3176 3177 3178 3179

	/* device is off until link detection */
	netif_carrier_off(dev);
	netif_stop_queue(dev);

	return dev;
}

3180
static void __devinit sky2_show_addr(struct net_device *dev)
3181 3182 3183 3184 3185 3186 3187 3188 3189 3190
{
	const struct sky2_port *sky2 = netdev_priv(dev);

	if (netif_msg_probe(sky2))
		printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
		       dev->name,
		       dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
		       dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
}

3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216
/* Handle software interrupt used during MSI test */
static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id,
					    struct pt_regs *regs)
{
	struct sky2_hw *hw = dev_id;
	u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);

	if (status == 0)
		return IRQ_NONE;

	if (status & Y2_IS_IRQ_SW) {
		hw->msi_detected = 1;
		wake_up(&hw->msi_wait);
		sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
	}
	sky2_write32(hw, B0_Y2_SP_ICR, 2);

	return IRQ_HANDLED;
}

/* Test interrupt path by forcing a a software IRQ */
static int __devinit sky2_test_msi(struct sky2_hw *hw)
{
	struct pci_dev *pdev = hw->pdev;
	int err;

3217 3218
	init_waitqueue_head (&hw->msi_wait);

3219 3220
	sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);

3221
	err = request_irq(pdev->irq, sky2_test_intr, IRQF_SHARED, DRV_NAME, hw);
3222 3223 3224 3225 3226 3227 3228
	if (err) {
		printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
		       pci_name(pdev), pdev->irq);
		return err;
	}

	sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
3229
	sky2_read8(hw, B0_CTST);
3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250

	wait_event_timeout(hw->msi_wait, hw->msi_detected, HZ/10);

	if (!hw->msi_detected) {
		/* MSI test failed, go back to INTx mode */
		printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
		       "switching to INTx mode. Please report this failure to "
		       "the PCI maintainer and include system chipset information.\n",
		       pci_name(pdev));

		err = -EOPNOTSUPP;
		sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
	}

	sky2_write32(hw, B0_IMSK, 0);

	free_irq(pdev->irq, hw);

	return err;
}

3251 3252 3253
static int __devinit sky2_probe(struct pci_dev *pdev,
				const struct pci_device_id *ent)
{
S
Stephen Hemminger 已提交
3254
	struct net_device *dev, *dev1 = NULL;
3255
	struct sky2_hw *hw;
3256
	int err, pm_cap, using_dac = 0;
3257

S
Stephen Hemminger 已提交
3258 3259
	err = pci_enable_device(pdev);
	if (err) {
3260 3261 3262 3263 3264
		printk(KERN_ERR PFX "%s cannot enable PCI device\n",
		       pci_name(pdev));
		goto err_out;
	}

S
Stephen Hemminger 已提交
3265 3266
	err = pci_request_regions(pdev, DRV_NAME);
	if (err) {
3267 3268
		printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
		       pci_name(pdev));
S
Stephen Hemminger 已提交
3269
		goto err_out;
3270 3271 3272 3273
	}

	pci_set_master(pdev);

3274 3275 3276 3277 3278 3279 3280 3281 3282
	/* Find power-management capability. */
	pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
	if (pm_cap == 0) {
		printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
		       "aborting.\n");
		err = -EIO;
		goto err_out_free_regions;
	}

3283 3284 3285 3286 3287 3288 3289 3290 3291
	if (sizeof(dma_addr_t) > sizeof(u32) &&
	    !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
		using_dac = 1;
		err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
		if (err < 0) {
			printk(KERN_ERR PFX "%s unable to obtain 64 bit DMA "
			       "for consistent allocations\n", pci_name(pdev));
			goto err_out_free_regions;
		}
3292

3293
	} else {
3294 3295 3296 3297 3298 3299 3300
		err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
		if (err) {
			printk(KERN_ERR PFX "%s no usable DMA configuration\n",
			       pci_name(pdev));
			goto err_out_free_regions;
		}
	}
3301

3302
	err = -ENOMEM;
S
Stephen Hemminger 已提交
3303
	hw = kzalloc(sizeof(*hw), GFP_KERNEL);
3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317
	if (!hw) {
		printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
		       pci_name(pdev));
		goto err_out_free_regions;
	}

	hw->pdev = pdev;

	hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
	if (!hw->regs) {
		printk(KERN_ERR PFX "%s: cannot map device registers\n",
		       pci_name(pdev));
		goto err_out_free_hw;
	}
3318
	hw->pm_cap = pm_cap;
3319

3320
#ifdef __BIG_ENDIAN
S
Stephen Hemminger 已提交
3321 3322 3323
	/* The sk98lin vendor driver uses hardware byte swapping but
	 * this driver uses software swapping.
	 */
3324 3325 3326
	{
		u32 reg;
		reg = sky2_pci_read32(hw, PCI_DEV_REG2);
S
Stephen Hemminger 已提交
3327
		reg &= ~PCI_REV_DESC;
3328 3329 3330 3331
		sky2_pci_write32(hw, PCI_DEV_REG2, reg);
	}
#endif

3332 3333 3334 3335 3336 3337
	/* ring for status responses */
	hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
					 &hw->st_dma);
	if (!hw->st_le)
		goto err_out_iounmap;

3338 3339
	err = sky2_reset(hw);
	if (err)
S
Stephen Hemminger 已提交
3340
		goto err_out_iounmap;
3341

3342 3343 3344
	printk(KERN_INFO PFX "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
	       DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
	       pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
S
Stephen Hemminger 已提交
3345
	       hw->chip_id, hw->chip_rev);
3346

S
Stephen Hemminger 已提交
3347 3348
	dev = sky2_init_netdev(hw, 0, using_dac);
	if (!dev)
3349 3350
		goto err_out_free_pci;

3351 3352 3353 3354 3355 3356 3357 3358
	if (!disable_msi && pci_enable_msi(pdev) == 0) {
		err = sky2_test_msi(hw);
		if (err == -EOPNOTSUPP)
 			pci_disable_msi(pdev);
		else if (err)
			goto err_out_free_netdev;
 	}

S
Stephen Hemminger 已提交
3359 3360
	err = register_netdev(dev);
	if (err) {
3361 3362 3363 3364 3365
		printk(KERN_ERR PFX "%s: cannot register net device\n",
		       pci_name(pdev));
		goto err_out_free_netdev;
	}

3366 3367 3368 3369 3370 3371 3372 3373
	err = request_irq(pdev->irq,  sky2_intr, IRQF_SHARED, dev->name, hw);
	if (err) {
		printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
		       pci_name(pdev), pdev->irq);
		goto err_out_unregister;
	}
	sky2_write32(hw, B0_IMSK, Y2_IS_BASE);

3374 3375 3376 3377 3378 3379 3380
	sky2_show_addr(dev);

	if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
		if (register_netdev(dev1) == 0)
			sky2_show_addr(dev1);
		else {
			/* Failure to register second port need not be fatal */
S
Stephen Hemminger 已提交
3381 3382
			printk(KERN_WARNING PFX
			       "register of second port failed\n");
3383 3384 3385 3386 3387
			hw->dev[1] = NULL;
			free_netdev(dev1);
		}
	}

3388
	setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) hw);
3389
	sky2_idle_start(hw);
3390

S
Stephen Hemminger 已提交
3391 3392
	pci_set_drvdata(pdev, hw);

3393 3394
	return 0;

S
Stephen Hemminger 已提交
3395
err_out_unregister:
3396
	pci_disable_msi(pdev);
S
Stephen Hemminger 已提交
3397
	unregister_netdev(dev);
3398 3399 3400
err_out_free_netdev:
	free_netdev(dev);
err_out_free_pci:
S
Stephen Hemminger 已提交
3401
	sky2_write8(hw, B0_CTST, CS_RST_SET);
3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415
	pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
err_out_iounmap:
	iounmap(hw->regs);
err_out_free_hw:
	kfree(hw);
err_out_free_regions:
	pci_release_regions(pdev);
	pci_disable_device(pdev);
err_out:
	return err;
}

static void __devexit sky2_remove(struct pci_dev *pdev)
{
S
Stephen Hemminger 已提交
3416
	struct sky2_hw *hw = pci_get_drvdata(pdev);
3417 3418
	struct net_device *dev0, *dev1;

S
Stephen Hemminger 已提交
3419
	if (!hw)
3420 3421
		return;

3422 3423 3424
	del_timer_sync(&hw->idle_timer);

	sky2_write32(hw, B0_IMSK, 0);
3425 3426
	synchronize_irq(hw->pdev->irq);

3427
	dev0 = hw->dev[0];
S
Stephen Hemminger 已提交
3428 3429 3430
	dev1 = hw->dev[1];
	if (dev1)
		unregister_netdev(dev1);
3431 3432
	unregister_netdev(dev0);

3433
	sky2_set_power_state(hw, PCI_D3hot);
3434
	sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
S
Stephen Hemminger 已提交
3435
	sky2_write8(hw, B0_CTST, CS_RST_SET);
3436
	sky2_read8(hw, B0_CTST);
3437 3438

	free_irq(pdev->irq, hw);
3439
	pci_disable_msi(pdev);
S
Stephen Hemminger 已提交
3440
	pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
3441 3442
	pci_release_regions(pdev);
	pci_disable_device(pdev);
S
Stephen Hemminger 已提交
3443

3444 3445 3446 3447 3448
	if (dev1)
		free_netdev(dev1);
	free_netdev(dev0);
	iounmap(hw->regs);
	kfree(hw);
3449

3450 3451 3452 3453 3454 3455
	pci_set_drvdata(pdev, NULL);
}

#ifdef CONFIG_PM
static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
{
S
Stephen Hemminger 已提交
3456
	struct sky2_hw *hw = pci_get_drvdata(pdev);
3457
	int i;
3458 3459 3460 3461
	pci_power_t pstate = pci_choose_state(pdev, state);

	if (!(pstate == PCI_D3hot || pstate == PCI_D3cold))
		return -EINVAL;
3462

3463
	del_timer_sync(&hw->idle_timer);
3464
	netif_poll_disable(hw->dev[0]);
3465

3466
	for (i = 0; i < hw->ports; i++) {
3467 3468
		struct net_device *dev = hw->dev[i];

3469
		if (netif_running(dev)) {
3470
			sky2_down(dev);
3471 3472 3473 3474
			netif_device_detach(dev);
		}
	}

3475
	sky2_write32(hw, B0_IMSK, 0);
3476
	pci_save_state(pdev);
3477 3478
	sky2_set_power_state(hw, pstate);
	return 0;
3479 3480 3481 3482
}

static int sky2_resume(struct pci_dev *pdev)
{
S
Stephen Hemminger 已提交
3483
	struct sky2_hw *hw = pci_get_drvdata(pdev);
3484
	int i, err;
3485 3486 3487

	pci_restore_state(pdev);
	pci_enable_wake(pdev, PCI_D0, 0);
3488
	sky2_set_power_state(hw, PCI_D0);
3489

3490 3491 3492
	err = sky2_reset(hw);
	if (err)
		goto out;
3493

3494 3495
	sky2_write32(hw, B0_IMSK, Y2_IS_BASE);

3496
	for (i = 0; i < hw->ports; i++) {
3497
		struct net_device *dev = hw->dev[i];
3498
		if (netif_running(dev)) {
3499
			netif_device_attach(dev);
3500

3501 3502 3503 3504 3505
			err = sky2_up(dev);
			if (err) {
				printk(KERN_ERR PFX "%s: could not up: %d\n",
				       dev->name, err);
				dev_close(dev);
3506
				goto out;
3507
			}
3508 3509
		}
	}
3510

3511
	netif_poll_enable(hw->dev[0]);
3512
	sky2_idle_start(hw);
3513 3514
out:
	return err;
3515 3516 3517 3518
}
#endif

static struct pci_driver sky2_driver = {
S
Stephen Hemminger 已提交
3519 3520 3521 3522
	.name = DRV_NAME,
	.id_table = sky2_id_table,
	.probe = sky2_probe,
	.remove = __devexit_p(sky2_remove),
3523
#ifdef CONFIG_PM
S
Stephen Hemminger 已提交
3524 3525
	.suspend = sky2_suspend,
	.resume = sky2_resume,
3526 3527 3528 3529 3530
#endif
};

static int __init sky2_init_module(void)
{
3531
	return pci_register_driver(&sky2_driver);
3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544
}

static void __exit sky2_cleanup_module(void)
{
	pci_unregister_driver(&sky2_driver);
}

module_init(sky2_init_module);
module_exit(sky2_cleanup_module);

MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
MODULE_LICENSE("GPL");
3545
MODULE_VERSION(DRV_VERSION);