ahci.c 49.0 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *  ahci.c - AHCI SATA support
 *
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
 *  Maintained by:  Jeff Garzik <jgarzik@pobox.com>
 *    		    Please ALWAYS copy linux-ide@vger.kernel.org
 *		    on emails.
 *
 *  Copyright 2004-2005 Red Hat, Inc.
 *
 *
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 2, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *  GNU General Public License for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with this program; see the file COPYING.  If not, write to
 *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
 *
 *
 * libata documentation is available via 'make {ps|pdf}docs',
 * as Documentation/DocBook/libata.*
 *
 * AHCI hardware documentation:
L
Linus Torvalds 已提交
30
 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
31
 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
L
Linus Torvalds 已提交
32 33 34 35 36 37 38 39 40 41
 *
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
42
#include <linux/dma-mapping.h>
43
#include <linux/device.h>
L
Linus Torvalds 已提交
44
#include <scsi/scsi_host.h>
45
#include <scsi/scsi_cmnd.h>
L
Linus Torvalds 已提交
46 47 48
#include <linux/libata.h>

#define DRV_NAME	"ahci"
49
#define DRV_VERSION	"2.3"
L
Linus Torvalds 已提交
50 51 52 53


enum {
	AHCI_PCI_BAR		= 5,
54
	AHCI_MAX_PORTS		= 32,
L
Linus Torvalds 已提交
55 56
	AHCI_MAX_SG		= 168, /* hardware max is 64K */
	AHCI_DMA_BOUNDARY	= 0xffffffff,
57
	AHCI_USE_CLUSTERING	= 1,
T
Tejun Heo 已提交
58
	AHCI_MAX_CMDS		= 32,
59
	AHCI_CMD_SZ		= 32,
T
Tejun Heo 已提交
60
	AHCI_CMD_SLOT_SZ	= AHCI_MAX_CMDS * AHCI_CMD_SZ,
L
Linus Torvalds 已提交
61
	AHCI_RX_FIS_SZ		= 256,
62
	AHCI_CMD_TBL_CDB	= 0x40,
63 64 65 66
	AHCI_CMD_TBL_HDR_SZ	= 0x80,
	AHCI_CMD_TBL_SZ		= AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
	AHCI_CMD_TBL_AR_SZ	= AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
	AHCI_PORT_PRIV_DMA_SZ	= AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
L
Linus Torvalds 已提交
67 68 69 70
				  AHCI_RX_FIS_SZ,
	AHCI_IRQ_ON_SG		= (1 << 31),
	AHCI_CMD_ATAPI		= (1 << 5),
	AHCI_CMD_WRITE		= (1 << 6),
71
	AHCI_CMD_PREFETCH	= (1 << 7),
T
Tejun Heo 已提交
72 73
	AHCI_CMD_RESET		= (1 << 8),
	AHCI_CMD_CLR_BUSY	= (1 << 10),
L
Linus Torvalds 已提交
74 75

	RX_FIS_D2H_REG		= 0x40,	/* offset of D2H Register FIS data */
76
	RX_FIS_SDB		= 0x58, /* offset of SDB FIS data */
T
Tejun Heo 已提交
77
	RX_FIS_UNK		= 0x60, /* offset of Unknown FIS data */
L
Linus Torvalds 已提交
78 79

	board_ahci		= 0,
80 81 82
	board_ahci_pi		= 1,
	board_ahci_vt8251	= 2,
	board_ahci_ign_iferr	= 3,
83
	board_ahci_sb600	= 4,
84
	board_ahci_mv		= 5,
L
Linus Torvalds 已提交
85 86 87 88 89 90 91 92 93 94 95 96 97 98

	/* global controller registers */
	HOST_CAP		= 0x00, /* host capabilities */
	HOST_CTL		= 0x04, /* global host control */
	HOST_IRQ_STAT		= 0x08, /* interrupt status */
	HOST_PORTS_IMPL		= 0x0c, /* bitmap of implemented ports */
	HOST_VERSION		= 0x10, /* AHCI spec. version compliancy */

	/* HOST_CTL bits */
	HOST_RESET		= (1 << 0),  /* reset controller; self-clear */
	HOST_IRQ_EN		= (1 << 1),  /* global IRQ enable */
	HOST_AHCI_EN		= (1 << 31), /* AHCI enabled */

	/* HOST_CAP bits */
99
	HOST_CAP_SSC		= (1 << 14), /* Slumber capable */
T
Tejun Heo 已提交
100
	HOST_CAP_CLO		= (1 << 24), /* Command List Override support */
101
	HOST_CAP_SSS		= (1 << 27), /* Staggered Spin-up */
102
	HOST_CAP_NCQ		= (1 << 30), /* Native Command Queueing */
103
	HOST_CAP_64		= (1 << 31), /* PCI DAC (64-bit DMA) support */
L
Linus Torvalds 已提交
104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141

	/* registers for each SATA port */
	PORT_LST_ADDR		= 0x00, /* command list DMA addr */
	PORT_LST_ADDR_HI	= 0x04, /* command list DMA addr hi */
	PORT_FIS_ADDR		= 0x08, /* FIS rx buf addr */
	PORT_FIS_ADDR_HI	= 0x0c, /* FIS rx buf addr hi */
	PORT_IRQ_STAT		= 0x10, /* interrupt status */
	PORT_IRQ_MASK		= 0x14, /* interrupt enable/disable mask */
	PORT_CMD		= 0x18, /* port command */
	PORT_TFDATA		= 0x20,	/* taskfile data */
	PORT_SIG		= 0x24,	/* device TF signature */
	PORT_CMD_ISSUE		= 0x38, /* command issue */
	PORT_SCR		= 0x28, /* SATA phy register block */
	PORT_SCR_STAT		= 0x28, /* SATA phy register: SStatus */
	PORT_SCR_CTL		= 0x2c, /* SATA phy register: SControl */
	PORT_SCR_ERR		= 0x30, /* SATA phy register: SError */
	PORT_SCR_ACT		= 0x34, /* SATA phy register: SActive */

	/* PORT_IRQ_{STAT,MASK} bits */
	PORT_IRQ_COLD_PRES	= (1 << 31), /* cold presence detect */
	PORT_IRQ_TF_ERR		= (1 << 30), /* task file error */
	PORT_IRQ_HBUS_ERR	= (1 << 29), /* host bus fatal error */
	PORT_IRQ_HBUS_DATA_ERR	= (1 << 28), /* host bus data error */
	PORT_IRQ_IF_ERR		= (1 << 27), /* interface fatal error */
	PORT_IRQ_IF_NONFATAL	= (1 << 26), /* interface non-fatal error */
	PORT_IRQ_OVERFLOW	= (1 << 24), /* xfer exhausted available S/G */
	PORT_IRQ_BAD_PMP	= (1 << 23), /* incorrect port multiplier */

	PORT_IRQ_PHYRDY		= (1 << 22), /* PhyRdy changed */
	PORT_IRQ_DEV_ILCK	= (1 << 7), /* device interlock */
	PORT_IRQ_CONNECT	= (1 << 6), /* port connect change status */
	PORT_IRQ_SG_DONE	= (1 << 5), /* descriptor processed */
	PORT_IRQ_UNK_FIS	= (1 << 4), /* unknown FIS rx'd */
	PORT_IRQ_SDB_FIS	= (1 << 3), /* Set Device Bits FIS rx'd */
	PORT_IRQ_DMAS_FIS	= (1 << 2), /* DMA Setup FIS rx'd */
	PORT_IRQ_PIOS_FIS	= (1 << 1), /* PIO Setup FIS rx'd */
	PORT_IRQ_D2H_REG_FIS	= (1 << 0), /* D2H Register FIS rx'd */

T
Tejun Heo 已提交
142 143 144
	PORT_IRQ_FREEZE		= PORT_IRQ_HBUS_ERR |
				  PORT_IRQ_IF_ERR |
				  PORT_IRQ_CONNECT |
145
				  PORT_IRQ_PHYRDY |
T
Tejun Heo 已提交
146 147 148 149 150 151 152
				  PORT_IRQ_UNK_FIS,
	PORT_IRQ_ERROR		= PORT_IRQ_FREEZE |
				  PORT_IRQ_TF_ERR |
				  PORT_IRQ_HBUS_DATA_ERR,
	DEF_PORT_IRQ		= PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
				  PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
				  PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
L
Linus Torvalds 已提交
153 154

	/* PORT_CMD bits */
155
	PORT_CMD_ATAPI		= (1 << 24), /* Device is ATAPI */
L
Linus Torvalds 已提交
156 157 158
	PORT_CMD_LIST_ON	= (1 << 15), /* cmd list DMA engine running */
	PORT_CMD_FIS_ON		= (1 << 14), /* FIS DMA engine running */
	PORT_CMD_FIS_RX		= (1 << 4), /* Enable FIS receive DMA engine */
T
Tejun Heo 已提交
159
	PORT_CMD_CLO		= (1 << 3), /* Command list override */
L
Linus Torvalds 已提交
160 161 162 163
	PORT_CMD_POWER_ON	= (1 << 2), /* Power up device */
	PORT_CMD_SPIN_UP	= (1 << 1), /* Spin up device */
	PORT_CMD_START		= (1 << 0), /* Enable port DMA engine */

164
	PORT_CMD_ICC_MASK	= (0xf << 28), /* i/f ICC state mask */
L
Linus Torvalds 已提交
165 166 167
	PORT_CMD_ICC_ACTIVE	= (0x1 << 28), /* Put i/f in active state */
	PORT_CMD_ICC_PARTIAL	= (0x2 << 28), /* Put i/f in partial state */
	PORT_CMD_ICC_SLUMBER	= (0x6 << 28), /* Put i/f in slumber state */
168

169
	/* ap->flags bits */
170 171
	AHCI_FLAG_NO_NCQ		= (1 << 24),
	AHCI_FLAG_IGN_IRQ_IF_ERR	= (1 << 25), /* ignore IRQ_IF_ERR */
172
	AHCI_FLAG_HONOR_PI		= (1 << 26), /* honor PORTS_IMPL */
173
	AHCI_FLAG_IGN_SERR_INTERNAL	= (1 << 27), /* ignore SERR_INTERNAL */
T
Tejun Heo 已提交
174
	AHCI_FLAG_32BIT_ONLY		= (1 << 28), /* force 32bit */
175 176
	AHCI_FLAG_MV_PATA		= (1 << 29), /* PATA port */
	AHCI_FLAG_NO_MSI		= (1 << 30), /* no PCI MSI */
T
Tejun Heo 已提交
177 178 179

	AHCI_FLAG_COMMON		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
					  ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
180 181
					  ATA_FLAG_SKIP_D2H_BSY |
					  ATA_FLAG_ACPI_SATA,
L
Linus Torvalds 已提交
182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199
};

struct ahci_cmd_hdr {
	u32			opts;
	u32			status;
	u32			tbl_addr;
	u32			tbl_addr_hi;
	u32			reserved[4];
};

struct ahci_sg {
	u32			addr;
	u32			addr_hi;
	u32			reserved;
	u32			flags_size;
};

struct ahci_host_priv {
200 201 202 203
	u32			cap;		/* cap to use */
	u32			port_map;	/* port map to use */
	u32			saved_cap;	/* saved initial cap */
	u32			saved_port_map;	/* saved initial port_map */
L
Linus Torvalds 已提交
204 205 206 207 208 209 210 211 212
};

struct ahci_port_priv {
	struct ahci_cmd_hdr	*cmd_slot;
	dma_addr_t		cmd_slot_dma;
	void			*cmd_tbl;
	dma_addr_t		cmd_tbl_dma;
	void			*rx_fis;
	dma_addr_t		rx_fis_dma;
213 214 215
	/* for NCQ spurious interrupt analysis */
	unsigned int		ncq_saw_d2h:1;
	unsigned int		ncq_saw_dmas:1;
216
	unsigned int		ncq_saw_sdb:1;
L
Linus Torvalds 已提交
217 218
};

219 220
static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
L
Linus Torvalds 已提交
221
static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
222
static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
L
Linus Torvalds 已提交
223 224 225 226 227 228
static void ahci_irq_clear(struct ata_port *ap);
static int ahci_port_start(struct ata_port *ap);
static void ahci_port_stop(struct ata_port *ap);
static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
static void ahci_qc_prep(struct ata_queued_cmd *qc);
static u8 ahci_check_status(struct ata_port *ap);
T
Tejun Heo 已提交
229 230 231
static void ahci_freeze(struct ata_port *ap);
static void ahci_thaw(struct ata_port *ap);
static void ahci_error_handler(struct ata_port *ap);
232
static void ahci_vt8251_error_handler(struct ata_port *ap);
T
Tejun Heo 已提交
233
static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
234
static int ahci_port_resume(struct ata_port *ap);
235 236 237
static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl);
static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
			       u32 opts);
238
#ifdef CONFIG_PM
239 240 241
static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
static int ahci_pci_device_resume(struct pci_dev *pdev);
242
#endif
L
Linus Torvalds 已提交
243

244
static struct scsi_host_template ahci_sht = {
L
Linus Torvalds 已提交
245 246 247 248
	.module			= THIS_MODULE,
	.name			= DRV_NAME,
	.ioctl			= ata_scsi_ioctl,
	.queuecommand		= ata_scsi_queuecmd,
T
Tejun Heo 已提交
249 250
	.change_queue_depth	= ata_scsi_change_queue_depth,
	.can_queue		= AHCI_MAX_CMDS - 1,
L
Linus Torvalds 已提交
251 252 253 254 255 256 257 258
	.this_id		= ATA_SHT_THIS_ID,
	.sg_tablesize		= AHCI_MAX_SG,
	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,
	.emulated		= ATA_SHT_EMULATED,
	.use_clustering		= AHCI_USE_CLUSTERING,
	.proc_name		= DRV_NAME,
	.dma_boundary		= AHCI_DMA_BOUNDARY,
	.slave_configure	= ata_scsi_slave_config,
T
Tejun Heo 已提交
259
	.slave_destroy		= ata_scsi_slave_destroy,
L
Linus Torvalds 已提交
260 261 262
	.bios_param		= ata_std_bios_param,
};

J
Jeff Garzik 已提交
263
static const struct ata_port_operations ahci_ops = {
L
Linus Torvalds 已提交
264 265 266 267 268 269 270 271 272 273 274 275
	.port_disable		= ata_port_disable,

	.check_status		= ahci_check_status,
	.check_altstatus	= ahci_check_status,
	.dev_select		= ata_noop_dev_select,

	.tf_read		= ahci_tf_read,

	.qc_prep		= ahci_qc_prep,
	.qc_issue		= ahci_qc_issue,

	.irq_clear		= ahci_irq_clear,
276 277
	.irq_on			= ata_dummy_irq_on,
	.irq_ack		= ata_dummy_irq_ack,
L
Linus Torvalds 已提交
278 279 280 281

	.scr_read		= ahci_scr_read,
	.scr_write		= ahci_scr_write,

T
Tejun Heo 已提交
282 283 284 285 286 287
	.freeze			= ahci_freeze,
	.thaw			= ahci_thaw,

	.error_handler		= ahci_error_handler,
	.post_internal_cmd	= ahci_post_internal_cmd,

288
#ifdef CONFIG_PM
289 290
	.port_suspend		= ahci_port_suspend,
	.port_resume		= ahci_port_resume,
291
#endif
292

L
Linus Torvalds 已提交
293 294 295 296
	.port_start		= ahci_port_start,
	.port_stop		= ahci_port_stop,
};

297 298 299 300 301 302 303 304 305 306 307 308 309
static const struct ata_port_operations ahci_vt8251_ops = {
	.port_disable		= ata_port_disable,

	.check_status		= ahci_check_status,
	.check_altstatus	= ahci_check_status,
	.dev_select		= ata_noop_dev_select,

	.tf_read		= ahci_tf_read,

	.qc_prep		= ahci_qc_prep,
	.qc_issue		= ahci_qc_issue,

	.irq_clear		= ahci_irq_clear,
310 311
	.irq_on			= ata_dummy_irq_on,
	.irq_ack		= ata_dummy_irq_ack,
312 313 314 315 316 317 318 319 320 321

	.scr_read		= ahci_scr_read,
	.scr_write		= ahci_scr_write,

	.freeze			= ahci_freeze,
	.thaw			= ahci_thaw,

	.error_handler		= ahci_vt8251_error_handler,
	.post_internal_cmd	= ahci_post_internal_cmd,

322
#ifdef CONFIG_PM
323 324
	.port_suspend		= ahci_port_suspend,
	.port_resume		= ahci_port_resume,
325
#endif
326 327 328 329 330

	.port_start		= ahci_port_start,
	.port_stop		= ahci_port_stop,
};

331
static const struct ata_port_info ahci_port_info[] = {
L
Linus Torvalds 已提交
332 333
	/* board_ahci */
	{
T
Tejun Heo 已提交
334
		.flags		= AHCI_FLAG_COMMON,
335
		.pio_mask	= 0x1f, /* pio0-4 */
336
		.udma_mask	= ATA_UDMA6,
L
Linus Torvalds 已提交
337 338
		.port_ops	= &ahci_ops,
	},
339 340
	/* board_ahci_pi */
	{
T
Tejun Heo 已提交
341
		.flags		= AHCI_FLAG_COMMON | AHCI_FLAG_HONOR_PI,
342
		.pio_mask	= 0x1f, /* pio0-4 */
343
		.udma_mask	= ATA_UDMA6,
344 345
		.port_ops	= &ahci_ops,
	},
346 347
	/* board_ahci_vt8251 */
	{
T
Tejun Heo 已提交
348 349
		.flags		= AHCI_FLAG_COMMON | ATA_FLAG_HRST_TO_RESUME |
				  AHCI_FLAG_NO_NCQ,
350
		.pio_mask	= 0x1f, /* pio0-4 */
351
		.udma_mask	= ATA_UDMA6,
352
		.port_ops	= &ahci_vt8251_ops,
353
	},
354 355
	/* board_ahci_ign_iferr */
	{
T
Tejun Heo 已提交
356
		.flags		= AHCI_FLAG_COMMON | AHCI_FLAG_IGN_IRQ_IF_ERR,
357
		.pio_mask	= 0x1f, /* pio0-4 */
358
		.udma_mask	= ATA_UDMA6,
359 360
		.port_ops	= &ahci_ops,
	},
361 362
	/* board_ahci_sb600 */
	{
T
Tejun Heo 已提交
363
		.flags		= AHCI_FLAG_COMMON |
T
Tejun Heo 已提交
364 365
				  AHCI_FLAG_IGN_SERR_INTERNAL |
				  AHCI_FLAG_32BIT_ONLY,
366
		.pio_mask	= 0x1f, /* pio0-4 */
367
		.udma_mask	= ATA_UDMA6,
368 369
		.port_ops	= &ahci_ops,
	},
370 371 372 373 374 375 376 377 378 379 380 381
	/* board_ahci_mv */
	{
		.sht		= &ahci_sht,
		.flags		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
				  ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
				  ATA_FLAG_SKIP_D2H_BSY | AHCI_FLAG_HONOR_PI |
				  AHCI_FLAG_NO_NCQ | AHCI_FLAG_NO_MSI |
				  AHCI_FLAG_MV_PATA,
		.pio_mask	= 0x1f, /* pio0-4 */
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &ahci_ops,
	},
L
Linus Torvalds 已提交
382 383
};

384
static const struct pci_device_id ahci_pci_tbl[] = {
J
Jeff Garzik 已提交
385
	/* Intel */
386 387 388 389 390
	{ PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
	{ PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
	{ PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
	{ PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
	{ PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
391
	{ PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
392 393 394 395
	{ PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
	{ PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
	{ PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
	{ PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
396 397 398 399 400 401 402 403 404 405 406 407 408
	{ PCI_VDEVICE(INTEL, 0x2821), board_ahci_pi }, /* ICH8 */
	{ PCI_VDEVICE(INTEL, 0x2822), board_ahci_pi }, /* ICH8 */
	{ PCI_VDEVICE(INTEL, 0x2824), board_ahci_pi }, /* ICH8 */
	{ PCI_VDEVICE(INTEL, 0x2829), board_ahci_pi }, /* ICH8M */
	{ PCI_VDEVICE(INTEL, 0x282a), board_ahci_pi }, /* ICH8M */
	{ PCI_VDEVICE(INTEL, 0x2922), board_ahci_pi }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2923), board_ahci_pi }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2924), board_ahci_pi }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2925), board_ahci_pi }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2927), board_ahci_pi }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2929), board_ahci_pi }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292a), board_ahci_pi }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292b), board_ahci_pi }, /* ICH9M */
409
	{ PCI_VDEVICE(INTEL, 0x292c), board_ahci_pi }, /* ICH9M */
410 411 412
	{ PCI_VDEVICE(INTEL, 0x292f), board_ahci_pi }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x294d), board_ahci_pi }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x294e), board_ahci_pi }, /* ICH9M */
J
Jeff Garzik 已提交
413

414 415 416
	/* JMicron 360/1/3/5/6, match class to avoid IDE function */
	{ PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
	  PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
J
Jeff Garzik 已提交
417 418

	/* ATI */
419
	{ PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
420
	{ PCI_VDEVICE(ATI, 0x4390), board_ahci_sb600 }, /* ATI SB700 */
J
Jeff Garzik 已提交
421 422

	/* VIA */
423
	{ PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
T
Tejun Heo 已提交
424
	{ PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
J
Jeff Garzik 已提交
425 426

	/* NVIDIA */
427 428 429 430
	{ PCI_VDEVICE(NVIDIA, 0x044c), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x044d), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x044e), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x044f), board_ahci },		/* MCP65 */
431 432 433 434 435 436 437 438
	{ PCI_VDEVICE(NVIDIA, 0x045c), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x045d), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x045e), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x045f), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x0550), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0551), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0552), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0553), board_ahci },		/* MCP67 */
439 440 441 442 443 444 445 446
	{ PCI_VDEVICE(NVIDIA, 0x0554), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0555), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0556), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0557), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0558), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0559), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x055a), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x055b), board_ahci },		/* MCP67 */
447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470
	{ PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci },		/* MCP77 */
J
Jeff Garzik 已提交
471

J
Jeff Garzik 已提交
472
	/* SiS */
473 474 475
	{ PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
	{ PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
	{ PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
J
Jeff Garzik 已提交
476

477 478 479
	/* Marvell */
	{ PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv },	/* 6145 */

480 481
	/* Generic, PCI class code for AHCI */
	{ PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
482
	  PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
483

L
Linus Torvalds 已提交
484 485 486 487 488 489 490 491
	{ }	/* terminate list */
};


static struct pci_driver ahci_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= ahci_pci_tbl,
	.probe			= ahci_init_one,
492
	.remove			= ata_pci_remove_one,
493
#ifdef CONFIG_PM
494 495
	.suspend		= ahci_pci_device_suspend,
	.resume			= ahci_pci_device_resume,
496
#endif
L
Linus Torvalds 已提交
497 498 499
};


500 501 502 503 504
static inline int ahci_nr_ports(u32 cap)
{
	return (cap & 0x1f) + 1;
}

505 506
static inline void __iomem *__ahci_port_base(struct ata_host *host,
					     unsigned int port_no)
L
Linus Torvalds 已提交
507
{
508
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
509

510 511 512 513 514 515
	return mmio + 0x100 + (port_no * 0x80);
}

static inline void __iomem *ahci_port_base(struct ata_port *ap)
{
	return __ahci_port_base(ap->host, ap->port_no);
L
Linus Torvalds 已提交
516 517
}

518 519
/**
 *	ahci_save_initial_config - Save and fixup initial config values
520 521 522
 *	@pdev: target PCI device
 *	@pi: associated ATA port info
 *	@hpriv: host private area to store config values
523 524 525 526 527 528 529 530 531 532 533
 *
 *	Some registers containing configuration info might be setup by
 *	BIOS and might be cleared on reset.  This function saves the
 *	initial values of those registers into @hpriv such that they
 *	can be restored after controller reset.
 *
 *	If inconsistent, config values are fixed up by this function.
 *
 *	LOCKING:
 *	None.
 */
534 535 536
static void ahci_save_initial_config(struct pci_dev *pdev,
				     const struct ata_port_info *pi,
				     struct ahci_host_priv *hpriv)
537
{
538
	void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
539
	u32 cap, port_map;
540
	int i;
541 542 543 544 545 546 547

	/* Values prefixed with saved_ are written back to host after
	 * reset.  Values without are used for driver operation.
	 */
	hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
	hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);

T
Tejun Heo 已提交
548 549 550 551 552 553 554
	/* some chips lie about 64bit support */
	if ((cap & HOST_CAP_64) && (pi->flags & AHCI_FLAG_32BIT_ONLY)) {
		dev_printk(KERN_INFO, &pdev->dev,
			   "controller can't do 64bit DMA, forcing 32bit\n");
		cap &= ~HOST_CAP_64;
	}

555 556
	/* fixup zero port_map */
	if (!port_map) {
T
Tejun Heo 已提交
557
		port_map = (1 << ahci_nr_ports(cap)) - 1;
558
		dev_printk(KERN_WARNING, &pdev->dev,
559 560 561 562 563 564
			   "PORTS_IMPL is zero, forcing 0x%x\n", port_map);

		/* write the fixed up value to the PI register */
		hpriv->saved_port_map = port_map;
	}

565 566 567 568 569 570 571 572 573 574 575 576 577 578
	/*
	 * Temporary Marvell 6145 hack: PATA port presence
	 * is asserted through the standard AHCI port
	 * presence register, as bit 4 (counting from 0)
	 */
	if (pi->flags & AHCI_FLAG_MV_PATA) {
		dev_printk(KERN_ERR, &pdev->dev,
			   "MV_AHCI HACK: port_map %x -> %x\n",
			   hpriv->port_map,
			   hpriv->port_map & 0xf);

		port_map &= 0xf;
	}

579
	/* cross check port_map and cap.n_ports */
580
	if (pi->flags & AHCI_FLAG_HONOR_PI) {
581 582 583 584 585 586 587 588 589 590 591 592 593 594
		u32 tmp_port_map = port_map;
		int n_ports = ahci_nr_ports(cap);

		for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
			if (tmp_port_map & (1 << i)) {
				n_ports--;
				tmp_port_map &= ~(1 << i);
			}
		}

		/* Whine if inconsistent.  No need to update cap.
		 * port_map is used to determine number of ports.
		 */
		if (n_ports || tmp_port_map)
595
			dev_printk(KERN_WARNING, &pdev->dev,
596 597 598 599 600 601 602 603
				   "nr_ports (%u) and implemented port map "
				   "(0x%x) don't match\n",
				   ahci_nr_ports(cap), port_map);
	} else {
		/* fabricate port_map from cap.nr_ports */
		port_map = (1 << ahci_nr_ports(cap)) - 1;
	}

604 605 606 607 608 609 610
	/* record values to use during operation */
	hpriv->cap = cap;
	hpriv->port_map = port_map;
}

/**
 *	ahci_restore_initial_config - Restore initial config
611
 *	@host: target ATA host
612 613 614 615 616 617
 *
 *	Restore initial config stored by ahci_save_initial_config().
 *
 *	LOCKING:
 *	None.
 */
618
static void ahci_restore_initial_config(struct ata_host *host)
619
{
620 621 622
	struct ahci_host_priv *hpriv = host->private_data;
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];

623 624 625 626 627
	writel(hpriv->saved_cap, mmio + HOST_CAP);
	writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
	(void) readl(mmio + HOST_PORTS_IMPL);	/* flush */
}

628
static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
L
Linus Torvalds 已提交
629 630 631 632 633 634 635 636 637
{
	unsigned int sc_reg;

	switch (sc_reg_in) {
	case SCR_STATUS:	sc_reg = 0; break;
	case SCR_CONTROL:	sc_reg = 1; break;
	case SCR_ERROR:		sc_reg = 2; break;
	case SCR_ACTIVE:	sc_reg = 3; break;
	default:
638
		return -EINVAL;
L
Linus Torvalds 已提交
639 640
	}

641 642
	*val = readl(ap->ioaddr.scr_addr + (sc_reg * 4));
	return 0;
L
Linus Torvalds 已提交
643 644 645
}


646
static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
L
Linus Torvalds 已提交
647 648 649 650 651 652 653 654 655
{
	unsigned int sc_reg;

	switch (sc_reg_in) {
	case SCR_STATUS:	sc_reg = 0; break;
	case SCR_CONTROL:	sc_reg = 1; break;
	case SCR_ERROR:		sc_reg = 2; break;
	case SCR_ACTIVE:	sc_reg = 3; break;
	default:
656
		return -EINVAL;
L
Linus Torvalds 已提交
657 658
	}

T
Tejun Heo 已提交
659
	writel(val, ap->ioaddr.scr_addr + (sc_reg * 4));
660
	return 0;
L
Linus Torvalds 已提交
661 662
}

663
static void ahci_start_engine(struct ata_port *ap)
664
{
665
	void __iomem *port_mmio = ahci_port_base(ap);
666 667
	u32 tmp;

668
	/* start DMA */
669
	tmp = readl(port_mmio + PORT_CMD);
670 671 672 673 674
	tmp |= PORT_CMD_START;
	writel(tmp, port_mmio + PORT_CMD);
	readl(port_mmio + PORT_CMD); /* flush */
}

675
static int ahci_stop_engine(struct ata_port *ap)
676
{
677
	void __iomem *port_mmio = ahci_port_base(ap);
678 679 680 681
	u32 tmp;

	tmp = readl(port_mmio + PORT_CMD);

682
	/* check if the HBA is idle */
683 684 685
	if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
		return 0;

686
	/* setting HBA to idle */
687 688 689
	tmp &= ~PORT_CMD_START;
	writel(tmp, port_mmio + PORT_CMD);

690
	/* wait for engine to stop. This could be as long as 500 msec */
691 692
	tmp = ata_wait_register(port_mmio + PORT_CMD,
			        PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
693
	if (tmp & PORT_CMD_LIST_ON)
694 695 696 697 698
		return -EIO;

	return 0;
}

699
static void ahci_start_fis_rx(struct ata_port *ap)
700
{
701 702 703
	void __iomem *port_mmio = ahci_port_base(ap);
	struct ahci_host_priv *hpriv = ap->host->private_data;
	struct ahci_port_priv *pp = ap->private_data;
704 705 706
	u32 tmp;

	/* set FIS registers */
707 708 709 710
	if (hpriv->cap & HOST_CAP_64)
		writel((pp->cmd_slot_dma >> 16) >> 16,
		       port_mmio + PORT_LST_ADDR_HI);
	writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
711

712 713 714 715
	if (hpriv->cap & HOST_CAP_64)
		writel((pp->rx_fis_dma >> 16) >> 16,
		       port_mmio + PORT_FIS_ADDR_HI);
	writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
716 717 718 719 720 721 722 723 724 725

	/* enable FIS reception */
	tmp = readl(port_mmio + PORT_CMD);
	tmp |= PORT_CMD_FIS_RX;
	writel(tmp, port_mmio + PORT_CMD);

	/* flush */
	readl(port_mmio + PORT_CMD);
}

726
static int ahci_stop_fis_rx(struct ata_port *ap)
727
{
728
	void __iomem *port_mmio = ahci_port_base(ap);
729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744
	u32 tmp;

	/* disable FIS reception */
	tmp = readl(port_mmio + PORT_CMD);
	tmp &= ~PORT_CMD_FIS_RX;
	writel(tmp, port_mmio + PORT_CMD);

	/* wait for completion, spec says 500ms, give it 1000 */
	tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
				PORT_CMD_FIS_ON, 10, 1000);
	if (tmp & PORT_CMD_FIS_ON)
		return -EBUSY;

	return 0;
}

745
static void ahci_power_up(struct ata_port *ap)
746
{
747 748
	struct ahci_host_priv *hpriv = ap->host->private_data;
	void __iomem *port_mmio = ahci_port_base(ap);
749 750 751 752 753
	u32 cmd;

	cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;

	/* spin up device */
754
	if (hpriv->cap & HOST_CAP_SSS) {
755 756 757 758 759 760 761 762
		cmd |= PORT_CMD_SPIN_UP;
		writel(cmd, port_mmio + PORT_CMD);
	}

	/* wake up link */
	writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
}

763
#ifdef CONFIG_PM
764
static void ahci_power_down(struct ata_port *ap)
765
{
766 767
	struct ahci_host_priv *hpriv = ap->host->private_data;
	void __iomem *port_mmio = ahci_port_base(ap);
768 769
	u32 cmd, scontrol;

770
	if (!(hpriv->cap & HOST_CAP_SSS))
771
		return;
772

773 774 775 776
	/* put device into listen mode, first set PxSCTL.DET to 0 */
	scontrol = readl(port_mmio + PORT_SCR_CTL);
	scontrol &= ~0xf;
	writel(scontrol, port_mmio + PORT_SCR_CTL);
777

778 779 780 781
	/* then set PxCMD.SUD to 0 */
	cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
	cmd &= ~PORT_CMD_SPIN_UP;
	writel(cmd, port_mmio + PORT_CMD);
782
}
783
#endif
784

785
static void ahci_start_port(struct ata_port *ap)
786 787
{
	/* enable FIS reception */
788
	ahci_start_fis_rx(ap);
789 790

	/* enable DMA */
791
	ahci_start_engine(ap);
792 793
}

794
static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
795 796 797 798
{
	int rc;

	/* disable DMA */
799
	rc = ahci_stop_engine(ap);
800 801 802 803 804 805
	if (rc) {
		*emsg = "failed to stop engine";
		return rc;
	}

	/* disable FIS reception */
806
	rc = ahci_stop_fis_rx(ap);
807 808 809 810 811 812 813 814
	if (rc) {
		*emsg = "failed stop FIS RX";
		return rc;
	}

	return 0;
}

815
static int ahci_reset_controller(struct ata_host *host)
816
{
817 818
	struct pci_dev *pdev = to_pci_dev(host->dev);
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
819
	u32 tmp;
820 821 822 823 824 825 826 827 828 829 830 831 832 833 834

	/* global controller reset */
	tmp = readl(mmio + HOST_CTL);
	if ((tmp & HOST_RESET) == 0) {
		writel(tmp | HOST_RESET, mmio + HOST_CTL);
		readl(mmio + HOST_CTL); /* flush */
	}

	/* reset must complete within 1 second, or
	 * the hardware should be considered fried.
	 */
	ssleep(1);

	tmp = readl(mmio + HOST_CTL);
	if (tmp & HOST_RESET) {
835
		dev_printk(KERN_ERR, host->dev,
836 837 838 839
			   "controller reset failed (0x%x)\n", tmp);
		return -EIO;
	}

840
	/* turn on AHCI mode */
841 842
	writel(HOST_AHCI_EN, mmio + HOST_CTL);
	(void) readl(mmio + HOST_CTL);	/* flush */
843

844
	/* some registers might be cleared on reset.  restore initial values */
845
	ahci_restore_initial_config(host);
846 847 848 849 850 851 852 853 854 855 856 857 858

	if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
		u16 tmp16;

		/* configure PCS */
		pci_read_config_word(pdev, 0x92, &tmp16);
		tmp16 |= 0xf;
		pci_write_config_word(pdev, 0x92, tmp16);
	}

	return 0;
}

859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886
static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
			   int port_no, void __iomem *mmio,
			   void __iomem *port_mmio)
{
	const char *emsg = NULL;
	int rc;
	u32 tmp;

	/* make sure port is not active */
	rc = ahci_deinit_port(ap, &emsg);
	if (rc)
		dev_printk(KERN_WARNING, &pdev->dev,
			   "%s (%d)\n", emsg, rc);

	/* clear SError */
	tmp = readl(port_mmio + PORT_SCR_ERR);
	VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
	writel(tmp, port_mmio + PORT_SCR_ERR);

	/* clear port IRQ */
	tmp = readl(port_mmio + PORT_IRQ_STAT);
	VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
	if (tmp)
		writel(tmp, port_mmio + PORT_IRQ_STAT);

	writel(1 << port_no, mmio + HOST_IRQ_STAT);
}

887
static void ahci_init_controller(struct ata_host *host)
888
{
889 890
	struct pci_dev *pdev = to_pci_dev(host->dev);
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
891
	int i;
892
	void __iomem *port_mmio;
893 894
	u32 tmp;

895 896 897 898 899 900 901 902 903 904 905 906
	if (host->ports[0]->flags & AHCI_FLAG_MV_PATA) {
		port_mmio = __ahci_port_base(host, 4);

		writel(0, port_mmio + PORT_IRQ_MASK);

		/* clear port IRQ */
		tmp = readl(port_mmio + PORT_IRQ_STAT);
		VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
		if (tmp)
			writel(tmp, port_mmio + PORT_IRQ_STAT);
	}

907 908
	for (i = 0; i < host->n_ports; i++) {
		struct ata_port *ap = host->ports[i];
909

910
		port_mmio = ahci_port_base(ap);
911
		if (ata_port_is_dummy(ap))
912 913
			continue;

914
		ahci_port_init(pdev, ap, i, mmio, port_mmio);
915 916 917 918 919 920 921 922 923
	}

	tmp = readl(mmio + HOST_CTL);
	VPRINTK("HOST_CTL 0x%x\n", tmp);
	writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
	tmp = readl(mmio + HOST_CTL);
	VPRINTK("HOST_CTL 0x%x\n", tmp);
}

924
static unsigned int ahci_dev_classify(struct ata_port *ap)
L
Linus Torvalds 已提交
925
{
926
	void __iomem *port_mmio = ahci_port_base(ap);
L
Linus Torvalds 已提交
927
	struct ata_taskfile tf;
928 929 930 931 932 933 934 935 936 937 938
	u32 tmp;

	tmp = readl(port_mmio + PORT_SIG);
	tf.lbah		= (tmp >> 24)	& 0xff;
	tf.lbam		= (tmp >> 16)	& 0xff;
	tf.lbal		= (tmp >> 8)	& 0xff;
	tf.nsect	= (tmp)		& 0xff;

	return ata_dev_classify(&tf);
}

T
Tejun Heo 已提交
939 940
static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
			       u32 opts)
941
{
T
Tejun Heo 已提交
942 943 944 945 946 947 948 949
	dma_addr_t cmd_tbl_dma;

	cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;

	pp->cmd_slot[tag].opts = cpu_to_le32(opts);
	pp->cmd_slot[tag].status = 0;
	pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
	pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
950 951
}

952
static int ahci_kick_engine(struct ata_port *ap, int force_restart)
T
Tejun Heo 已提交
953
{
T
Tejun Heo 已提交
954
	void __iomem *port_mmio = ap->ioaddr.cmd_addr;
J
Jeff Garzik 已提交
955
	struct ahci_host_priv *hpriv = ap->host->private_data;
956
	u32 tmp;
957
	int busy, rc;
958

959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978
	/* do we need to kick the port? */
	busy = ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ);
	if (!busy && !force_restart)
		return 0;

	/* stop engine */
	rc = ahci_stop_engine(ap);
	if (rc)
		goto out_restart;

	/* need to do CLO? */
	if (!busy) {
		rc = 0;
		goto out_restart;
	}

	if (!(hpriv->cap & HOST_CAP_CLO)) {
		rc = -EOPNOTSUPP;
		goto out_restart;
	}
979

980
	/* perform CLO */
981 982 983 984
	tmp = readl(port_mmio + PORT_CMD);
	tmp |= PORT_CMD_CLO;
	writel(tmp, port_mmio + PORT_CMD);

985
	rc = 0;
986 987 988
	tmp = ata_wait_register(port_mmio + PORT_CMD,
				PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
	if (tmp & PORT_CMD_CLO)
989
		rc = -EIO;
990

991 992 993 994
	/* restart engine */
 out_restart:
	ahci_start_engine(ap);
	return rc;
995 996
}

997 998 999
static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
				struct ata_taskfile *tf, int is_cmd, u16 flags,
				unsigned long timeout_msec)
1000
{
1001
	const u32 cmd_fis_len = 5; /* five dwords */
T
Tejun Heo 已提交
1002
	struct ahci_port_priv *pp = ap->private_data;
1003
	void __iomem *port_mmio = ahci_port_base(ap);
1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
	u8 *fis = pp->cmd_tbl;
	u32 tmp;

	/* prep the command */
	ata_tf_to_fis(tf, pmp, is_cmd, fis);
	ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));

	/* issue & wait */
	writel(1, port_mmio + PORT_CMD_ISSUE);

	if (timeout_msec) {
		tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1,
					1, timeout_msec);
		if (tmp & 0x1) {
			ahci_kick_engine(ap, 1);
			return -EBUSY;
		}
	} else
		readl(port_mmio + PORT_CMD_ISSUE);	/* flush */

	return 0;
}

1027 1028
static int ahci_do_softreset(struct ata_port *ap, unsigned int *class,
			     int pmp, unsigned long deadline)
1029
{
T
Tejun Heo 已提交
1030
	const char *reason = NULL;
1031
	unsigned long now, msecs;
T
Tejun Heo 已提交
1032 1033 1034 1035 1036
	struct ata_taskfile tf;
	int rc;

	DPRINTK("ENTER\n");

1037
	if (ata_port_offline(ap)) {
1038 1039 1040 1041 1042
		DPRINTK("PHY reports no device\n");
		*class = ATA_DEV_NONE;
		return 0;
	}

T
Tejun Heo 已提交
1043
	/* prepare for SRST (AHCI-1.1 10.4.1) */
1044 1045 1046 1047
	rc = ahci_kick_engine(ap, 1);
	if (rc)
		ata_port_printk(ap, KERN_WARNING,
				"failed to reset engine (errno=%d)", rc);
T
Tejun Heo 已提交
1048

T
Tejun Heo 已提交
1049
	ata_tf_init(ap->device, &tf);
T
Tejun Heo 已提交
1050 1051

	/* issue the first D2H Register FIS */
1052 1053 1054 1055 1056
	msecs = 0;
	now = jiffies;
	if (time_after(now, deadline))
		msecs = jiffies_to_msecs(deadline - now);

T
Tejun Heo 已提交
1057
	tf.ctl |= ATA_SRST;
1058
	if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
1059
				 AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
T
Tejun Heo 已提交
1060 1061 1062 1063 1064 1065 1066 1067 1068 1069
		rc = -EIO;
		reason = "1st FIS failed";
		goto fail;
	}

	/* spec says at least 5us, but be generous and sleep for 1ms */
	msleep(1);

	/* issue the second D2H Register FIS */
	tf.ctl &= ~ATA_SRST;
1070
	ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
T
Tejun Heo 已提交
1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081

	/* spec mandates ">= 2ms" before checking status.
	 * We wait 150ms, because that was the magic delay used for
	 * ATAPI devices in Hale Landis's ATADRVR, for the period of time
	 * between when the ATA command register is written, and then
	 * status is checked.  Because waiting for "a while" before
	 * checking status is fine, post SRST, we perform this magic
	 * delay here as well.
	 */
	msleep(150);

T
Tejun Heo 已提交
1082 1083 1084 1085 1086
	rc = ata_wait_ready(ap, deadline);
	/* link occupied, -ENODEV too is an error */
	if (rc) {
		reason = "device not ready";
		goto fail;
T
Tejun Heo 已提交
1087
	}
T
Tejun Heo 已提交
1088
	*class = ahci_dev_classify(ap);
T
Tejun Heo 已提交
1089 1090 1091 1092 1093

	DPRINTK("EXIT, class=%u\n", *class);
	return 0;

 fail:
1094
	ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
T
Tejun Heo 已提交
1095 1096 1097
	return rc;
}

1098 1099 1100 1101 1102 1103
static int ahci_softreset(struct ata_port *ap, unsigned int *class,
			  unsigned long deadline)
{
	return ahci_do_softreset(ap, class, 0, deadline);
}

1104 1105
static int ahci_hardreset(struct ata_port *ap, unsigned int *class,
			  unsigned long deadline)
1106
{
1107 1108 1109
	struct ahci_port_priv *pp = ap->private_data;
	u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
	struct ata_taskfile tf;
1110 1111 1112
	int rc;

	DPRINTK("ENTER\n");
L
Linus Torvalds 已提交
1113

1114
	ahci_stop_engine(ap);
1115 1116 1117

	/* clear D2H reception area to properly wait for D2H FIS */
	ata_tf_init(ap->device, &tf);
1118
	tf.command = 0x80;
1119
	ata_tf_to_fis(&tf, 0, 0, d2h_fis);
1120

1121
	rc = sata_std_hardreset(ap, class, deadline);
1122

1123
	ahci_start_engine(ap);
L
Linus Torvalds 已提交
1124

1125
	if (rc == 0 && ata_port_online(ap))
1126 1127 1128
		*class = ahci_dev_classify(ap);
	if (*class == ATA_DEV_UNKNOWN)
		*class = ATA_DEV_NONE;
L
Linus Torvalds 已提交
1129

1130 1131 1132 1133
	DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
	return rc;
}

1134 1135
static int ahci_vt8251_hardreset(struct ata_port *ap, unsigned int *class,
				 unsigned long deadline)
1136
{
1137
	u32 serror;
1138 1139 1140 1141
	int rc;

	DPRINTK("ENTER\n");

1142
	ahci_stop_engine(ap);
1143

1144 1145
	rc = sata_port_hardreset(ap, sata_ehc_deb_timing(&ap->eh_context),
				 deadline);
1146 1147

	/* vt8251 needs SError cleared for the port to operate */
1148 1149
	ahci_scr_read(ap, SCR_ERROR, &serror);
	ahci_scr_write(ap, SCR_ERROR, serror);
1150

1151
	ahci_start_engine(ap);
1152 1153 1154 1155 1156 1157 1158 1159 1160

	DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);

	/* vt8251 doesn't clear BSY on signature FIS reception,
	 * request follow-up softreset.
	 */
	return rc ?: -EAGAIN;
}

1161 1162
static void ahci_postreset(struct ata_port *ap, unsigned int *class)
{
1163
	void __iomem *port_mmio = ahci_port_base(ap);
1164 1165 1166
	u32 new_tmp, tmp;

	ata_std_postreset(ap, class);
1167 1168 1169

	/* Make sure port's ATAPI bit is set appropriately */
	new_tmp = tmp = readl(port_mmio + PORT_CMD);
1170
	if (*class == ATA_DEV_ATAPI)
1171 1172 1173 1174 1175 1176 1177
		new_tmp |= PORT_CMD_ATAPI;
	else
		new_tmp &= ~PORT_CMD_ATAPI;
	if (new_tmp != tmp) {
		writel(new_tmp, port_mmio + PORT_CMD);
		readl(port_mmio + PORT_CMD); /* flush */
	}
L
Linus Torvalds 已提交
1178 1179 1180 1181
}

static u8 ahci_check_status(struct ata_port *ap)
{
T
Tejun Heo 已提交
1182
	void __iomem *mmio = ap->ioaddr.cmd_addr;
L
Linus Torvalds 已提交
1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194

	return readl(mmio + PORT_TFDATA) & 0xFF;
}

static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
{
	struct ahci_port_priv *pp = ap->private_data;
	u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;

	ata_tf_from_fis(d2h_fis, tf);
}

T
Tejun Heo 已提交
1195
static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
L
Linus Torvalds 已提交
1196
{
1197 1198
	struct scatterlist *sg;
	struct ahci_sg *ahci_sg;
1199
	unsigned int n_sg = 0;
L
Linus Torvalds 已提交
1200 1201 1202 1203 1204 1205

	VPRINTK("ENTER\n");

	/*
	 * Next, the S/G list.
	 */
T
Tejun Heo 已提交
1206
	ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
1207 1208 1209 1210 1211 1212 1213
	ata_for_each_sg(sg, qc) {
		dma_addr_t addr = sg_dma_address(sg);
		u32 sg_len = sg_dma_len(sg);

		ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
		ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
		ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
1214

1215
		ahci_sg++;
1216
		n_sg++;
L
Linus Torvalds 已提交
1217
	}
1218 1219

	return n_sg;
L
Linus Torvalds 已提交
1220 1221 1222 1223
}

static void ahci_qc_prep(struct ata_queued_cmd *qc)
{
1224 1225
	struct ata_port *ap = qc->ap;
	struct ahci_port_priv *pp = ap->private_data;
1226
	int is_atapi = is_atapi_taskfile(&qc->tf);
T
Tejun Heo 已提交
1227
	void *cmd_tbl;
L
Linus Torvalds 已提交
1228 1229
	u32 opts;
	const u32 cmd_fis_len = 5; /* five dwords */
1230
	unsigned int n_elem;
L
Linus Torvalds 已提交
1231 1232 1233 1234 1235

	/*
	 * Fill in command table information.  First, the header,
	 * a SATA Register - Host to Device command FIS.
	 */
T
Tejun Heo 已提交
1236 1237
	cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;

1238
	ata_tf_to_fis(&qc->tf, 0, 1, cmd_tbl);
1239
	if (is_atapi) {
T
Tejun Heo 已提交
1240 1241
		memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
		memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
1242
	}
L
Linus Torvalds 已提交
1243

1244 1245
	n_elem = 0;
	if (qc->flags & ATA_QCFLAG_DMAMAP)
T
Tejun Heo 已提交
1246
		n_elem = ahci_fill_sg(qc, cmd_tbl);
L
Linus Torvalds 已提交
1247

1248 1249 1250 1251 1252 1253 1254
	/*
	 * Fill in command slot information.
	 */
	opts = cmd_fis_len | n_elem << 16;
	if (qc->tf.flags & ATA_TFLAG_WRITE)
		opts |= AHCI_CMD_WRITE;
	if (is_atapi)
1255
		opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
1256

T
Tejun Heo 已提交
1257
	ahci_fill_cmd_slot(pp, qc->tag, opts);
L
Linus Torvalds 已提交
1258 1259
}

T
Tejun Heo 已提交
1260
static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
L
Linus Torvalds 已提交
1261
{
T
Tejun Heo 已提交
1262 1263 1264 1265 1266
	struct ahci_port_priv *pp = ap->private_data;
	struct ata_eh_info *ehi = &ap->eh_info;
	unsigned int err_mask = 0, action = 0;
	struct ata_queued_cmd *qc;
	u32 serror;
L
Linus Torvalds 已提交
1267

T
Tejun Heo 已提交
1268
	ata_ehi_clear_desc(ehi);
L
Linus Torvalds 已提交
1269

T
Tejun Heo 已提交
1270
	/* AHCI needs SError cleared; otherwise, it might lock up */
1271
	ahci_scr_read(ap, SCR_ERROR, &serror);
T
Tejun Heo 已提交
1272
	ahci_scr_write(ap, SCR_ERROR, serror);
L
Linus Torvalds 已提交
1273

T
Tejun Heo 已提交
1274 1275 1276
	/* analyze @irq_stat */
	ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);

1277 1278 1279 1280
	/* some controllers set IRQ_IF_ERR on device errors, ignore it */
	if (ap->flags & AHCI_FLAG_IGN_IRQ_IF_ERR)
		irq_stat &= ~PORT_IRQ_IF_ERR;

1281
	if (irq_stat & PORT_IRQ_TF_ERR) {
T
Tejun Heo 已提交
1282
		err_mask |= AC_ERR_DEV;
1283 1284 1285
		if (ap->flags & AHCI_FLAG_IGN_SERR_INTERNAL)
			serror &= ~SERR_INTERNAL;
	}
T
Tejun Heo 已提交
1286 1287 1288 1289

	if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
		err_mask |= AC_ERR_HOST_BUS;
		action |= ATA_EH_SOFTRESET;
L
Linus Torvalds 已提交
1290 1291
	}

T
Tejun Heo 已提交
1292 1293 1294
	if (irq_stat & PORT_IRQ_IF_ERR) {
		err_mask |= AC_ERR_ATA_BUS;
		action |= ATA_EH_SOFTRESET;
T
Tejun Heo 已提交
1295
		ata_ehi_push_desc(ehi, "interface fatal error");
T
Tejun Heo 已提交
1296
	}
L
Linus Torvalds 已提交
1297

T
Tejun Heo 已提交
1298
	if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
1299
		ata_ehi_hotplugged(ehi);
T
Tejun Heo 已提交
1300
		ata_ehi_push_desc(ehi, "%s", irq_stat & PORT_IRQ_CONNECT ?
T
Tejun Heo 已提交
1301 1302 1303 1304 1305
			"connection status changed" : "PHY RDY changed");
	}

	if (irq_stat & PORT_IRQ_UNK_FIS) {
		u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
L
Linus Torvalds 已提交
1306

T
Tejun Heo 已提交
1307 1308
		err_mask |= AC_ERR_HSM;
		action |= ATA_EH_SOFTRESET;
T
Tejun Heo 已提交
1309
		ata_ehi_push_desc(ehi, "unknown FIS %08x %08x %08x %08x",
T
Tejun Heo 已提交
1310 1311
				  unk[0], unk[1], unk[2], unk[3]);
	}
L
Linus Torvalds 已提交
1312

T
Tejun Heo 已提交
1313 1314 1315
	/* okay, let's hand over to EH */
	ehi->serror |= serror;
	ehi->action |= action;
J
Jeff Garzik 已提交
1316

L
Linus Torvalds 已提交
1317
	qc = ata_qc_from_tag(ap, ap->active_tag);
T
Tejun Heo 已提交
1318 1319 1320 1321
	if (qc)
		qc->err_mask |= err_mask;
	else
		ehi->err_mask |= err_mask;
1322

T
Tejun Heo 已提交
1323 1324 1325 1326
	if (irq_stat & PORT_IRQ_FREEZE)
		ata_port_freeze(ap);
	else
		ata_port_abort(ap);
L
Linus Torvalds 已提交
1327 1328
}

1329
static void ahci_port_intr(struct ata_port *ap)
L
Linus Torvalds 已提交
1330
{
1331
	void __iomem *port_mmio = ap->ioaddr.cmd_addr;
T
Tejun Heo 已提交
1332
	struct ata_eh_info *ehi = &ap->eh_info;
1333
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
1334
	u32 status, qc_active;
1335
	int rc, known_irq = 0;
L
Linus Torvalds 已提交
1336 1337 1338 1339

	status = readl(port_mmio + PORT_IRQ_STAT);
	writel(status, port_mmio + PORT_IRQ_STAT);

T
Tejun Heo 已提交
1340 1341 1342
	if (unlikely(status & PORT_IRQ_ERROR)) {
		ahci_error_intr(ap, status);
		return;
L
Linus Torvalds 已提交
1343 1344
	}

T
Tejun Heo 已提交
1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357
	if (ap->sactive)
		qc_active = readl(port_mmio + PORT_SCR_ACT);
	else
		qc_active = readl(port_mmio + PORT_CMD_ISSUE);

	rc = ata_qc_complete_multiple(ap, qc_active, NULL);
	if (rc > 0)
		return;
	if (rc < 0) {
		ehi->err_mask |= AC_ERR_HSM;
		ehi->action |= ATA_EH_SOFTRESET;
		ata_port_freeze(ap);
		return;
L
Linus Torvalds 已提交
1358 1359
	}

1360 1361
	/* hmmm... a spurious interupt */

1362 1363 1364 1365
	/* if !NCQ, ignore.  No modern ATA device has broken HSM
	 * implementation for non-NCQ commands.
	 */
	if (!ap->sactive)
T
Tejun Heo 已提交
1366 1367
		return;

1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385
	if (status & PORT_IRQ_D2H_REG_FIS) {
		if (!pp->ncq_saw_d2h)
			ata_port_printk(ap, KERN_INFO,
				"D2H reg with I during NCQ, "
				"this message won't be printed again\n");
		pp->ncq_saw_d2h = 1;
		known_irq = 1;
	}

	if (status & PORT_IRQ_DMAS_FIS) {
		if (!pp->ncq_saw_dmas)
			ata_port_printk(ap, KERN_INFO,
				"DMAS FIS during NCQ, "
				"this message won't be printed again\n");
		pp->ncq_saw_dmas = 1;
		known_irq = 1;
	}

1386
	if (status & PORT_IRQ_SDB_FIS) {
1387
		const __le32 *f = pp->rx_fis + RX_FIS_SDB;
1388

1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411
		if (le32_to_cpu(f[1])) {
			/* SDB FIS containing spurious completions
			 * might be dangerous, whine and fail commands
			 * with HSM violation.  EH will turn off NCQ
			 * after several such failures.
			 */
			ata_ehi_push_desc(ehi,
				"spurious completions during NCQ "
				"issue=0x%x SAct=0x%x FIS=%08x:%08x",
				readl(port_mmio + PORT_CMD_ISSUE),
				readl(port_mmio + PORT_SCR_ACT),
				le32_to_cpu(f[0]), le32_to_cpu(f[1]));
			ehi->err_mask |= AC_ERR_HSM;
			ehi->action |= ATA_EH_SOFTRESET;
			ata_port_freeze(ap);
		} else {
			if (!pp->ncq_saw_sdb)
				ata_port_printk(ap, KERN_INFO,
					"spurious SDB FIS %08x:%08x during NCQ, "
					"this message won't be printed again\n",
					le32_to_cpu(f[0]), le32_to_cpu(f[1]));
			pp->ncq_saw_sdb = 1;
		}
1412 1413
		known_irq = 1;
	}
1414

1415
	if (!known_irq)
T
Tejun Heo 已提交
1416
		ata_port_printk(ap, KERN_INFO, "spurious interrupt "
1417
				"(irq_stat 0x%x active_tag 0x%x sactive 0x%x)\n",
T
Tejun Heo 已提交
1418
				status, ap->active_tag, ap->sactive);
L
Linus Torvalds 已提交
1419 1420 1421 1422 1423 1424 1425
}

static void ahci_irq_clear(struct ata_port *ap)
{
	/* TODO */
}

1426
static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
L
Linus Torvalds 已提交
1427
{
J
Jeff Garzik 已提交
1428
	struct ata_host *host = dev_instance;
L
Linus Torvalds 已提交
1429 1430
	struct ahci_host_priv *hpriv;
	unsigned int i, handled = 0;
1431
	void __iomem *mmio;
L
Linus Torvalds 已提交
1432 1433 1434 1435
	u32 irq_stat, irq_ack = 0;

	VPRINTK("ENTER\n");

J
Jeff Garzik 已提交
1436
	hpriv = host->private_data;
T
Tejun Heo 已提交
1437
	mmio = host->iomap[AHCI_PCI_BAR];
L
Linus Torvalds 已提交
1438 1439 1440 1441 1442 1443 1444

	/* sigh.  0xffffffff is a valid return from h/w */
	irq_stat = readl(mmio + HOST_IRQ_STAT);
	irq_stat &= hpriv->port_map;
	if (!irq_stat)
		return IRQ_NONE;

J
Jeff Garzik 已提交
1445
        spin_lock(&host->lock);
L
Linus Torvalds 已提交
1446

J
Jeff Garzik 已提交
1447
        for (i = 0; i < host->n_ports; i++) {
L
Linus Torvalds 已提交
1448 1449
		struct ata_port *ap;

1450 1451 1452
		if (!(irq_stat & (1 << i)))
			continue;

J
Jeff Garzik 已提交
1453
		ap = host->ports[i];
1454
		if (ap) {
1455
			ahci_port_intr(ap);
1456 1457 1458
			VPRINTK("port %u\n", i);
		} else {
			VPRINTK("port %u (no irq)\n", i);
1459
			if (ata_ratelimit())
J
Jeff Garzik 已提交
1460
				dev_printk(KERN_WARNING, host->dev,
1461
					"interrupt on disabled port %u\n", i);
L
Linus Torvalds 已提交
1462
		}
1463 1464

		irq_ack |= (1 << i);
L
Linus Torvalds 已提交
1465 1466 1467 1468 1469 1470 1471
	}

	if (irq_ack) {
		writel(irq_ack, mmio + HOST_IRQ_STAT);
		handled = 1;
	}

J
Jeff Garzik 已提交
1472
	spin_unlock(&host->lock);
L
Linus Torvalds 已提交
1473 1474 1475 1476 1477 1478

	VPRINTK("EXIT\n");

	return IRQ_RETVAL(handled);
}

1479
static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
L
Linus Torvalds 已提交
1480 1481
{
	struct ata_port *ap = qc->ap;
1482
	void __iomem *port_mmio = ahci_port_base(ap);
L
Linus Torvalds 已提交
1483

T
Tejun Heo 已提交
1484 1485 1486
	if (qc->tf.protocol == ATA_PROT_NCQ)
		writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
	writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
L
Linus Torvalds 已提交
1487 1488 1489 1490 1491
	readl(port_mmio + PORT_CMD_ISSUE);	/* flush */

	return 0;
}

T
Tejun Heo 已提交
1492 1493
static void ahci_freeze(struct ata_port *ap)
{
1494
	void __iomem *port_mmio = ahci_port_base(ap);
T
Tejun Heo 已提交
1495 1496 1497 1498 1499 1500 1501

	/* turn IRQ off */
	writel(0, port_mmio + PORT_IRQ_MASK);
}

static void ahci_thaw(struct ata_port *ap)
{
T
Tejun Heo 已提交
1502
	void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
1503
	void __iomem *port_mmio = ahci_port_base(ap);
T
Tejun Heo 已提交
1504 1505 1506 1507 1508
	u32 tmp;

	/* clear IRQ */
	tmp = readl(port_mmio + PORT_IRQ_STAT);
	writel(tmp, port_mmio + PORT_IRQ_STAT);
1509
	writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
T
Tejun Heo 已提交
1510 1511 1512 1513 1514 1515 1516

	/* turn IRQ back on */
	writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
}

static void ahci_error_handler(struct ata_port *ap)
{
1517
	if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
T
Tejun Heo 已提交
1518
		/* restart engine */
1519 1520
		ahci_stop_engine(ap);
		ahci_start_engine(ap);
T
Tejun Heo 已提交
1521 1522 1523
	}

	/* perform recovery */
1524
	ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_hardreset,
1525
		  ahci_postreset);
T
Tejun Heo 已提交
1526 1527
}

1528 1529 1530 1531
static void ahci_vt8251_error_handler(struct ata_port *ap)
{
	if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
		/* restart engine */
1532 1533
		ahci_stop_engine(ap);
		ahci_start_engine(ap);
1534 1535 1536 1537 1538 1539 1540
	}

	/* perform recovery */
	ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
		  ahci_postreset);
}

T
Tejun Heo 已提交
1541 1542 1543 1544
static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;

1545 1546 1547
	/* make DMA engine forget about the failed command */
	if (qc->flags & ATA_QCFLAG_FAILED)
		ahci_kick_engine(ap, 1);
T
Tejun Heo 已提交
1548 1549
}

1550 1551 1552 1553 1554 1555 1556 1557
static int ahci_port_resume(struct ata_port *ap)
{
	ahci_power_up(ap);
	ahci_start_port(ap);

	return 0;
}

1558
#ifdef CONFIG_PM
1559 1560 1561 1562 1563
static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
{
	const char *emsg = NULL;
	int rc;

1564
	rc = ahci_deinit_port(ap, &emsg);
1565
	if (rc == 0)
1566
		ahci_power_down(ap);
1567
	else {
1568
		ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
1569
		ahci_start_port(ap);
1570 1571 1572 1573 1574 1575 1576
	}

	return rc;
}

static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
{
J
Jeff Garzik 已提交
1577
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
T
Tejun Heo 已提交
1578
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596
	u32 ctl;

	if (mesg.event == PM_EVENT_SUSPEND) {
		/* AHCI spec rev1.1 section 8.3.3:
		 * Software must disable interrupts prior to requesting a
		 * transition of the HBA to D3 state.
		 */
		ctl = readl(mmio + HOST_CTL);
		ctl &= ~HOST_IRQ_EN;
		writel(ctl, mmio + HOST_CTL);
		readl(mmio + HOST_CTL); /* flush */
	}

	return ata_pci_device_suspend(pdev, mesg);
}

static int ahci_pci_device_resume(struct pci_dev *pdev)
{
J
Jeff Garzik 已提交
1597
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
1598 1599
	int rc;

1600 1601 1602
	rc = ata_pci_device_do_resume(pdev);
	if (rc)
		return rc;
1603 1604

	if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
1605
		rc = ahci_reset_controller(host);
1606 1607 1608
		if (rc)
			return rc;

1609
		ahci_init_controller(host);
1610 1611
	}

J
Jeff Garzik 已提交
1612
	ata_host_resume(host);
1613 1614 1615

	return 0;
}
1616
#endif
1617

1618 1619
static int ahci_port_start(struct ata_port *ap)
{
J
Jeff Garzik 已提交
1620
	struct device *dev = ap->host->dev;
1621 1622 1623 1624 1625
	struct ahci_port_priv *pp;
	void *mem;
	dma_addr_t mem_dma;
	int rc;

1626
	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1627 1628 1629 1630
	if (!pp)
		return -ENOMEM;

	rc = ata_pad_alloc(ap, dev);
1631
	if (rc)
1632 1633
		return rc;

1634 1635 1636
	mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
				  GFP_KERNEL);
	if (!mem)
1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667
		return -ENOMEM;
	memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);

	/*
	 * First item in chunk of DMA memory: 32-slot command table,
	 * 32 bytes each in size
	 */
	pp->cmd_slot = mem;
	pp->cmd_slot_dma = mem_dma;

	mem += AHCI_CMD_SLOT_SZ;
	mem_dma += AHCI_CMD_SLOT_SZ;

	/*
	 * Second item: Received-FIS area
	 */
	pp->rx_fis = mem;
	pp->rx_fis_dma = mem_dma;

	mem += AHCI_RX_FIS_SZ;
	mem_dma += AHCI_RX_FIS_SZ;

	/*
	 * Third item: data area for storing a single command
	 * and its scatter-gather table
	 */
	pp->cmd_tbl = mem;
	pp->cmd_tbl_dma = mem_dma;

	ap->private_data = pp;

1668 1669
	/* engage engines, captain */
	return ahci_port_resume(ap);
1670 1671 1672 1673
}

static void ahci_port_stop(struct ata_port *ap)
{
1674 1675
	const char *emsg = NULL;
	int rc;
1676

1677
	/* de-initialize port */
1678
	rc = ahci_deinit_port(ap, &emsg);
1679 1680
	if (rc)
		ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
1681 1682
}

1683
static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
L
Linus Torvalds 已提交
1684 1685 1686 1687 1688 1689 1690 1691 1692
{
	int rc;

	if (using_dac &&
	    !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
		rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
		if (rc) {
			rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
			if (rc) {
1693 1694
				dev_printk(KERN_ERR, &pdev->dev,
					   "64-bit DMA enable failed\n");
L
Linus Torvalds 已提交
1695 1696 1697 1698 1699 1700
				return rc;
			}
		}
	} else {
		rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
1701 1702
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit DMA enable failed\n");
L
Linus Torvalds 已提交
1703 1704 1705 1706
			return rc;
		}
		rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
1707 1708
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit consistent DMA enable failed\n");
L
Linus Torvalds 已提交
1709 1710 1711 1712 1713 1714
			return rc;
		}
	}
	return 0;
}

1715
static void ahci_print_info(struct ata_host *host)
L
Linus Torvalds 已提交
1716
{
1717 1718 1719
	struct ahci_host_priv *hpriv = host->private_data;
	struct pci_dev *pdev = to_pci_dev(host->dev);
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
L
Linus Torvalds 已提交
1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737
	u32 vers, cap, impl, speed;
	const char *speed_s;
	u16 cc;
	const char *scc_s;

	vers = readl(mmio + HOST_VERSION);
	cap = hpriv->cap;
	impl = hpriv->port_map;

	speed = (cap >> 20) & 0xf;
	if (speed == 1)
		speed_s = "1.5";
	else if (speed == 2)
		speed_s = "3";
	else
		speed_s = "?";

	pci_read_config_word(pdev, 0x0a, &cc);
1738
	if (cc == PCI_CLASS_STORAGE_IDE)
L
Linus Torvalds 已提交
1739
		scc_s = "IDE";
1740
	else if (cc == PCI_CLASS_STORAGE_SATA)
L
Linus Torvalds 已提交
1741
		scc_s = "SATA";
1742
	else if (cc == PCI_CLASS_STORAGE_RAID)
L
Linus Torvalds 已提交
1743 1744 1745 1746
		scc_s = "RAID";
	else
		scc_s = "unknown";

1747 1748
	dev_printk(KERN_INFO, &pdev->dev,
		"AHCI %02x%02x.%02x%02x "
L
Linus Torvalds 已提交
1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762
		"%u slots %u ports %s Gbps 0x%x impl %s mode\n"
	       	,

	       	(vers >> 24) & 0xff,
	       	(vers >> 16) & 0xff,
	       	(vers >> 8) & 0xff,
	       	vers & 0xff,

		((cap >> 8) & 0x1f) + 1,
		(cap & 0x1f) + 1,
		speed_s,
		impl,
		scc_s);

1763 1764
	dev_printk(KERN_INFO, &pdev->dev,
		"flags: "
L
Linus Torvalds 已提交
1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785
	       	"%s%s%s%s%s%s"
	       	"%s%s%s%s%s%s%s\n"
	       	,

		cap & (1 << 31) ? "64bit " : "",
		cap & (1 << 30) ? "ncq " : "",
		cap & (1 << 28) ? "ilck " : "",
		cap & (1 << 27) ? "stag " : "",
		cap & (1 << 26) ? "pm " : "",
		cap & (1 << 25) ? "led " : "",

		cap & (1 << 24) ? "clo " : "",
		cap & (1 << 19) ? "nz " : "",
		cap & (1 << 18) ? "only " : "",
		cap & (1 << 17) ? "pmp " : "",
		cap & (1 << 15) ? "pio " : "",
		cap & (1 << 14) ? "slum " : "",
		cap & (1 << 13) ? "part " : ""
		);
}

1786
static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
L
Linus Torvalds 已提交
1787 1788
{
	static int printed_version;
1789 1790
	struct ata_port_info pi = ahci_port_info[ent->driver_data];
	const struct ata_port_info *ppi[] = { &pi, NULL };
1791
	struct device *dev = &pdev->dev;
L
Linus Torvalds 已提交
1792
	struct ahci_host_priv *hpriv;
1793 1794
	struct ata_host *host;
	int i, rc;
L
Linus Torvalds 已提交
1795 1796 1797

	VPRINTK("ENTER\n");

T
Tejun Heo 已提交
1798 1799
	WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);

L
Linus Torvalds 已提交
1800
	if (!printed_version++)
1801
		dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
L
Linus Torvalds 已提交
1802

1803
	/* acquire resources */
1804
	rc = pcim_enable_device(pdev);
L
Linus Torvalds 已提交
1805 1806 1807
	if (rc)
		return rc;

T
Tejun Heo 已提交
1808 1809
	rc = pcim_iomap_regions(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
	if (rc == -EBUSY)
1810
		pcim_pin_device(pdev);
T
Tejun Heo 已提交
1811
	if (rc)
1812
		return rc;
L
Linus Torvalds 已提交
1813

1814
	if ((pi.flags & AHCI_FLAG_NO_MSI) || pci_enable_msi(pdev))
1815
		pci_intx(pdev, 1);
L
Linus Torvalds 已提交
1816

1817 1818 1819
	hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
	if (!hpriv)
		return -ENOMEM;
L
Linus Torvalds 已提交
1820

1821 1822
	/* save initial config */
	ahci_save_initial_config(pdev, &pi, hpriv);
L
Linus Torvalds 已提交
1823

1824 1825 1826
	/* prepare host */
	if (!(pi.flags & AHCI_FLAG_NO_NCQ) && (hpriv->cap & HOST_CAP_NCQ))
		pi.flags |= ATA_FLAG_NCQ;
L
Linus Torvalds 已提交
1827

1828 1829 1830 1831 1832 1833 1834
	host = ata_host_alloc_pinfo(&pdev->dev, ppi, fls(hpriv->port_map));
	if (!host)
		return -ENOMEM;
	host->iomap = pcim_iomap_table(pdev);
	host->private_data = hpriv;

	for (i = 0; i < host->n_ports; i++) {
1835 1836
		struct ata_port *ap = host->ports[i];
		void __iomem *port_mmio = ahci_port_base(ap);
1837

1838 1839
		/* standard SATA port setup */
		if (hpriv->port_map & (1 << i)) {
1840 1841
			ap->ioaddr.cmd_addr = port_mmio;
			ap->ioaddr.scr_addr = port_mmio + PORT_SCR;
1842 1843 1844 1845 1846
		}

		/* disabled/not-implemented port */
		else
			ap->ops = &ata_dummy_port_ops;
1847
	}
1848

1849 1850
	/* initialize adapter */
	rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
L
Linus Torvalds 已提交
1851
	if (rc)
1852
		return rc;
L
Linus Torvalds 已提交
1853

1854 1855 1856
	rc = ahci_reset_controller(host);
	if (rc)
		return rc;
L
Linus Torvalds 已提交
1857

1858 1859
	ahci_init_controller(host);
	ahci_print_info(host);
L
Linus Torvalds 已提交
1860

1861 1862 1863
	pci_set_master(pdev);
	return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
				 &ahci_sht);
1864
}
L
Linus Torvalds 已提交
1865 1866 1867

static int __init ahci_init(void)
{
1868
	return pci_register_driver(&ahci_pci_driver);
L
Linus Torvalds 已提交
1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880
}

static void __exit ahci_exit(void)
{
	pci_unregister_driver(&ahci_pci_driver);
}


MODULE_AUTHOR("Jeff Garzik");
MODULE_DESCRIPTION("AHCI SATA low-level driver");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
1881
MODULE_VERSION(DRV_VERSION);
L
Linus Torvalds 已提交
1882 1883 1884

module_init(ahci_init);
module_exit(ahci_exit);