ahci.c 45.0 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *  ahci.c - AHCI SATA support
 *
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
 *  Maintained by:  Jeff Garzik <jgarzik@pobox.com>
 *    		    Please ALWAYS copy linux-ide@vger.kernel.org
 *		    on emails.
 *
 *  Copyright 2004-2005 Red Hat, Inc.
 *
 *
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 2, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *  GNU General Public License for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with this program; see the file COPYING.  If not, write to
 *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
 *
 *
 * libata documentation is available via 'make {ps|pdf}docs',
 * as Documentation/DocBook/libata.*
 *
 * AHCI hardware documentation:
L
Linus Torvalds 已提交
30
 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
31
 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
L
Linus Torvalds 已提交
32 33 34 35 36 37 38 39 40 41
 *
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
42
#include <linux/dma-mapping.h>
43
#include <linux/device.h>
L
Linus Torvalds 已提交
44
#include <scsi/scsi_host.h>
45
#include <scsi/scsi_cmnd.h>
L
Linus Torvalds 已提交
46 47 48
#include <linux/libata.h>

#define DRV_NAME	"ahci"
J
Jeff Garzik 已提交
49
#define DRV_VERSION	"2.1"
L
Linus Torvalds 已提交
50 51 52 53


enum {
	AHCI_PCI_BAR		= 5,
54
	AHCI_MAX_PORTS		= 32,
L
Linus Torvalds 已提交
55 56 57
	AHCI_MAX_SG		= 168, /* hardware max is 64K */
	AHCI_DMA_BOUNDARY	= 0xffffffff,
	AHCI_USE_CLUSTERING	= 0,
T
Tejun Heo 已提交
58
	AHCI_MAX_CMDS		= 32,
59
	AHCI_CMD_SZ		= 32,
T
Tejun Heo 已提交
60
	AHCI_CMD_SLOT_SZ	= AHCI_MAX_CMDS * AHCI_CMD_SZ,
L
Linus Torvalds 已提交
61
	AHCI_RX_FIS_SZ		= 256,
62
	AHCI_CMD_TBL_CDB	= 0x40,
63 64 65 66
	AHCI_CMD_TBL_HDR_SZ	= 0x80,
	AHCI_CMD_TBL_SZ		= AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
	AHCI_CMD_TBL_AR_SZ	= AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
	AHCI_PORT_PRIV_DMA_SZ	= AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
L
Linus Torvalds 已提交
67 68 69 70
				  AHCI_RX_FIS_SZ,
	AHCI_IRQ_ON_SG		= (1 << 31),
	AHCI_CMD_ATAPI		= (1 << 5),
	AHCI_CMD_WRITE		= (1 << 6),
71
	AHCI_CMD_PREFETCH	= (1 << 7),
T
Tejun Heo 已提交
72 73
	AHCI_CMD_RESET		= (1 << 8),
	AHCI_CMD_CLR_BUSY	= (1 << 10),
L
Linus Torvalds 已提交
74 75

	RX_FIS_D2H_REG		= 0x40,	/* offset of D2H Register FIS data */
76
	RX_FIS_SDB		= 0x58, /* offset of SDB FIS data */
T
Tejun Heo 已提交
77
	RX_FIS_UNK		= 0x60, /* offset of Unknown FIS data */
L
Linus Torvalds 已提交
78 79

	board_ahci		= 0,
80 81 82
	board_ahci_pi		= 1,
	board_ahci_vt8251	= 2,
	board_ahci_ign_iferr	= 3,
83
	board_ahci_sb600	= 4,
L
Linus Torvalds 已提交
84 85 86 87 88 89 90 91 92 93 94 95 96 97

	/* global controller registers */
	HOST_CAP		= 0x00, /* host capabilities */
	HOST_CTL		= 0x04, /* global host control */
	HOST_IRQ_STAT		= 0x08, /* interrupt status */
	HOST_PORTS_IMPL		= 0x0c, /* bitmap of implemented ports */
	HOST_VERSION		= 0x10, /* AHCI spec. version compliancy */

	/* HOST_CTL bits */
	HOST_RESET		= (1 << 0),  /* reset controller; self-clear */
	HOST_IRQ_EN		= (1 << 1),  /* global IRQ enable */
	HOST_AHCI_EN		= (1 << 31), /* AHCI enabled */

	/* HOST_CAP bits */
98
	HOST_CAP_SSC		= (1 << 14), /* Slumber capable */
T
Tejun Heo 已提交
99
	HOST_CAP_CLO		= (1 << 24), /* Command List Override support */
100
	HOST_CAP_SSS		= (1 << 27), /* Staggered Spin-up */
101
	HOST_CAP_NCQ		= (1 << 30), /* Native Command Queueing */
102
	HOST_CAP_64		= (1 << 31), /* PCI DAC (64-bit DMA) support */
L
Linus Torvalds 已提交
103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140

	/* registers for each SATA port */
	PORT_LST_ADDR		= 0x00, /* command list DMA addr */
	PORT_LST_ADDR_HI	= 0x04, /* command list DMA addr hi */
	PORT_FIS_ADDR		= 0x08, /* FIS rx buf addr */
	PORT_FIS_ADDR_HI	= 0x0c, /* FIS rx buf addr hi */
	PORT_IRQ_STAT		= 0x10, /* interrupt status */
	PORT_IRQ_MASK		= 0x14, /* interrupt enable/disable mask */
	PORT_CMD		= 0x18, /* port command */
	PORT_TFDATA		= 0x20,	/* taskfile data */
	PORT_SIG		= 0x24,	/* device TF signature */
	PORT_CMD_ISSUE		= 0x38, /* command issue */
	PORT_SCR		= 0x28, /* SATA phy register block */
	PORT_SCR_STAT		= 0x28, /* SATA phy register: SStatus */
	PORT_SCR_CTL		= 0x2c, /* SATA phy register: SControl */
	PORT_SCR_ERR		= 0x30, /* SATA phy register: SError */
	PORT_SCR_ACT		= 0x34, /* SATA phy register: SActive */

	/* PORT_IRQ_{STAT,MASK} bits */
	PORT_IRQ_COLD_PRES	= (1 << 31), /* cold presence detect */
	PORT_IRQ_TF_ERR		= (1 << 30), /* task file error */
	PORT_IRQ_HBUS_ERR	= (1 << 29), /* host bus fatal error */
	PORT_IRQ_HBUS_DATA_ERR	= (1 << 28), /* host bus data error */
	PORT_IRQ_IF_ERR		= (1 << 27), /* interface fatal error */
	PORT_IRQ_IF_NONFATAL	= (1 << 26), /* interface non-fatal error */
	PORT_IRQ_OVERFLOW	= (1 << 24), /* xfer exhausted available S/G */
	PORT_IRQ_BAD_PMP	= (1 << 23), /* incorrect port multiplier */

	PORT_IRQ_PHYRDY		= (1 << 22), /* PhyRdy changed */
	PORT_IRQ_DEV_ILCK	= (1 << 7), /* device interlock */
	PORT_IRQ_CONNECT	= (1 << 6), /* port connect change status */
	PORT_IRQ_SG_DONE	= (1 << 5), /* descriptor processed */
	PORT_IRQ_UNK_FIS	= (1 << 4), /* unknown FIS rx'd */
	PORT_IRQ_SDB_FIS	= (1 << 3), /* Set Device Bits FIS rx'd */
	PORT_IRQ_DMAS_FIS	= (1 << 2), /* DMA Setup FIS rx'd */
	PORT_IRQ_PIOS_FIS	= (1 << 1), /* PIO Setup FIS rx'd */
	PORT_IRQ_D2H_REG_FIS	= (1 << 0), /* D2H Register FIS rx'd */

T
Tejun Heo 已提交
141 142 143
	PORT_IRQ_FREEZE		= PORT_IRQ_HBUS_ERR |
				  PORT_IRQ_IF_ERR |
				  PORT_IRQ_CONNECT |
144
				  PORT_IRQ_PHYRDY |
T
Tejun Heo 已提交
145 146 147 148 149 150 151
				  PORT_IRQ_UNK_FIS,
	PORT_IRQ_ERROR		= PORT_IRQ_FREEZE |
				  PORT_IRQ_TF_ERR |
				  PORT_IRQ_HBUS_DATA_ERR,
	DEF_PORT_IRQ		= PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
				  PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
				  PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
L
Linus Torvalds 已提交
152 153

	/* PORT_CMD bits */
154
	PORT_CMD_ATAPI		= (1 << 24), /* Device is ATAPI */
L
Linus Torvalds 已提交
155 156 157
	PORT_CMD_LIST_ON	= (1 << 15), /* cmd list DMA engine running */
	PORT_CMD_FIS_ON		= (1 << 14), /* FIS DMA engine running */
	PORT_CMD_FIS_RX		= (1 << 4), /* Enable FIS receive DMA engine */
T
Tejun Heo 已提交
158
	PORT_CMD_CLO		= (1 << 3), /* Command list override */
L
Linus Torvalds 已提交
159 160 161 162
	PORT_CMD_POWER_ON	= (1 << 2), /* Power up device */
	PORT_CMD_SPIN_UP	= (1 << 1), /* Spin up device */
	PORT_CMD_START		= (1 << 0), /* Enable port DMA engine */

163
	PORT_CMD_ICC_MASK	= (0xf << 28), /* i/f ICC state mask */
L
Linus Torvalds 已提交
164 165 166
	PORT_CMD_ICC_ACTIVE	= (0x1 << 28), /* Put i/f in active state */
	PORT_CMD_ICC_PARTIAL	= (0x2 << 28), /* Put i/f in partial state */
	PORT_CMD_ICC_SLUMBER	= (0x6 << 28), /* Put i/f in slumber state */
167

168
	/* ap->flags bits */
169 170
	AHCI_FLAG_NO_NCQ		= (1 << 24),
	AHCI_FLAG_IGN_IRQ_IF_ERR	= (1 << 25), /* ignore IRQ_IF_ERR */
171
	AHCI_FLAG_HONOR_PI		= (1 << 26), /* honor PORTS_IMPL */
172
	AHCI_FLAG_IGN_SERR_INTERNAL	= (1 << 27), /* ignore SERR_INTERNAL */
T
Tejun Heo 已提交
173 174 175 176

	AHCI_FLAG_COMMON		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
					  ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
					  ATA_FLAG_SKIP_D2H_BSY,
L
Linus Torvalds 已提交
177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194
};

struct ahci_cmd_hdr {
	u32			opts;
	u32			status;
	u32			tbl_addr;
	u32			tbl_addr_hi;
	u32			reserved[4];
};

struct ahci_sg {
	u32			addr;
	u32			addr_hi;
	u32			reserved;
	u32			flags_size;
};

struct ahci_host_priv {
195 196 197 198
	u32			cap;		/* cap to use */
	u32			port_map;	/* port map to use */
	u32			saved_cap;	/* saved initial cap */
	u32			saved_port_map;	/* saved initial port_map */
L
Linus Torvalds 已提交
199 200 201 202 203 204 205 206 207
};

struct ahci_port_priv {
	struct ahci_cmd_hdr	*cmd_slot;
	dma_addr_t		cmd_slot_dma;
	void			*cmd_tbl;
	dma_addr_t		cmd_tbl_dma;
	void			*rx_fis;
	dma_addr_t		rx_fis_dma;
208 209 210
	/* for NCQ spurious interrupt analysis */
	unsigned int		ncq_saw_d2h:1;
	unsigned int		ncq_saw_dmas:1;
211
	unsigned int		ncq_saw_sdb:1;
L
Linus Torvalds 已提交
212 213 214 215 216
};

static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg);
static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
217
static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
L
Linus Torvalds 已提交
218 219 220 221 222 223
static void ahci_irq_clear(struct ata_port *ap);
static int ahci_port_start(struct ata_port *ap);
static void ahci_port_stop(struct ata_port *ap);
static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
static void ahci_qc_prep(struct ata_queued_cmd *qc);
static u8 ahci_check_status(struct ata_port *ap);
T
Tejun Heo 已提交
224 225 226
static void ahci_freeze(struct ata_port *ap);
static void ahci_thaw(struct ata_port *ap);
static void ahci_error_handler(struct ata_port *ap);
227
static void ahci_vt8251_error_handler(struct ata_port *ap);
T
Tejun Heo 已提交
228
static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
229
#ifdef CONFIG_PM
230 231 232 233
static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
static int ahci_port_resume(struct ata_port *ap);
static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
static int ahci_pci_device_resume(struct pci_dev *pdev);
234
#endif
L
Linus Torvalds 已提交
235

236
static struct scsi_host_template ahci_sht = {
L
Linus Torvalds 已提交
237 238 239 240
	.module			= THIS_MODULE,
	.name			= DRV_NAME,
	.ioctl			= ata_scsi_ioctl,
	.queuecommand		= ata_scsi_queuecmd,
T
Tejun Heo 已提交
241 242
	.change_queue_depth	= ata_scsi_change_queue_depth,
	.can_queue		= AHCI_MAX_CMDS - 1,
L
Linus Torvalds 已提交
243 244 245 246 247 248 249 250
	.this_id		= ATA_SHT_THIS_ID,
	.sg_tablesize		= AHCI_MAX_SG,
	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,
	.emulated		= ATA_SHT_EMULATED,
	.use_clustering		= AHCI_USE_CLUSTERING,
	.proc_name		= DRV_NAME,
	.dma_boundary		= AHCI_DMA_BOUNDARY,
	.slave_configure	= ata_scsi_slave_config,
T
Tejun Heo 已提交
251
	.slave_destroy		= ata_scsi_slave_destroy,
L
Linus Torvalds 已提交
252 253 254
	.bios_param		= ata_std_bios_param,
};

J
Jeff Garzik 已提交
255
static const struct ata_port_operations ahci_ops = {
L
Linus Torvalds 已提交
256 257 258 259 260 261 262 263 264 265 266 267
	.port_disable		= ata_port_disable,

	.check_status		= ahci_check_status,
	.check_altstatus	= ahci_check_status,
	.dev_select		= ata_noop_dev_select,

	.tf_read		= ahci_tf_read,

	.qc_prep		= ahci_qc_prep,
	.qc_issue		= ahci_qc_issue,

	.irq_clear		= ahci_irq_clear,
268 269
	.irq_on			= ata_dummy_irq_on,
	.irq_ack		= ata_dummy_irq_ack,
L
Linus Torvalds 已提交
270 271 272 273

	.scr_read		= ahci_scr_read,
	.scr_write		= ahci_scr_write,

T
Tejun Heo 已提交
274 275 276 277 278 279
	.freeze			= ahci_freeze,
	.thaw			= ahci_thaw,

	.error_handler		= ahci_error_handler,
	.post_internal_cmd	= ahci_post_internal_cmd,

280
#ifdef CONFIG_PM
281 282
	.port_suspend		= ahci_port_suspend,
	.port_resume		= ahci_port_resume,
283
#endif
284

L
Linus Torvalds 已提交
285 286 287 288
	.port_start		= ahci_port_start,
	.port_stop		= ahci_port_stop,
};

289 290 291 292 293 294 295 296 297 298 299 300 301
static const struct ata_port_operations ahci_vt8251_ops = {
	.port_disable		= ata_port_disable,

	.check_status		= ahci_check_status,
	.check_altstatus	= ahci_check_status,
	.dev_select		= ata_noop_dev_select,

	.tf_read		= ahci_tf_read,

	.qc_prep		= ahci_qc_prep,
	.qc_issue		= ahci_qc_issue,

	.irq_clear		= ahci_irq_clear,
302 303
	.irq_on			= ata_dummy_irq_on,
	.irq_ack		= ata_dummy_irq_ack,
304 305 306 307 308 309 310 311 312 313

	.scr_read		= ahci_scr_read,
	.scr_write		= ahci_scr_write,

	.freeze			= ahci_freeze,
	.thaw			= ahci_thaw,

	.error_handler		= ahci_vt8251_error_handler,
	.post_internal_cmd	= ahci_post_internal_cmd,

314
#ifdef CONFIG_PM
315 316
	.port_suspend		= ahci_port_suspend,
	.port_resume		= ahci_port_resume,
317
#endif
318 319 320 321 322

	.port_start		= ahci_port_start,
	.port_stop		= ahci_port_stop,
};

323
static const struct ata_port_info ahci_port_info[] = {
L
Linus Torvalds 已提交
324 325
	/* board_ahci */
	{
T
Tejun Heo 已提交
326
		.flags		= AHCI_FLAG_COMMON,
327
		.pio_mask	= 0x1f, /* pio0-4 */
L
Linus Torvalds 已提交
328 329 330
		.udma_mask	= 0x7f, /* udma0-6 ; FIXME */
		.port_ops	= &ahci_ops,
	},
331 332
	/* board_ahci_pi */
	{
T
Tejun Heo 已提交
333
		.flags		= AHCI_FLAG_COMMON | AHCI_FLAG_HONOR_PI,
334 335 336 337
		.pio_mask	= 0x1f, /* pio0-4 */
		.udma_mask	= 0x7f, /* udma0-6 ; FIXME */
		.port_ops	= &ahci_ops,
	},
338 339
	/* board_ahci_vt8251 */
	{
T
Tejun Heo 已提交
340 341
		.flags		= AHCI_FLAG_COMMON | ATA_FLAG_HRST_TO_RESUME |
				  AHCI_FLAG_NO_NCQ,
342 343
		.pio_mask	= 0x1f, /* pio0-4 */
		.udma_mask	= 0x7f, /* udma0-6 ; FIXME */
344
		.port_ops	= &ahci_vt8251_ops,
345
	},
346 347
	/* board_ahci_ign_iferr */
	{
T
Tejun Heo 已提交
348
		.flags		= AHCI_FLAG_COMMON | AHCI_FLAG_IGN_IRQ_IF_ERR,
349 350 351 352
		.pio_mask	= 0x1f, /* pio0-4 */
		.udma_mask	= 0x7f, /* udma0-6 ; FIXME */
		.port_ops	= &ahci_ops,
	},
353 354
	/* board_ahci_sb600 */
	{
T
Tejun Heo 已提交
355
		.flags		= AHCI_FLAG_COMMON |
356 357 358 359 360
				  AHCI_FLAG_IGN_SERR_INTERNAL,
		.pio_mask	= 0x1f, /* pio0-4 */
		.udma_mask	= 0x7f, /* udma0-6 ; FIXME */
		.port_ops	= &ahci_ops,
	},
L
Linus Torvalds 已提交
361 362
};

363
static const struct pci_device_id ahci_pci_tbl[] = {
J
Jeff Garzik 已提交
364
	/* Intel */
365 366 367 368 369
	{ PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
	{ PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
	{ PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
	{ PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
	{ PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
370
	{ PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
371 372 373 374
	{ PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
	{ PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
	{ PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
	{ PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
375 376 377 378 379 380 381 382 383 384 385 386 387
	{ PCI_VDEVICE(INTEL, 0x2821), board_ahci_pi }, /* ICH8 */
	{ PCI_VDEVICE(INTEL, 0x2822), board_ahci_pi }, /* ICH8 */
	{ PCI_VDEVICE(INTEL, 0x2824), board_ahci_pi }, /* ICH8 */
	{ PCI_VDEVICE(INTEL, 0x2829), board_ahci_pi }, /* ICH8M */
	{ PCI_VDEVICE(INTEL, 0x282a), board_ahci_pi }, /* ICH8M */
	{ PCI_VDEVICE(INTEL, 0x2922), board_ahci_pi }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2923), board_ahci_pi }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2924), board_ahci_pi }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2925), board_ahci_pi }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2927), board_ahci_pi }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2929), board_ahci_pi }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292a), board_ahci_pi }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292b), board_ahci_pi }, /* ICH9M */
388
	{ PCI_VDEVICE(INTEL, 0x292c), board_ahci_pi }, /* ICH9M */
389 390 391
	{ PCI_VDEVICE(INTEL, 0x292f), board_ahci_pi }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x294d), board_ahci_pi }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x294e), board_ahci_pi }, /* ICH9M */
J
Jeff Garzik 已提交
392

393 394 395
	/* JMicron 360/1/3/5/6, match class to avoid IDE function */
	{ PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
	  PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
J
Jeff Garzik 已提交
396 397

	/* ATI */
398
	{ PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
J
Jeff Garzik 已提交
399 400

	/* VIA */
401
	{ PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
T
Tejun Heo 已提交
402
	{ PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
J
Jeff Garzik 已提交
403 404

	/* NVIDIA */
405 406 407 408
	{ PCI_VDEVICE(NVIDIA, 0x044c), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x044d), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x044e), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x044f), board_ahci },		/* MCP65 */
409 410 411 412 413 414 415 416
	{ PCI_VDEVICE(NVIDIA, 0x045c), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x045d), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x045e), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x045f), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x0550), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0551), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0552), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0553), board_ahci },		/* MCP67 */
417 418 419 420 421 422 423 424
	{ PCI_VDEVICE(NVIDIA, 0x0554), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0555), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0556), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0557), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0558), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0559), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x055a), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x055b), board_ahci },		/* MCP67 */
J
Jeff Garzik 已提交
425

J
Jeff Garzik 已提交
426
	/* SiS */
427 428 429
	{ PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
	{ PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
	{ PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
J
Jeff Garzik 已提交
430

431 432
	/* Generic, PCI class code for AHCI */
	{ PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
433
	  PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
434

L
Linus Torvalds 已提交
435 436 437 438 439 440 441 442
	{ }	/* terminate list */
};


static struct pci_driver ahci_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= ahci_pci_tbl,
	.probe			= ahci_init_one,
443
	.remove			= ata_pci_remove_one,
444
#ifdef CONFIG_PM
445 446
	.suspend		= ahci_pci_device_suspend,
	.resume			= ahci_pci_device_resume,
447
#endif
L
Linus Torvalds 已提交
448 449 450
};


451 452 453 454 455
static inline int ahci_nr_ports(u32 cap)
{
	return (cap & 0x1f) + 1;
}

456
static inline void __iomem *ahci_port_base(struct ata_port *ap)
L
Linus Torvalds 已提交
457
{
458 459 460
	void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];

	return mmio + 0x100 + (ap->port_no * 0x80);
L
Linus Torvalds 已提交
461 462
}

463 464
/**
 *	ahci_save_initial_config - Save and fixup initial config values
465 466 467
 *	@pdev: target PCI device
 *	@pi: associated ATA port info
 *	@hpriv: host private area to store config values
468 469 470 471 472 473 474 475 476 477 478
 *
 *	Some registers containing configuration info might be setup by
 *	BIOS and might be cleared on reset.  This function saves the
 *	initial values of those registers into @hpriv such that they
 *	can be restored after controller reset.
 *
 *	If inconsistent, config values are fixed up by this function.
 *
 *	LOCKING:
 *	None.
 */
479 480 481
static void ahci_save_initial_config(struct pci_dev *pdev,
				     const struct ata_port_info *pi,
				     struct ahci_host_priv *hpriv)
482
{
483
	void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
484
	u32 cap, port_map;
485
	int i;
486 487 488 489 490 491 492 493 494 495

	/* Values prefixed with saved_ are written back to host after
	 * reset.  Values without are used for driver operation.
	 */
	hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
	hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);

	/* fixup zero port_map */
	if (!port_map) {
		port_map = (1 << ahci_nr_ports(hpriv->cap)) - 1;
496
		dev_printk(KERN_WARNING, &pdev->dev,
497 498 499 500 501 502
			   "PORTS_IMPL is zero, forcing 0x%x\n", port_map);

		/* write the fixed up value to the PI register */
		hpriv->saved_port_map = port_map;
	}

503
	/* cross check port_map and cap.n_ports */
504
	if (pi->flags & AHCI_FLAG_HONOR_PI) {
505 506 507 508 509 510 511 512 513 514 515 516 517 518
		u32 tmp_port_map = port_map;
		int n_ports = ahci_nr_ports(cap);

		for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
			if (tmp_port_map & (1 << i)) {
				n_ports--;
				tmp_port_map &= ~(1 << i);
			}
		}

		/* Whine if inconsistent.  No need to update cap.
		 * port_map is used to determine number of ports.
		 */
		if (n_ports || tmp_port_map)
519
			dev_printk(KERN_WARNING, &pdev->dev,
520 521 522 523 524 525 526 527
				   "nr_ports (%u) and implemented port map "
				   "(0x%x) don't match\n",
				   ahci_nr_ports(cap), port_map);
	} else {
		/* fabricate port_map from cap.nr_ports */
		port_map = (1 << ahci_nr_ports(cap)) - 1;
	}

528 529 530 531 532 533 534
	/* record values to use during operation */
	hpriv->cap = cap;
	hpriv->port_map = port_map;
}

/**
 *	ahci_restore_initial_config - Restore initial config
535
 *	@host: target ATA host
536 537 538 539 540 541
 *
 *	Restore initial config stored by ahci_save_initial_config().
 *
 *	LOCKING:
 *	None.
 */
542
static void ahci_restore_initial_config(struct ata_host *host)
543
{
544 545 546
	struct ahci_host_priv *hpriv = host->private_data;
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];

547 548 549 550 551
	writel(hpriv->saved_cap, mmio + HOST_CAP);
	writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
	(void) readl(mmio + HOST_PORTS_IMPL);	/* flush */
}

L
Linus Torvalds 已提交
552 553 554 555 556 557 558 559 560 561 562 563 564
static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg_in)
{
	unsigned int sc_reg;

	switch (sc_reg_in) {
	case SCR_STATUS:	sc_reg = 0; break;
	case SCR_CONTROL:	sc_reg = 1; break;
	case SCR_ERROR:		sc_reg = 2; break;
	case SCR_ACTIVE:	sc_reg = 3; break;
	default:
		return 0xffffffffU;
	}

T
Tejun Heo 已提交
565
	return readl(ap->ioaddr.scr_addr + (sc_reg * 4));
L
Linus Torvalds 已提交
566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582
}


static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg_in,
			       u32 val)
{
	unsigned int sc_reg;

	switch (sc_reg_in) {
	case SCR_STATUS:	sc_reg = 0; break;
	case SCR_CONTROL:	sc_reg = 1; break;
	case SCR_ERROR:		sc_reg = 2; break;
	case SCR_ACTIVE:	sc_reg = 3; break;
	default:
		return;
	}

T
Tejun Heo 已提交
583
	writel(val, ap->ioaddr.scr_addr + (sc_reg * 4));
L
Linus Torvalds 已提交
584 585
}

586
static void ahci_start_engine(struct ata_port *ap)
587
{
588
	void __iomem *port_mmio = ahci_port_base(ap);
589 590
	u32 tmp;

591
	/* start DMA */
592
	tmp = readl(port_mmio + PORT_CMD);
593 594 595 596 597
	tmp |= PORT_CMD_START;
	writel(tmp, port_mmio + PORT_CMD);
	readl(port_mmio + PORT_CMD); /* flush */
}

598
static int ahci_stop_engine(struct ata_port *ap)
599
{
600
	void __iomem *port_mmio = ahci_port_base(ap);
601 602 603 604
	u32 tmp;

	tmp = readl(port_mmio + PORT_CMD);

605
	/* check if the HBA is idle */
606 607 608
	if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
		return 0;

609
	/* setting HBA to idle */
610 611 612
	tmp &= ~PORT_CMD_START;
	writel(tmp, port_mmio + PORT_CMD);

613
	/* wait for engine to stop. This could be as long as 500 msec */
614 615
	tmp = ata_wait_register(port_mmio + PORT_CMD,
			        PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
616
	if (tmp & PORT_CMD_LIST_ON)
617 618 619 620 621
		return -EIO;

	return 0;
}

622
static void ahci_start_fis_rx(struct ata_port *ap)
623
{
624 625 626
	void __iomem *port_mmio = ahci_port_base(ap);
	struct ahci_host_priv *hpriv = ap->host->private_data;
	struct ahci_port_priv *pp = ap->private_data;
627 628 629
	u32 tmp;

	/* set FIS registers */
630 631 632 633
	if (hpriv->cap & HOST_CAP_64)
		writel((pp->cmd_slot_dma >> 16) >> 16,
		       port_mmio + PORT_LST_ADDR_HI);
	writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
634

635 636 637 638
	if (hpriv->cap & HOST_CAP_64)
		writel((pp->rx_fis_dma >> 16) >> 16,
		       port_mmio + PORT_FIS_ADDR_HI);
	writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
639 640 641 642 643 644 645 646 647 648

	/* enable FIS reception */
	tmp = readl(port_mmio + PORT_CMD);
	tmp |= PORT_CMD_FIS_RX;
	writel(tmp, port_mmio + PORT_CMD);

	/* flush */
	readl(port_mmio + PORT_CMD);
}

649
static int ahci_stop_fis_rx(struct ata_port *ap)
650
{
651
	void __iomem *port_mmio = ahci_port_base(ap);
652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667
	u32 tmp;

	/* disable FIS reception */
	tmp = readl(port_mmio + PORT_CMD);
	tmp &= ~PORT_CMD_FIS_RX;
	writel(tmp, port_mmio + PORT_CMD);

	/* wait for completion, spec says 500ms, give it 1000 */
	tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
				PORT_CMD_FIS_ON, 10, 1000);
	if (tmp & PORT_CMD_FIS_ON)
		return -EBUSY;

	return 0;
}

668
static void ahci_power_up(struct ata_port *ap)
669
{
670 671
	struct ahci_host_priv *hpriv = ap->host->private_data;
	void __iomem *port_mmio = ahci_port_base(ap);
672 673 674 675 676
	u32 cmd;

	cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;

	/* spin up device */
677
	if (hpriv->cap & HOST_CAP_SSS) {
678 679 680 681 682 683 684 685
		cmd |= PORT_CMD_SPIN_UP;
		writel(cmd, port_mmio + PORT_CMD);
	}

	/* wake up link */
	writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
}

686
#ifdef CONFIG_PM
687
static void ahci_power_down(struct ata_port *ap)
688
{
689 690
	struct ahci_host_priv *hpriv = ap->host->private_data;
	void __iomem *port_mmio = ahci_port_base(ap);
691 692
	u32 cmd, scontrol;

693
	if (!(hpriv->cap & HOST_CAP_SSS))
694
		return;
695

696 697 698 699
	/* put device into listen mode, first set PxSCTL.DET to 0 */
	scontrol = readl(port_mmio + PORT_SCR_CTL);
	scontrol &= ~0xf;
	writel(scontrol, port_mmio + PORT_SCR_CTL);
700

701 702 703 704
	/* then set PxCMD.SUD to 0 */
	cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
	cmd &= ~PORT_CMD_SPIN_UP;
	writel(cmd, port_mmio + PORT_CMD);
705
}
706
#endif
707

708
static void ahci_init_port(struct ata_port *ap)
709 710
{
	/* enable FIS reception */
711
	ahci_start_fis_rx(ap);
712 713

	/* enable DMA */
714
	ahci_start_engine(ap);
715 716
}

717
static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
718 719 720 721
{
	int rc;

	/* disable DMA */
722
	rc = ahci_stop_engine(ap);
723 724 725 726 727 728
	if (rc) {
		*emsg = "failed to stop engine";
		return rc;
	}

	/* disable FIS reception */
729
	rc = ahci_stop_fis_rx(ap);
730 731 732 733 734 735 736 737
	if (rc) {
		*emsg = "failed stop FIS RX";
		return rc;
	}

	return 0;
}

738
static int ahci_reset_controller(struct ata_host *host)
739
{
740 741
	struct pci_dev *pdev = to_pci_dev(host->dev);
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
742
	u32 tmp;
743 744 745 746 747 748 749 750 751 752 753 754 755 756 757

	/* global controller reset */
	tmp = readl(mmio + HOST_CTL);
	if ((tmp & HOST_RESET) == 0) {
		writel(tmp | HOST_RESET, mmio + HOST_CTL);
		readl(mmio + HOST_CTL); /* flush */
	}

	/* reset must complete within 1 second, or
	 * the hardware should be considered fried.
	 */
	ssleep(1);

	tmp = readl(mmio + HOST_CTL);
	if (tmp & HOST_RESET) {
758
		dev_printk(KERN_ERR, host->dev,
759 760 761 762
			   "controller reset failed (0x%x)\n", tmp);
		return -EIO;
	}

763
	/* turn on AHCI mode */
764 765
	writel(HOST_AHCI_EN, mmio + HOST_CTL);
	(void) readl(mmio + HOST_CTL);	/* flush */
766

767
	/* some registers might be cleared on reset.  restore initial values */
768
	ahci_restore_initial_config(host);
769 770 771 772 773 774 775 776 777 778 779 780 781

	if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
		u16 tmp16;

		/* configure PCS */
		pci_read_config_word(pdev, 0x92, &tmp16);
		tmp16 |= 0xf;
		pci_write_config_word(pdev, 0x92, tmp16);
	}

	return 0;
}

782
static void ahci_init_controller(struct ata_host *host)
783
{
784 785
	struct pci_dev *pdev = to_pci_dev(host->dev);
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
786 787 788
	int i, rc;
	u32 tmp;

789 790 791
	for (i = 0; i < host->n_ports; i++) {
		struct ata_port *ap = host->ports[i];
		void __iomem *port_mmio = ahci_port_base(ap);
792 793
		const char *emsg = NULL;

794
		if (ata_port_is_dummy(ap))
795 796 797
			continue;

		/* make sure port is not active */
798
		rc = ahci_deinit_port(ap, &emsg);
799 800 801 802 803 804 805 806 807
		if (rc)
			dev_printk(KERN_WARNING, &pdev->dev,
				   "%s (%d)\n", emsg, rc);

		/* clear SError */
		tmp = readl(port_mmio + PORT_SCR_ERR);
		VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
		writel(tmp, port_mmio + PORT_SCR_ERR);

808
		/* clear port IRQ */
809 810 811 812 813 814 815 816 817 818 819 820 821 822 823
		tmp = readl(port_mmio + PORT_IRQ_STAT);
		VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
		if (tmp)
			writel(tmp, port_mmio + PORT_IRQ_STAT);

		writel(1 << i, mmio + HOST_IRQ_STAT);
	}

	tmp = readl(mmio + HOST_CTL);
	VPRINTK("HOST_CTL 0x%x\n", tmp);
	writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
	tmp = readl(mmio + HOST_CTL);
	VPRINTK("HOST_CTL 0x%x\n", tmp);
}

824
static unsigned int ahci_dev_classify(struct ata_port *ap)
L
Linus Torvalds 已提交
825
{
826
	void __iomem *port_mmio = ahci_port_base(ap);
L
Linus Torvalds 已提交
827
	struct ata_taskfile tf;
828 829 830 831 832 833 834 835 836 837 838
	u32 tmp;

	tmp = readl(port_mmio + PORT_SIG);
	tf.lbah		= (tmp >> 24)	& 0xff;
	tf.lbam		= (tmp >> 16)	& 0xff;
	tf.lbal		= (tmp >> 8)	& 0xff;
	tf.nsect	= (tmp)		& 0xff;

	return ata_dev_classify(&tf);
}

T
Tejun Heo 已提交
839 840
static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
			       u32 opts)
841
{
T
Tejun Heo 已提交
842 843 844 845 846 847 848 849
	dma_addr_t cmd_tbl_dma;

	cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;

	pp->cmd_slot[tag].opts = cpu_to_le32(opts);
	pp->cmd_slot[tag].status = 0;
	pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
	pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
850 851
}

852
static int ahci_clo(struct ata_port *ap)
T
Tejun Heo 已提交
853
{
T
Tejun Heo 已提交
854
	void __iomem *port_mmio = ap->ioaddr.cmd_addr;
J
Jeff Garzik 已提交
855
	struct ahci_host_priv *hpriv = ap->host->private_data;
856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872
	u32 tmp;

	if (!(hpriv->cap & HOST_CAP_CLO))
		return -EOPNOTSUPP;

	tmp = readl(port_mmio + PORT_CMD);
	tmp |= PORT_CMD_CLO;
	writel(tmp, port_mmio + PORT_CMD);

	tmp = ata_wait_register(port_mmio + PORT_CMD,
				PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
	if (tmp & PORT_CMD_CLO)
		return -EIO;

	return 0;
}

873 874
static int ahci_softreset(struct ata_port *ap, unsigned int *class,
			  unsigned long deadline)
875
{
T
Tejun Heo 已提交
876
	struct ahci_port_priv *pp = ap->private_data;
877
	void __iomem *port_mmio = ahci_port_base(ap);
T
Tejun Heo 已提交
878 879 880
	const u32 cmd_fis_len = 5; /* five dwords */
	const char *reason = NULL;
	struct ata_taskfile tf;
881
	u32 tmp;
T
Tejun Heo 已提交
882 883 884 885 886
	u8 *fis;
	int rc;

	DPRINTK("ENTER\n");

887
	if (ata_port_offline(ap)) {
888 889 890 891 892
		DPRINTK("PHY reports no device\n");
		*class = ATA_DEV_NONE;
		return 0;
	}

T
Tejun Heo 已提交
893
	/* prepare for SRST (AHCI-1.1 10.4.1) */
894
	rc = ahci_stop_engine(ap);
T
Tejun Heo 已提交
895 896 897 898 899 900
	if (rc) {
		reason = "failed to stop engine";
		goto fail_restart;
	}

	/* check BUSY/DRQ, perform Command List Override if necessary */
901
	if (ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ)) {
902
		rc = ahci_clo(ap);
T
Tejun Heo 已提交
903

904 905 906 907 908
		if (rc == -EOPNOTSUPP) {
			reason = "port busy but CLO unavailable";
			goto fail_restart;
		} else if (rc) {
			reason = "port busy but CLO failed";
T
Tejun Heo 已提交
909 910 911 912 913
			goto fail_restart;
		}
	}

	/* restart engine */
914
	ahci_start_engine(ap);
T
Tejun Heo 已提交
915

T
Tejun Heo 已提交
916
	ata_tf_init(ap->device, &tf);
T
Tejun Heo 已提交
917 918 919
	fis = pp->cmd_tbl;

	/* issue the first D2H Register FIS */
T
Tejun Heo 已提交
920 921
	ahci_fill_cmd_slot(pp, 0,
			   cmd_fis_len | AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY);
T
Tejun Heo 已提交
922 923 924 925 926 927 928

	tf.ctl |= ATA_SRST;
	ata_tf_to_fis(&tf, fis, 0);
	fis[1] &= ~(1 << 7);	/* turn off Command FIS bit */

	writel(1, port_mmio + PORT_CMD_ISSUE);

929 930
	tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1, 1, 500);
	if (tmp & 0x1) {
T
Tejun Heo 已提交
931 932 933 934 935 936 937 938 939
		rc = -EIO;
		reason = "1st FIS failed";
		goto fail;
	}

	/* spec says at least 5us, but be generous and sleep for 1ms */
	msleep(1);

	/* issue the second D2H Register FIS */
T
Tejun Heo 已提交
940
	ahci_fill_cmd_slot(pp, 0, cmd_fis_len);
T
Tejun Heo 已提交
941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958

	tf.ctl &= ~ATA_SRST;
	ata_tf_to_fis(&tf, fis, 0);
	fis[1] &= ~(1 << 7);	/* turn off Command FIS bit */

	writel(1, port_mmio + PORT_CMD_ISSUE);
	readl(port_mmio + PORT_CMD_ISSUE);	/* flush */

	/* spec mandates ">= 2ms" before checking status.
	 * We wait 150ms, because that was the magic delay used for
	 * ATAPI devices in Hale Landis's ATADRVR, for the period of time
	 * between when the ATA command register is written, and then
	 * status is checked.  Because waiting for "a while" before
	 * checking status is fine, post SRST, we perform this magic
	 * delay here as well.
	 */
	msleep(150);

T
Tejun Heo 已提交
959 960 961 962 963
	rc = ata_wait_ready(ap, deadline);
	/* link occupied, -ENODEV too is an error */
	if (rc) {
		reason = "device not ready";
		goto fail;
T
Tejun Heo 已提交
964
	}
T
Tejun Heo 已提交
965
	*class = ahci_dev_classify(ap);
T
Tejun Heo 已提交
966 967 968 969 970

	DPRINTK("EXIT, class=%u\n", *class);
	return 0;

 fail_restart:
971
	ahci_start_engine(ap);
T
Tejun Heo 已提交
972
 fail:
973
	ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
T
Tejun Heo 已提交
974 975 976
	return rc;
}

977 978
static int ahci_hardreset(struct ata_port *ap, unsigned int *class,
			  unsigned long deadline)
979
{
980 981 982
	struct ahci_port_priv *pp = ap->private_data;
	u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
	struct ata_taskfile tf;
983 984 985
	int rc;

	DPRINTK("ENTER\n");
L
Linus Torvalds 已提交
986

987
	ahci_stop_engine(ap);
988 989 990

	/* clear D2H reception area to properly wait for D2H FIS */
	ata_tf_init(ap->device, &tf);
991
	tf.command = 0x80;
992 993
	ata_tf_to_fis(&tf, d2h_fis, 0);

994
	rc = sata_std_hardreset(ap, class, deadline);
995

996
	ahci_start_engine(ap);
L
Linus Torvalds 已提交
997

998
	if (rc == 0 && ata_port_online(ap))
999 1000 1001
		*class = ahci_dev_classify(ap);
	if (*class == ATA_DEV_UNKNOWN)
		*class = ATA_DEV_NONE;
L
Linus Torvalds 已提交
1002

1003 1004 1005 1006
	DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
	return rc;
}

1007 1008
static int ahci_vt8251_hardreset(struct ata_port *ap, unsigned int *class,
				 unsigned long deadline)
1009 1010 1011 1012 1013
{
	int rc;

	DPRINTK("ENTER\n");

1014
	ahci_stop_engine(ap);
1015

1016 1017
	rc = sata_port_hardreset(ap, sata_ehc_deb_timing(&ap->eh_context),
				 deadline);
1018 1019 1020 1021

	/* vt8251 needs SError cleared for the port to operate */
	ahci_scr_write(ap, SCR_ERROR, ahci_scr_read(ap, SCR_ERROR));

1022
	ahci_start_engine(ap);
1023 1024 1025 1026 1027 1028 1029 1030 1031

	DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);

	/* vt8251 doesn't clear BSY on signature FIS reception,
	 * request follow-up softreset.
	 */
	return rc ?: -EAGAIN;
}

1032 1033
static void ahci_postreset(struct ata_port *ap, unsigned int *class)
{
1034
	void __iomem *port_mmio = ahci_port_base(ap);
1035 1036 1037
	u32 new_tmp, tmp;

	ata_std_postreset(ap, class);
1038 1039 1040

	/* Make sure port's ATAPI bit is set appropriately */
	new_tmp = tmp = readl(port_mmio + PORT_CMD);
1041
	if (*class == ATA_DEV_ATAPI)
1042 1043 1044 1045 1046 1047 1048
		new_tmp |= PORT_CMD_ATAPI;
	else
		new_tmp &= ~PORT_CMD_ATAPI;
	if (new_tmp != tmp) {
		writel(new_tmp, port_mmio + PORT_CMD);
		readl(port_mmio + PORT_CMD); /* flush */
	}
L
Linus Torvalds 已提交
1049 1050 1051 1052
}

static u8 ahci_check_status(struct ata_port *ap)
{
T
Tejun Heo 已提交
1053
	void __iomem *mmio = ap->ioaddr.cmd_addr;
L
Linus Torvalds 已提交
1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065

	return readl(mmio + PORT_TFDATA) & 0xFF;
}

static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
{
	struct ahci_port_priv *pp = ap->private_data;
	u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;

	ata_tf_from_fis(d2h_fis, tf);
}

T
Tejun Heo 已提交
1066
static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
L
Linus Torvalds 已提交
1067
{
1068 1069
	struct scatterlist *sg;
	struct ahci_sg *ahci_sg;
1070
	unsigned int n_sg = 0;
L
Linus Torvalds 已提交
1071 1072 1073 1074 1075 1076

	VPRINTK("ENTER\n");

	/*
	 * Next, the S/G list.
	 */
T
Tejun Heo 已提交
1077
	ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
1078 1079 1080 1081 1082 1083 1084
	ata_for_each_sg(sg, qc) {
		dma_addr_t addr = sg_dma_address(sg);
		u32 sg_len = sg_dma_len(sg);

		ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
		ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
		ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
1085

1086
		ahci_sg++;
1087
		n_sg++;
L
Linus Torvalds 已提交
1088
	}
1089 1090

	return n_sg;
L
Linus Torvalds 已提交
1091 1092 1093 1094
}

static void ahci_qc_prep(struct ata_queued_cmd *qc)
{
1095 1096
	struct ata_port *ap = qc->ap;
	struct ahci_port_priv *pp = ap->private_data;
1097
	int is_atapi = is_atapi_taskfile(&qc->tf);
T
Tejun Heo 已提交
1098
	void *cmd_tbl;
L
Linus Torvalds 已提交
1099 1100
	u32 opts;
	const u32 cmd_fis_len = 5; /* five dwords */
1101
	unsigned int n_elem;
L
Linus Torvalds 已提交
1102 1103 1104 1105 1106

	/*
	 * Fill in command table information.  First, the header,
	 * a SATA Register - Host to Device command FIS.
	 */
T
Tejun Heo 已提交
1107 1108 1109
	cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;

	ata_tf_to_fis(&qc->tf, cmd_tbl, 0);
1110
	if (is_atapi) {
T
Tejun Heo 已提交
1111 1112
		memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
		memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
1113
	}
L
Linus Torvalds 已提交
1114

1115 1116
	n_elem = 0;
	if (qc->flags & ATA_QCFLAG_DMAMAP)
T
Tejun Heo 已提交
1117
		n_elem = ahci_fill_sg(qc, cmd_tbl);
L
Linus Torvalds 已提交
1118

1119 1120 1121 1122 1123 1124 1125
	/*
	 * Fill in command slot information.
	 */
	opts = cmd_fis_len | n_elem << 16;
	if (qc->tf.flags & ATA_TFLAG_WRITE)
		opts |= AHCI_CMD_WRITE;
	if (is_atapi)
1126
		opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
1127

T
Tejun Heo 已提交
1128
	ahci_fill_cmd_slot(pp, qc->tag, opts);
L
Linus Torvalds 已提交
1129 1130
}

T
Tejun Heo 已提交
1131
static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
L
Linus Torvalds 已提交
1132
{
T
Tejun Heo 已提交
1133 1134 1135 1136 1137
	struct ahci_port_priv *pp = ap->private_data;
	struct ata_eh_info *ehi = &ap->eh_info;
	unsigned int err_mask = 0, action = 0;
	struct ata_queued_cmd *qc;
	u32 serror;
L
Linus Torvalds 已提交
1138

T
Tejun Heo 已提交
1139
	ata_ehi_clear_desc(ehi);
L
Linus Torvalds 已提交
1140

T
Tejun Heo 已提交
1141 1142 1143
	/* AHCI needs SError cleared; otherwise, it might lock up */
	serror = ahci_scr_read(ap, SCR_ERROR);
	ahci_scr_write(ap, SCR_ERROR, serror);
L
Linus Torvalds 已提交
1144

T
Tejun Heo 已提交
1145 1146 1147
	/* analyze @irq_stat */
	ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);

1148 1149 1150 1151
	/* some controllers set IRQ_IF_ERR on device errors, ignore it */
	if (ap->flags & AHCI_FLAG_IGN_IRQ_IF_ERR)
		irq_stat &= ~PORT_IRQ_IF_ERR;

1152
	if (irq_stat & PORT_IRQ_TF_ERR) {
T
Tejun Heo 已提交
1153
		err_mask |= AC_ERR_DEV;
1154 1155 1156
		if (ap->flags & AHCI_FLAG_IGN_SERR_INTERNAL)
			serror &= ~SERR_INTERNAL;
	}
T
Tejun Heo 已提交
1157 1158 1159 1160

	if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
		err_mask |= AC_ERR_HOST_BUS;
		action |= ATA_EH_SOFTRESET;
L
Linus Torvalds 已提交
1161 1162
	}

T
Tejun Heo 已提交
1163 1164 1165 1166 1167
	if (irq_stat & PORT_IRQ_IF_ERR) {
		err_mask |= AC_ERR_ATA_BUS;
		action |= ATA_EH_SOFTRESET;
		ata_ehi_push_desc(ehi, ", interface fatal error");
	}
L
Linus Torvalds 已提交
1168

T
Tejun Heo 已提交
1169
	if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
1170
		ata_ehi_hotplugged(ehi);
T
Tejun Heo 已提交
1171 1172 1173 1174 1175 1176
		ata_ehi_push_desc(ehi, ", %s", irq_stat & PORT_IRQ_CONNECT ?
			"connection status changed" : "PHY RDY changed");
	}

	if (irq_stat & PORT_IRQ_UNK_FIS) {
		u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
L
Linus Torvalds 已提交
1177

T
Tejun Heo 已提交
1178 1179 1180 1181 1182
		err_mask |= AC_ERR_HSM;
		action |= ATA_EH_SOFTRESET;
		ata_ehi_push_desc(ehi, ", unknown FIS %08x %08x %08x %08x",
				  unk[0], unk[1], unk[2], unk[3]);
	}
L
Linus Torvalds 已提交
1183

T
Tejun Heo 已提交
1184 1185 1186
	/* okay, let's hand over to EH */
	ehi->serror |= serror;
	ehi->action |= action;
J
Jeff Garzik 已提交
1187

L
Linus Torvalds 已提交
1188
	qc = ata_qc_from_tag(ap, ap->active_tag);
T
Tejun Heo 已提交
1189 1190 1191 1192
	if (qc)
		qc->err_mask |= err_mask;
	else
		ehi->err_mask |= err_mask;
1193

T
Tejun Heo 已提交
1194 1195 1196 1197
	if (irq_stat & PORT_IRQ_FREEZE)
		ata_port_freeze(ap);
	else
		ata_port_abort(ap);
L
Linus Torvalds 已提交
1198 1199
}

T
Tejun Heo 已提交
1200
static void ahci_host_intr(struct ata_port *ap)
L
Linus Torvalds 已提交
1201
{
1202
	void __iomem *port_mmio = ap->ioaddr.cmd_addr;
T
Tejun Heo 已提交
1203
	struct ata_eh_info *ehi = &ap->eh_info;
1204
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
1205
	u32 status, qc_active;
1206
	int rc, known_irq = 0;
L
Linus Torvalds 已提交
1207 1208 1209 1210

	status = readl(port_mmio + PORT_IRQ_STAT);
	writel(status, port_mmio + PORT_IRQ_STAT);

T
Tejun Heo 已提交
1211 1212 1213
	if (unlikely(status & PORT_IRQ_ERROR)) {
		ahci_error_intr(ap, status);
		return;
L
Linus Torvalds 已提交
1214 1215
	}

T
Tejun Heo 已提交
1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228
	if (ap->sactive)
		qc_active = readl(port_mmio + PORT_SCR_ACT);
	else
		qc_active = readl(port_mmio + PORT_CMD_ISSUE);

	rc = ata_qc_complete_multiple(ap, qc_active, NULL);
	if (rc > 0)
		return;
	if (rc < 0) {
		ehi->err_mask |= AC_ERR_HSM;
		ehi->action |= ATA_EH_SOFTRESET;
		ata_port_freeze(ap);
		return;
L
Linus Torvalds 已提交
1229 1230
	}

1231 1232
	/* hmmm... a spurious interupt */

1233 1234 1235 1236
	/* if !NCQ, ignore.  No modern ATA device has broken HSM
	 * implementation for non-NCQ commands.
	 */
	if (!ap->sactive)
T
Tejun Heo 已提交
1237 1238
		return;

1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256
	if (status & PORT_IRQ_D2H_REG_FIS) {
		if (!pp->ncq_saw_d2h)
			ata_port_printk(ap, KERN_INFO,
				"D2H reg with I during NCQ, "
				"this message won't be printed again\n");
		pp->ncq_saw_d2h = 1;
		known_irq = 1;
	}

	if (status & PORT_IRQ_DMAS_FIS) {
		if (!pp->ncq_saw_dmas)
			ata_port_printk(ap, KERN_INFO,
				"DMAS FIS during NCQ, "
				"this message won't be printed again\n");
		pp->ncq_saw_dmas = 1;
		known_irq = 1;
	}

1257
	if (status & PORT_IRQ_SDB_FIS) {
1258
		const __le32 *f = pp->rx_fis + RX_FIS_SDB;
1259

1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282
		if (le32_to_cpu(f[1])) {
			/* SDB FIS containing spurious completions
			 * might be dangerous, whine and fail commands
			 * with HSM violation.  EH will turn off NCQ
			 * after several such failures.
			 */
			ata_ehi_push_desc(ehi,
				"spurious completions during NCQ "
				"issue=0x%x SAct=0x%x FIS=%08x:%08x",
				readl(port_mmio + PORT_CMD_ISSUE),
				readl(port_mmio + PORT_SCR_ACT),
				le32_to_cpu(f[0]), le32_to_cpu(f[1]));
			ehi->err_mask |= AC_ERR_HSM;
			ehi->action |= ATA_EH_SOFTRESET;
			ata_port_freeze(ap);
		} else {
			if (!pp->ncq_saw_sdb)
				ata_port_printk(ap, KERN_INFO,
					"spurious SDB FIS %08x:%08x during NCQ, "
					"this message won't be printed again\n",
					le32_to_cpu(f[0]), le32_to_cpu(f[1]));
			pp->ncq_saw_sdb = 1;
		}
1283 1284
		known_irq = 1;
	}
1285

1286
	if (!known_irq)
T
Tejun Heo 已提交
1287
		ata_port_printk(ap, KERN_INFO, "spurious interrupt "
1288
				"(irq_stat 0x%x active_tag 0x%x sactive 0x%x)\n",
T
Tejun Heo 已提交
1289
				status, ap->active_tag, ap->sactive);
L
Linus Torvalds 已提交
1290 1291 1292 1293 1294 1295 1296
}

static void ahci_irq_clear(struct ata_port *ap)
{
	/* TODO */
}

1297
static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
L
Linus Torvalds 已提交
1298
{
J
Jeff Garzik 已提交
1299
	struct ata_host *host = dev_instance;
L
Linus Torvalds 已提交
1300 1301
	struct ahci_host_priv *hpriv;
	unsigned int i, handled = 0;
1302
	void __iomem *mmio;
L
Linus Torvalds 已提交
1303 1304 1305 1306
	u32 irq_stat, irq_ack = 0;

	VPRINTK("ENTER\n");

J
Jeff Garzik 已提交
1307
	hpriv = host->private_data;
T
Tejun Heo 已提交
1308
	mmio = host->iomap[AHCI_PCI_BAR];
L
Linus Torvalds 已提交
1309 1310 1311 1312 1313 1314 1315

	/* sigh.  0xffffffff is a valid return from h/w */
	irq_stat = readl(mmio + HOST_IRQ_STAT);
	irq_stat &= hpriv->port_map;
	if (!irq_stat)
		return IRQ_NONE;

J
Jeff Garzik 已提交
1316
        spin_lock(&host->lock);
L
Linus Torvalds 已提交
1317

J
Jeff Garzik 已提交
1318
        for (i = 0; i < host->n_ports; i++) {
L
Linus Torvalds 已提交
1319 1320
		struct ata_port *ap;

1321 1322 1323
		if (!(irq_stat & (1 << i)))
			continue;

J
Jeff Garzik 已提交
1324
		ap = host->ports[i];
1325
		if (ap) {
T
Tejun Heo 已提交
1326
			ahci_host_intr(ap);
1327 1328 1329
			VPRINTK("port %u\n", i);
		} else {
			VPRINTK("port %u (no irq)\n", i);
1330
			if (ata_ratelimit())
J
Jeff Garzik 已提交
1331
				dev_printk(KERN_WARNING, host->dev,
1332
					"interrupt on disabled port %u\n", i);
L
Linus Torvalds 已提交
1333
		}
1334 1335

		irq_ack |= (1 << i);
L
Linus Torvalds 已提交
1336 1337 1338 1339 1340 1341 1342
	}

	if (irq_ack) {
		writel(irq_ack, mmio + HOST_IRQ_STAT);
		handled = 1;
	}

J
Jeff Garzik 已提交
1343
	spin_unlock(&host->lock);
L
Linus Torvalds 已提交
1344 1345 1346 1347 1348 1349

	VPRINTK("EXIT\n");

	return IRQ_RETVAL(handled);
}

1350
static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
L
Linus Torvalds 已提交
1351 1352
{
	struct ata_port *ap = qc->ap;
1353
	void __iomem *port_mmio = ahci_port_base(ap);
L
Linus Torvalds 已提交
1354

T
Tejun Heo 已提交
1355 1356 1357
	if (qc->tf.protocol == ATA_PROT_NCQ)
		writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
	writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
L
Linus Torvalds 已提交
1358 1359 1360 1361 1362
	readl(port_mmio + PORT_CMD_ISSUE);	/* flush */

	return 0;
}

T
Tejun Heo 已提交
1363 1364
static void ahci_freeze(struct ata_port *ap)
{
1365
	void __iomem *port_mmio = ahci_port_base(ap);
T
Tejun Heo 已提交
1366 1367 1368 1369 1370 1371 1372

	/* turn IRQ off */
	writel(0, port_mmio + PORT_IRQ_MASK);
}

static void ahci_thaw(struct ata_port *ap)
{
T
Tejun Heo 已提交
1373
	void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
1374
	void __iomem *port_mmio = ahci_port_base(ap);
T
Tejun Heo 已提交
1375 1376 1377 1378 1379
	u32 tmp;

	/* clear IRQ */
	tmp = readl(port_mmio + PORT_IRQ_STAT);
	writel(tmp, port_mmio + PORT_IRQ_STAT);
1380
	writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
T
Tejun Heo 已提交
1381 1382 1383 1384 1385 1386 1387

	/* turn IRQ back on */
	writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
}

static void ahci_error_handler(struct ata_port *ap)
{
1388
	if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
T
Tejun Heo 已提交
1389
		/* restart engine */
1390 1391
		ahci_stop_engine(ap);
		ahci_start_engine(ap);
T
Tejun Heo 已提交
1392 1393 1394
	}

	/* perform recovery */
1395
	ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_hardreset,
1396
		  ahci_postreset);
T
Tejun Heo 已提交
1397 1398
}

1399 1400 1401 1402
static void ahci_vt8251_error_handler(struct ata_port *ap)
{
	if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
		/* restart engine */
1403 1404
		ahci_stop_engine(ap);
		ahci_start_engine(ap);
1405 1406 1407 1408 1409 1410 1411
	}

	/* perform recovery */
	ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
		  ahci_postreset);
}

T
Tejun Heo 已提交
1412 1413 1414 1415
static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;

1416
	if (qc->flags & ATA_QCFLAG_FAILED) {
T
Tejun Heo 已提交
1417
		/* make DMA engine forget about the failed command */
1418 1419
		ahci_stop_engine(ap);
		ahci_start_engine(ap);
T
Tejun Heo 已提交
1420 1421 1422
	}
}

1423
#ifdef CONFIG_PM
1424 1425 1426 1427 1428
static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
{
	const char *emsg = NULL;
	int rc;

1429
	rc = ahci_deinit_port(ap, &emsg);
1430
	if (rc == 0)
1431
		ahci_power_down(ap);
1432
	else {
1433
		ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
1434
		ahci_init_port(ap);
1435 1436 1437 1438 1439 1440 1441
	}

	return rc;
}

static int ahci_port_resume(struct ata_port *ap)
{
1442 1443
	ahci_power_up(ap);
	ahci_init_port(ap);
1444 1445 1446 1447 1448 1449

	return 0;
}

static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
{
J
Jeff Garzik 已提交
1450
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
T
Tejun Heo 已提交
1451
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469
	u32 ctl;

	if (mesg.event == PM_EVENT_SUSPEND) {
		/* AHCI spec rev1.1 section 8.3.3:
		 * Software must disable interrupts prior to requesting a
		 * transition of the HBA to D3 state.
		 */
		ctl = readl(mmio + HOST_CTL);
		ctl &= ~HOST_IRQ_EN;
		writel(ctl, mmio + HOST_CTL);
		readl(mmio + HOST_CTL); /* flush */
	}

	return ata_pci_device_suspend(pdev, mesg);
}

static int ahci_pci_device_resume(struct pci_dev *pdev)
{
J
Jeff Garzik 已提交
1470
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
1471 1472
	int rc;

1473 1474 1475
	rc = ata_pci_device_do_resume(pdev);
	if (rc)
		return rc;
1476 1477

	if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
1478
		rc = ahci_reset_controller(host);
1479 1480 1481
		if (rc)
			return rc;

1482
		ahci_init_controller(host);
1483 1484
	}

J
Jeff Garzik 已提交
1485
	ata_host_resume(host);
1486 1487 1488

	return 0;
}
1489
#endif
1490

1491 1492
static int ahci_port_start(struct ata_port *ap)
{
J
Jeff Garzik 已提交
1493
	struct device *dev = ap->host->dev;
1494 1495 1496 1497 1498
	struct ahci_port_priv *pp;
	void *mem;
	dma_addr_t mem_dma;
	int rc;

1499
	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1500 1501 1502 1503
	if (!pp)
		return -ENOMEM;

	rc = ata_pad_alloc(ap, dev);
1504
	if (rc)
1505 1506
		return rc;

1507 1508 1509
	mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
				  GFP_KERNEL);
	if (!mem)
1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540
		return -ENOMEM;
	memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);

	/*
	 * First item in chunk of DMA memory: 32-slot command table,
	 * 32 bytes each in size
	 */
	pp->cmd_slot = mem;
	pp->cmd_slot_dma = mem_dma;

	mem += AHCI_CMD_SLOT_SZ;
	mem_dma += AHCI_CMD_SLOT_SZ;

	/*
	 * Second item: Received-FIS area
	 */
	pp->rx_fis = mem;
	pp->rx_fis_dma = mem_dma;

	mem += AHCI_RX_FIS_SZ;
	mem_dma += AHCI_RX_FIS_SZ;

	/*
	 * Third item: data area for storing a single command
	 * and its scatter-gather table
	 */
	pp->cmd_tbl = mem;
	pp->cmd_tbl_dma = mem_dma;

	ap->private_data = pp;

1541
	/* power up port */
1542
	ahci_power_up(ap);
1543

1544
	/* initialize port */
1545
	ahci_init_port(ap);
1546 1547 1548 1549 1550 1551

	return 0;
}

static void ahci_port_stop(struct ata_port *ap)
{
1552 1553
	const char *emsg = NULL;
	int rc;
1554

1555
	/* de-initialize port */
1556
	rc = ahci_deinit_port(ap, &emsg);
1557 1558
	if (rc)
		ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
1559 1560
}

1561
static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
L
Linus Torvalds 已提交
1562 1563 1564 1565 1566 1567 1568 1569 1570
{
	int rc;

	if (using_dac &&
	    !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
		rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
		if (rc) {
			rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
			if (rc) {
1571 1572
				dev_printk(KERN_ERR, &pdev->dev,
					   "64-bit DMA enable failed\n");
L
Linus Torvalds 已提交
1573 1574 1575 1576 1577 1578
				return rc;
			}
		}
	} else {
		rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
1579 1580
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit DMA enable failed\n");
L
Linus Torvalds 已提交
1581 1582 1583 1584
			return rc;
		}
		rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
1585 1586
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit consistent DMA enable failed\n");
L
Linus Torvalds 已提交
1587 1588 1589 1590 1591 1592
			return rc;
		}
	}
	return 0;
}

1593
static void ahci_print_info(struct ata_host *host)
L
Linus Torvalds 已提交
1594
{
1595 1596 1597
	struct ahci_host_priv *hpriv = host->private_data;
	struct pci_dev *pdev = to_pci_dev(host->dev);
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
L
Linus Torvalds 已提交
1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615
	u32 vers, cap, impl, speed;
	const char *speed_s;
	u16 cc;
	const char *scc_s;

	vers = readl(mmio + HOST_VERSION);
	cap = hpriv->cap;
	impl = hpriv->port_map;

	speed = (cap >> 20) & 0xf;
	if (speed == 1)
		speed_s = "1.5";
	else if (speed == 2)
		speed_s = "3";
	else
		speed_s = "?";

	pci_read_config_word(pdev, 0x0a, &cc);
1616
	if (cc == PCI_CLASS_STORAGE_IDE)
L
Linus Torvalds 已提交
1617
		scc_s = "IDE";
1618
	else if (cc == PCI_CLASS_STORAGE_SATA)
L
Linus Torvalds 已提交
1619
		scc_s = "SATA";
1620
	else if (cc == PCI_CLASS_STORAGE_RAID)
L
Linus Torvalds 已提交
1621 1622 1623 1624
		scc_s = "RAID";
	else
		scc_s = "unknown";

1625 1626
	dev_printk(KERN_INFO, &pdev->dev,
		"AHCI %02x%02x.%02x%02x "
L
Linus Torvalds 已提交
1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640
		"%u slots %u ports %s Gbps 0x%x impl %s mode\n"
	       	,

	       	(vers >> 24) & 0xff,
	       	(vers >> 16) & 0xff,
	       	(vers >> 8) & 0xff,
	       	vers & 0xff,

		((cap >> 8) & 0x1f) + 1,
		(cap & 0x1f) + 1,
		speed_s,
		impl,
		scc_s);

1641 1642
	dev_printk(KERN_INFO, &pdev->dev,
		"flags: "
L
Linus Torvalds 已提交
1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663
	       	"%s%s%s%s%s%s"
	       	"%s%s%s%s%s%s%s\n"
	       	,

		cap & (1 << 31) ? "64bit " : "",
		cap & (1 << 30) ? "ncq " : "",
		cap & (1 << 28) ? "ilck " : "",
		cap & (1 << 27) ? "stag " : "",
		cap & (1 << 26) ? "pm " : "",
		cap & (1 << 25) ? "led " : "",

		cap & (1 << 24) ? "clo " : "",
		cap & (1 << 19) ? "nz " : "",
		cap & (1 << 18) ? "only " : "",
		cap & (1 << 17) ? "pmp " : "",
		cap & (1 << 15) ? "pio " : "",
		cap & (1 << 14) ? "slum " : "",
		cap & (1 << 13) ? "part " : ""
		);
}

1664
static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
L
Linus Torvalds 已提交
1665 1666
{
	static int printed_version;
1667 1668
	struct ata_port_info pi = ahci_port_info[ent->driver_data];
	const struct ata_port_info *ppi[] = { &pi, NULL };
1669
	struct device *dev = &pdev->dev;
L
Linus Torvalds 已提交
1670
	struct ahci_host_priv *hpriv;
1671 1672
	struct ata_host *host;
	int i, rc;
L
Linus Torvalds 已提交
1673 1674 1675

	VPRINTK("ENTER\n");

T
Tejun Heo 已提交
1676 1677
	WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);

L
Linus Torvalds 已提交
1678
	if (!printed_version++)
1679
		dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
L
Linus Torvalds 已提交
1680

1681
	/* acquire resources */
1682
	rc = pcim_enable_device(pdev);
L
Linus Torvalds 已提交
1683 1684 1685
	if (rc)
		return rc;

T
Tejun Heo 已提交
1686 1687
	rc = pcim_iomap_regions(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
	if (rc == -EBUSY)
1688
		pcim_pin_device(pdev);
T
Tejun Heo 已提交
1689
	if (rc)
1690
		return rc;
L
Linus Torvalds 已提交
1691

1692
	if (pci_enable_msi(pdev))
1693
		pci_intx(pdev, 1);
L
Linus Torvalds 已提交
1694

1695 1696 1697
	hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
	if (!hpriv)
		return -ENOMEM;
L
Linus Torvalds 已提交
1698

1699 1700
	/* save initial config */
	ahci_save_initial_config(pdev, &pi, hpriv);
L
Linus Torvalds 已提交
1701

1702 1703 1704
	/* prepare host */
	if (!(pi.flags & AHCI_FLAG_NO_NCQ) && (hpriv->cap & HOST_CAP_NCQ))
		pi.flags |= ATA_FLAG_NCQ;
L
Linus Torvalds 已提交
1705

1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721
	host = ata_host_alloc_pinfo(&pdev->dev, ppi, fls(hpriv->port_map));
	if (!host)
		return -ENOMEM;
	host->iomap = pcim_iomap_table(pdev);
	host->private_data = hpriv;

	for (i = 0; i < host->n_ports; i++) {
		if (hpriv->port_map & (1 << i)) {
			struct ata_port *ap = host->ports[i];
			void __iomem *port_mmio = ahci_port_base(ap);

			ap->ioaddr.cmd_addr = port_mmio;
			ap->ioaddr.scr_addr = port_mmio + PORT_SCR;
		} else
			host->ports[i]->ops = &ata_dummy_port_ops;
	}
1722

1723 1724
	/* initialize adapter */
	rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
L
Linus Torvalds 已提交
1725
	if (rc)
1726
		return rc;
L
Linus Torvalds 已提交
1727

1728 1729 1730
	rc = ahci_reset_controller(host);
	if (rc)
		return rc;
L
Linus Torvalds 已提交
1731

1732 1733
	ahci_init_controller(host);
	ahci_print_info(host);
L
Linus Torvalds 已提交
1734

1735 1736 1737
	pci_set_master(pdev);
	return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
				 &ahci_sht);
1738
}
L
Linus Torvalds 已提交
1739 1740 1741

static int __init ahci_init(void)
{
1742
	return pci_register_driver(&ahci_pci_driver);
L
Linus Torvalds 已提交
1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754
}

static void __exit ahci_exit(void)
{
	pci_unregister_driver(&ahci_pci_driver);
}


MODULE_AUTHOR("Jeff Garzik");
MODULE_DESCRIPTION("AHCI SATA low-level driver");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
1755
MODULE_VERSION(DRV_VERSION);
L
Linus Torvalds 已提交
1756 1757 1758

module_init(ahci_init);
module_exit(ahci_exit);