ahci.c 55.0 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *  ahci.c - AHCI SATA support
 *
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
 *  Maintained by:  Jeff Garzik <jgarzik@pobox.com>
 *    		    Please ALWAYS copy linux-ide@vger.kernel.org
 *		    on emails.
 *
 *  Copyright 2004-2005 Red Hat, Inc.
 *
 *
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 2, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *  GNU General Public License for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with this program; see the file COPYING.  If not, write to
 *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
 *
 *
 * libata documentation is available via 'make {ps|pdf}docs',
 * as Documentation/DocBook/libata.*
 *
 * AHCI hardware documentation:
L
Linus Torvalds 已提交
30
 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
31
 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
L
Linus Torvalds 已提交
32 33 34 35 36 37 38 39 40 41
 *
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
42
#include <linux/dma-mapping.h>
43
#include <linux/device.h>
L
Linus Torvalds 已提交
44
#include <scsi/scsi_host.h>
45
#include <scsi/scsi_cmnd.h>
L
Linus Torvalds 已提交
46 47 48
#include <linux/libata.h>

#define DRV_NAME	"ahci"
T
Tejun Heo 已提交
49
#define DRV_VERSION	"3.0"
L
Linus Torvalds 已提交
50 51 52 53


enum {
	AHCI_PCI_BAR		= 5,
54
	AHCI_MAX_PORTS		= 32,
L
Linus Torvalds 已提交
55 56
	AHCI_MAX_SG		= 168, /* hardware max is 64K */
	AHCI_DMA_BOUNDARY	= 0xffffffff,
57
	AHCI_USE_CLUSTERING	= 1,
T
Tejun Heo 已提交
58
	AHCI_MAX_CMDS		= 32,
59
	AHCI_CMD_SZ		= 32,
T
Tejun Heo 已提交
60
	AHCI_CMD_SLOT_SZ	= AHCI_MAX_CMDS * AHCI_CMD_SZ,
L
Linus Torvalds 已提交
61
	AHCI_RX_FIS_SZ		= 256,
62
	AHCI_CMD_TBL_CDB	= 0x40,
63 64 65 66
	AHCI_CMD_TBL_HDR_SZ	= 0x80,
	AHCI_CMD_TBL_SZ		= AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
	AHCI_CMD_TBL_AR_SZ	= AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
	AHCI_PORT_PRIV_DMA_SZ	= AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
L
Linus Torvalds 已提交
67 68 69 70
				  AHCI_RX_FIS_SZ,
	AHCI_IRQ_ON_SG		= (1 << 31),
	AHCI_CMD_ATAPI		= (1 << 5),
	AHCI_CMD_WRITE		= (1 << 6),
71
	AHCI_CMD_PREFETCH	= (1 << 7),
T
Tejun Heo 已提交
72 73
	AHCI_CMD_RESET		= (1 << 8),
	AHCI_CMD_CLR_BUSY	= (1 << 10),
L
Linus Torvalds 已提交
74 75

	RX_FIS_D2H_REG		= 0x40,	/* offset of D2H Register FIS data */
76
	RX_FIS_SDB		= 0x58, /* offset of SDB FIS data */
T
Tejun Heo 已提交
77
	RX_FIS_UNK		= 0x60, /* offset of Unknown FIS data */
L
Linus Torvalds 已提交
78 79

	board_ahci		= 0,
T
Tejun Heo 已提交
80 81 82 83
	board_ahci_vt8251	= 1,
	board_ahci_ign_iferr	= 2,
	board_ahci_sb600	= 3,
	board_ahci_mv		= 4,
L
Linus Torvalds 已提交
84 85 86 87 88 89 90 91 92 93 94 95 96 97

	/* global controller registers */
	HOST_CAP		= 0x00, /* host capabilities */
	HOST_CTL		= 0x04, /* global host control */
	HOST_IRQ_STAT		= 0x08, /* interrupt status */
	HOST_PORTS_IMPL		= 0x0c, /* bitmap of implemented ports */
	HOST_VERSION		= 0x10, /* AHCI spec. version compliancy */

	/* HOST_CTL bits */
	HOST_RESET		= (1 << 0),  /* reset controller; self-clear */
	HOST_IRQ_EN		= (1 << 1),  /* global IRQ enable */
	HOST_AHCI_EN		= (1 << 31), /* AHCI enabled */

	/* HOST_CAP bits */
98
	HOST_CAP_SSC		= (1 << 14), /* Slumber capable */
T
Tejun Heo 已提交
99
	HOST_CAP_PMP		= (1 << 17), /* Port Multiplier support */
T
Tejun Heo 已提交
100
	HOST_CAP_CLO		= (1 << 24), /* Command List Override support */
101
	HOST_CAP_SSS		= (1 << 27), /* Staggered Spin-up */
T
Tejun Heo 已提交
102
	HOST_CAP_SNTF		= (1 << 29), /* SNotification register */
103
	HOST_CAP_NCQ		= (1 << 30), /* Native Command Queueing */
104
	HOST_CAP_64		= (1 << 31), /* PCI DAC (64-bit DMA) support */
L
Linus Torvalds 已提交
105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120

	/* registers for each SATA port */
	PORT_LST_ADDR		= 0x00, /* command list DMA addr */
	PORT_LST_ADDR_HI	= 0x04, /* command list DMA addr hi */
	PORT_FIS_ADDR		= 0x08, /* FIS rx buf addr */
	PORT_FIS_ADDR_HI	= 0x0c, /* FIS rx buf addr hi */
	PORT_IRQ_STAT		= 0x10, /* interrupt status */
	PORT_IRQ_MASK		= 0x14, /* interrupt enable/disable mask */
	PORT_CMD		= 0x18, /* port command */
	PORT_TFDATA		= 0x20,	/* taskfile data */
	PORT_SIG		= 0x24,	/* device TF signature */
	PORT_CMD_ISSUE		= 0x38, /* command issue */
	PORT_SCR_STAT		= 0x28, /* SATA phy register: SStatus */
	PORT_SCR_CTL		= 0x2c, /* SATA phy register: SControl */
	PORT_SCR_ERR		= 0x30, /* SATA phy register: SError */
	PORT_SCR_ACT		= 0x34, /* SATA phy register: SActive */
T
Tejun Heo 已提交
121
	PORT_SCR_NTF		= 0x3c, /* SATA phy register: SNotification */
L
Linus Torvalds 已提交
122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142

	/* PORT_IRQ_{STAT,MASK} bits */
	PORT_IRQ_COLD_PRES	= (1 << 31), /* cold presence detect */
	PORT_IRQ_TF_ERR		= (1 << 30), /* task file error */
	PORT_IRQ_HBUS_ERR	= (1 << 29), /* host bus fatal error */
	PORT_IRQ_HBUS_DATA_ERR	= (1 << 28), /* host bus data error */
	PORT_IRQ_IF_ERR		= (1 << 27), /* interface fatal error */
	PORT_IRQ_IF_NONFATAL	= (1 << 26), /* interface non-fatal error */
	PORT_IRQ_OVERFLOW	= (1 << 24), /* xfer exhausted available S/G */
	PORT_IRQ_BAD_PMP	= (1 << 23), /* incorrect port multiplier */

	PORT_IRQ_PHYRDY		= (1 << 22), /* PhyRdy changed */
	PORT_IRQ_DEV_ILCK	= (1 << 7), /* device interlock */
	PORT_IRQ_CONNECT	= (1 << 6), /* port connect change status */
	PORT_IRQ_SG_DONE	= (1 << 5), /* descriptor processed */
	PORT_IRQ_UNK_FIS	= (1 << 4), /* unknown FIS rx'd */
	PORT_IRQ_SDB_FIS	= (1 << 3), /* Set Device Bits FIS rx'd */
	PORT_IRQ_DMAS_FIS	= (1 << 2), /* DMA Setup FIS rx'd */
	PORT_IRQ_PIOS_FIS	= (1 << 1), /* PIO Setup FIS rx'd */
	PORT_IRQ_D2H_REG_FIS	= (1 << 0), /* D2H Register FIS rx'd */

T
Tejun Heo 已提交
143 144 145
	PORT_IRQ_FREEZE		= PORT_IRQ_HBUS_ERR |
				  PORT_IRQ_IF_ERR |
				  PORT_IRQ_CONNECT |
146
				  PORT_IRQ_PHYRDY |
T
Tejun Heo 已提交
147 148
				  PORT_IRQ_UNK_FIS |
				  PORT_IRQ_BAD_PMP,
T
Tejun Heo 已提交
149 150 151 152 153 154
	PORT_IRQ_ERROR		= PORT_IRQ_FREEZE |
				  PORT_IRQ_TF_ERR |
				  PORT_IRQ_HBUS_DATA_ERR,
	DEF_PORT_IRQ		= PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
				  PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
				  PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
L
Linus Torvalds 已提交
155 156

	/* PORT_CMD bits */
157
	PORT_CMD_ATAPI		= (1 << 24), /* Device is ATAPI */
T
Tejun Heo 已提交
158
	PORT_CMD_PMP		= (1 << 17), /* PMP attached */
L
Linus Torvalds 已提交
159 160 161
	PORT_CMD_LIST_ON	= (1 << 15), /* cmd list DMA engine running */
	PORT_CMD_FIS_ON		= (1 << 14), /* FIS DMA engine running */
	PORT_CMD_FIS_RX		= (1 << 4), /* Enable FIS receive DMA engine */
T
Tejun Heo 已提交
162
	PORT_CMD_CLO		= (1 << 3), /* Command list override */
L
Linus Torvalds 已提交
163 164 165 166
	PORT_CMD_POWER_ON	= (1 << 2), /* Power up device */
	PORT_CMD_SPIN_UP	= (1 << 1), /* Spin up device */
	PORT_CMD_START		= (1 << 0), /* Enable port DMA engine */

167
	PORT_CMD_ICC_MASK	= (0xf << 28), /* i/f ICC state mask */
L
Linus Torvalds 已提交
168 169 170
	PORT_CMD_ICC_ACTIVE	= (0x1 << 28), /* Put i/f in active state */
	PORT_CMD_ICC_PARTIAL	= (0x2 << 28), /* Put i/f in partial state */
	PORT_CMD_ICC_SLUMBER	= (0x6 << 28), /* Put i/f in slumber state */
171

172 173 174 175 176 177 178
	/* hpriv->flags bits */
	AHCI_HFLAG_NO_NCQ		= (1 << 0),
	AHCI_HFLAG_IGN_IRQ_IF_ERR	= (1 << 1), /* ignore IRQ_IF_ERR */
	AHCI_HFLAG_IGN_SERR_INTERNAL	= (1 << 2), /* ignore SERR_INTERNAL */
	AHCI_HFLAG_32BIT_ONLY		= (1 << 3), /* force 32bit */
	AHCI_HFLAG_MV_PATA		= (1 << 4), /* PATA port */
	AHCI_HFLAG_NO_MSI		= (1 << 5), /* no PCI MSI */
T
Tejun Heo 已提交
179
	AHCI_HFLAG_NO_PMP		= (1 << 6), /* no PMP */
180

181
	/* ap->flags bits */
182
	AHCI_FLAG_NO_HOTPLUG		= (1 << 24), /* ignore PxSERR.DIAG.N */
T
Tejun Heo 已提交
183 184 185

	AHCI_FLAG_COMMON		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
					  ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
T
Tejun Heo 已提交
186
					  ATA_FLAG_ACPI_SATA | ATA_FLAG_AN,
187
	AHCI_LFLAG_COMMON		= ATA_LFLAG_SKIP_D2H_BSY,
L
Linus Torvalds 已提交
188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205
};

struct ahci_cmd_hdr {
	u32			opts;
	u32			status;
	u32			tbl_addr;
	u32			tbl_addr_hi;
	u32			reserved[4];
};

struct ahci_sg {
	u32			addr;
	u32			addr_hi;
	u32			reserved;
	u32			flags_size;
};

struct ahci_host_priv {
206
	unsigned int		flags;		/* AHCI_HFLAG_* */
207 208 209 210
	u32			cap;		/* cap to use */
	u32			port_map;	/* port map to use */
	u32			saved_cap;	/* saved initial cap */
	u32			saved_port_map;	/* saved initial port_map */
L
Linus Torvalds 已提交
211 212 213
};

struct ahci_port_priv {
T
Tejun Heo 已提交
214
	struct ata_link		*active_link;
L
Linus Torvalds 已提交
215 216 217 218 219 220
	struct ahci_cmd_hdr	*cmd_slot;
	dma_addr_t		cmd_slot_dma;
	void			*cmd_tbl;
	dma_addr_t		cmd_tbl_dma;
	void			*rx_fis;
	dma_addr_t		rx_fis_dma;
221 222 223
	/* for NCQ spurious interrupt analysis */
	unsigned int		ncq_saw_d2h:1;
	unsigned int		ncq_saw_dmas:1;
224
	unsigned int		ncq_saw_sdb:1;
225
	u32 			intr_mask;	/* interrupts to enable */
L
Linus Torvalds 已提交
226 227
};

228 229
static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
230
static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
231
static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
L
Linus Torvalds 已提交
232 233 234 235 236 237
static void ahci_irq_clear(struct ata_port *ap);
static int ahci_port_start(struct ata_port *ap);
static void ahci_port_stop(struct ata_port *ap);
static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
static void ahci_qc_prep(struct ata_queued_cmd *qc);
static u8 ahci_check_status(struct ata_port *ap);
T
Tejun Heo 已提交
238 239
static void ahci_freeze(struct ata_port *ap);
static void ahci_thaw(struct ata_port *ap);
T
Tejun Heo 已提交
240 241
static void ahci_pmp_attach(struct ata_port *ap);
static void ahci_pmp_detach(struct ata_port *ap);
T
Tejun Heo 已提交
242
static void ahci_error_handler(struct ata_port *ap);
243
static void ahci_vt8251_error_handler(struct ata_port *ap);
T
Tejun Heo 已提交
244
static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
245
static int ahci_port_resume(struct ata_port *ap);
246 247 248
static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl);
static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
			       u32 opts);
249
#ifdef CONFIG_PM
250 251 252
static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
static int ahci_pci_device_resume(struct pci_dev *pdev);
253
#endif
L
Linus Torvalds 已提交
254

255
static struct scsi_host_template ahci_sht = {
L
Linus Torvalds 已提交
256 257 258 259
	.module			= THIS_MODULE,
	.name			= DRV_NAME,
	.ioctl			= ata_scsi_ioctl,
	.queuecommand		= ata_scsi_queuecmd,
T
Tejun Heo 已提交
260 261
	.change_queue_depth	= ata_scsi_change_queue_depth,
	.can_queue		= AHCI_MAX_CMDS - 1,
L
Linus Torvalds 已提交
262 263 264 265 266 267 268 269
	.this_id		= ATA_SHT_THIS_ID,
	.sg_tablesize		= AHCI_MAX_SG,
	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,
	.emulated		= ATA_SHT_EMULATED,
	.use_clustering		= AHCI_USE_CLUSTERING,
	.proc_name		= DRV_NAME,
	.dma_boundary		= AHCI_DMA_BOUNDARY,
	.slave_configure	= ata_scsi_slave_config,
T
Tejun Heo 已提交
270
	.slave_destroy		= ata_scsi_slave_destroy,
L
Linus Torvalds 已提交
271 272 273
	.bios_param		= ata_std_bios_param,
};

J
Jeff Garzik 已提交
274
static const struct ata_port_operations ahci_ops = {
L
Linus Torvalds 已提交
275 276 277 278 279 280
	.check_status		= ahci_check_status,
	.check_altstatus	= ahci_check_status,
	.dev_select		= ata_noop_dev_select,

	.tf_read		= ahci_tf_read,

T
Tejun Heo 已提交
281
	.qc_defer		= sata_pmp_qc_defer_cmd_switch,
L
Linus Torvalds 已提交
282 283 284 285 286 287 288 289
	.qc_prep		= ahci_qc_prep,
	.qc_issue		= ahci_qc_issue,

	.irq_clear		= ahci_irq_clear,

	.scr_read		= ahci_scr_read,
	.scr_write		= ahci_scr_write,

T
Tejun Heo 已提交
290 291 292 293 294 295
	.freeze			= ahci_freeze,
	.thaw			= ahci_thaw,

	.error_handler		= ahci_error_handler,
	.post_internal_cmd	= ahci_post_internal_cmd,

T
Tejun Heo 已提交
296 297 298
	.pmp_attach		= ahci_pmp_attach,
	.pmp_detach		= ahci_pmp_detach,

299
#ifdef CONFIG_PM
300 301
	.port_suspend		= ahci_port_suspend,
	.port_resume		= ahci_port_resume,
302
#endif
303

L
Linus Torvalds 已提交
304 305 306 307
	.port_start		= ahci_port_start,
	.port_stop		= ahci_port_stop,
};

308 309 310 311 312 313 314
static const struct ata_port_operations ahci_vt8251_ops = {
	.check_status		= ahci_check_status,
	.check_altstatus	= ahci_check_status,
	.dev_select		= ata_noop_dev_select,

	.tf_read		= ahci_tf_read,

T
Tejun Heo 已提交
315
	.qc_defer		= sata_pmp_qc_defer_cmd_switch,
316 317 318 319 320 321 322 323 324 325 326 327 328 329
	.qc_prep		= ahci_qc_prep,
	.qc_issue		= ahci_qc_issue,

	.irq_clear		= ahci_irq_clear,

	.scr_read		= ahci_scr_read,
	.scr_write		= ahci_scr_write,

	.freeze			= ahci_freeze,
	.thaw			= ahci_thaw,

	.error_handler		= ahci_vt8251_error_handler,
	.post_internal_cmd	= ahci_post_internal_cmd,

T
Tejun Heo 已提交
330 331 332
	.pmp_attach		= ahci_pmp_attach,
	.pmp_detach		= ahci_pmp_detach,

333
#ifdef CONFIG_PM
334 335
	.port_suspend		= ahci_port_suspend,
	.port_resume		= ahci_port_resume,
336
#endif
337 338 339 340 341

	.port_start		= ahci_port_start,
	.port_stop		= ahci_port_stop,
};

342 343
#define AHCI_HFLAGS(flags)	.private_data	= (void *)(flags)

344
static const struct ata_port_info ahci_port_info[] = {
L
Linus Torvalds 已提交
345 346
	/* board_ahci */
	{
T
Tejun Heo 已提交
347
		.flags		= AHCI_FLAG_COMMON,
348
		.link_flags	= AHCI_LFLAG_COMMON,
349
		.pio_mask	= 0x1f, /* pio0-4 */
350
		.udma_mask	= ATA_UDMA6,
L
Linus Torvalds 已提交
351 352
		.port_ops	= &ahci_ops,
	},
353 354
	/* board_ahci_vt8251 */
	{
T
Tejun Heo 已提交
355
		AHCI_HFLAGS	(AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
356
		.flags		= AHCI_FLAG_COMMON,
357
		.link_flags	= AHCI_LFLAG_COMMON | ATA_LFLAG_HRST_TO_RESUME,
358
		.pio_mask	= 0x1f, /* pio0-4 */
359
		.udma_mask	= ATA_UDMA6,
360
		.port_ops	= &ahci_vt8251_ops,
361
	},
362 363
	/* board_ahci_ign_iferr */
	{
364 365
		AHCI_HFLAGS	(AHCI_HFLAG_IGN_IRQ_IF_ERR),
		.flags		= AHCI_FLAG_COMMON,
366
		.link_flags	= AHCI_LFLAG_COMMON,
367
		.pio_mask	= 0x1f, /* pio0-4 */
368
		.udma_mask	= ATA_UDMA6,
369 370
		.port_ops	= &ahci_ops,
	},
371 372
	/* board_ahci_sb600 */
	{
373
		AHCI_HFLAGS	(AHCI_HFLAG_IGN_SERR_INTERNAL |
T
Tejun Heo 已提交
374
				 AHCI_HFLAG_32BIT_ONLY | AHCI_HFLAG_NO_PMP),
375
		.flags		= AHCI_FLAG_COMMON,
376
		.link_flags	= AHCI_LFLAG_COMMON,
377
		.pio_mask	= 0x1f, /* pio0-4 */
378
		.udma_mask	= ATA_UDMA6,
379 380
		.port_ops	= &ahci_ops,
	},
381 382
	/* board_ahci_mv */
	{
383 384
		AHCI_HFLAGS	(AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
				 AHCI_HFLAG_MV_PATA),
385
		.flags		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
386
				  ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA,
387
		.link_flags	= AHCI_LFLAG_COMMON,
388 389 390 391
		.pio_mask	= 0x1f, /* pio0-4 */
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &ahci_ops,
	},
L
Linus Torvalds 已提交
392 393
};

394
static const struct pci_device_id ahci_pci_tbl[] = {
J
Jeff Garzik 已提交
395
	/* Intel */
396 397 398 399 400
	{ PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
	{ PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
	{ PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
	{ PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
	{ PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
401
	{ PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
402 403 404 405
	{ PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
	{ PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
	{ PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
	{ PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
T
Tejun Heo 已提交
406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422
	{ PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
	{ PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* ICH8 */
	{ PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
	{ PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
	{ PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
	{ PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
423 424
	{ PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
	{ PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
J
Jeff Garzik 已提交
425

426 427 428
	/* JMicron 360/1/3/5/6, match class to avoid IDE function */
	{ PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
	  PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
J
Jeff Garzik 已提交
429 430

	/* ATI */
431
	{ PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
H
henry su 已提交
432 433 434 435 436 437
	{ PCI_VDEVICE(ATI, 0x4390), board_ahci_sb600 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4391), board_ahci_sb600 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4392), board_ahci_sb600 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4393), board_ahci_sb600 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4394), board_ahci_sb600 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4395), board_ahci_sb600 }, /* ATI SB700/800 */
J
Jeff Garzik 已提交
438 439

	/* VIA */
440
	{ PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
T
Tejun Heo 已提交
441
	{ PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
J
Jeff Garzik 已提交
442 443

	/* NVIDIA */
444 445 446 447
	{ PCI_VDEVICE(NVIDIA, 0x044c), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x044d), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x044e), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x044f), board_ahci },		/* MCP65 */
448 449 450 451 452 453 454 455
	{ PCI_VDEVICE(NVIDIA, 0x045c), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x045d), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x045e), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x045f), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x0550), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0551), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0552), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0553), board_ahci },		/* MCP67 */
456 457 458 459 460 461 462 463
	{ PCI_VDEVICE(NVIDIA, 0x0554), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0555), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0556), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0557), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0558), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0559), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x055a), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x055b), board_ahci },		/* MCP67 */
464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487
	{ PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci },		/* MCP77 */
P
Peer Chen 已提交
488 489 490 491 492 493 494 495
	{ PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci },		/* MCP79 */
J
Jeff Garzik 已提交
496

J
Jeff Garzik 已提交
497
	/* SiS */
498 499 500
	{ PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
	{ PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
	{ PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
J
Jeff Garzik 已提交
501

502 503 504
	/* Marvell */
	{ PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv },	/* 6145 */

505 506
	/* Generic, PCI class code for AHCI */
	{ PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
507
	  PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
508

L
Linus Torvalds 已提交
509 510 511 512 513 514 515 516
	{ }	/* terminate list */
};


static struct pci_driver ahci_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= ahci_pci_tbl,
	.probe			= ahci_init_one,
517
	.remove			= ata_pci_remove_one,
518
#ifdef CONFIG_PM
519 520
	.suspend		= ahci_pci_device_suspend,
	.resume			= ahci_pci_device_resume,
521
#endif
L
Linus Torvalds 已提交
522 523 524
};


525 526 527 528 529
static inline int ahci_nr_ports(u32 cap)
{
	return (cap & 0x1f) + 1;
}

530 531
static inline void __iomem *__ahci_port_base(struct ata_host *host,
					     unsigned int port_no)
L
Linus Torvalds 已提交
532
{
533
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
534

535 536 537 538 539 540
	return mmio + 0x100 + (port_no * 0x80);
}

static inline void __iomem *ahci_port_base(struct ata_port *ap)
{
	return __ahci_port_base(ap->host, ap->port_no);
L
Linus Torvalds 已提交
541 542
}

543 544
/**
 *	ahci_save_initial_config - Save and fixup initial config values
545 546
 *	@pdev: target PCI device
 *	@hpriv: host private area to store config values
547 548 549 550 551 552 553 554 555 556 557
 *
 *	Some registers containing configuration info might be setup by
 *	BIOS and might be cleared on reset.  This function saves the
 *	initial values of those registers into @hpriv such that they
 *	can be restored after controller reset.
 *
 *	If inconsistent, config values are fixed up by this function.
 *
 *	LOCKING:
 *	None.
 */
558 559
static void ahci_save_initial_config(struct pci_dev *pdev,
				     struct ahci_host_priv *hpriv)
560
{
561
	void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
562
	u32 cap, port_map;
563
	int i;
564 565 566 567 568 569 570

	/* Values prefixed with saved_ are written back to host after
	 * reset.  Values without are used for driver operation.
	 */
	hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
	hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);

571
	/* some chips have errata preventing 64bit use */
572
	if ((cap & HOST_CAP_64) && (hpriv->flags & AHCI_HFLAG_32BIT_ONLY)) {
T
Tejun Heo 已提交
573 574 575 576 577
		dev_printk(KERN_INFO, &pdev->dev,
			   "controller can't do 64bit DMA, forcing 32bit\n");
		cap &= ~HOST_CAP_64;
	}

578
	if ((cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_NO_NCQ)) {
579 580 581 582 583
		dev_printk(KERN_INFO, &pdev->dev,
			   "controller can't do NCQ, turning off CAP_NCQ\n");
		cap &= ~HOST_CAP_NCQ;
	}

T
Tejun Heo 已提交
584 585 586 587 588 589
	if ((cap && HOST_CAP_PMP) && (hpriv->flags & AHCI_HFLAG_NO_PMP)) {
		dev_printk(KERN_INFO, &pdev->dev,
			   "controller can't do PMP, turning off CAP_PMP\n");
		cap &= ~HOST_CAP_PMP;
	}

590 591 592 593 594
	/*
	 * Temporary Marvell 6145 hack: PATA port presence
	 * is asserted through the standard AHCI port
	 * presence register, as bit 4 (counting from 0)
	 */
595
	if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
596 597 598 599 600 601 602 603
		dev_printk(KERN_ERR, &pdev->dev,
			   "MV_AHCI HACK: port_map %x -> %x\n",
			   hpriv->port_map,
			   hpriv->port_map & 0xf);

		port_map &= 0xf;
	}

604
	/* cross check port_map and cap.n_ports */
T
Tejun Heo 已提交
605
	if (port_map) {
606 607 608 609 610 611 612 613 614 615
		u32 tmp_port_map = port_map;
		int n_ports = ahci_nr_ports(cap);

		for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
			if (tmp_port_map & (1 << i)) {
				n_ports--;
				tmp_port_map &= ~(1 << i);
			}
		}

T
Tejun Heo 已提交
616 617
		/* If n_ports and port_map are inconsistent, whine and
		 * clear port_map and let it be generated from n_ports.
618
		 */
T
Tejun Heo 已提交
619
		if (n_ports || tmp_port_map) {
620
			dev_printk(KERN_WARNING, &pdev->dev,
621
				   "nr_ports (%u) and implemented port map "
T
Tejun Heo 已提交
622
				   "(0x%x) don't match, using nr_ports\n",
623
				   ahci_nr_ports(cap), port_map);
T
Tejun Heo 已提交
624 625 626 627 628 629
			port_map = 0;
		}
	}

	/* fabricate port_map from cap.nr_ports */
	if (!port_map) {
630
		port_map = (1 << ahci_nr_ports(cap)) - 1;
T
Tejun Heo 已提交
631 632 633 634 635
		dev_printk(KERN_WARNING, &pdev->dev,
			   "forcing PORTS_IMPL to 0x%x\n", port_map);

		/* write the fixed up value to the PI register */
		hpriv->saved_port_map = port_map;
636 637
	}

638 639 640 641 642 643 644
	/* record values to use during operation */
	hpriv->cap = cap;
	hpriv->port_map = port_map;
}

/**
 *	ahci_restore_initial_config - Restore initial config
645
 *	@host: target ATA host
646 647 648 649 650 651
 *
 *	Restore initial config stored by ahci_save_initial_config().
 *
 *	LOCKING:
 *	None.
 */
652
static void ahci_restore_initial_config(struct ata_host *host)
653
{
654 655 656
	struct ahci_host_priv *hpriv = host->private_data;
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];

657 658 659 660 661
	writel(hpriv->saved_cap, mmio + HOST_CAP);
	writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
	(void) readl(mmio + HOST_PORTS_IMPL);	/* flush */
}

T
Tejun Heo 已提交
662
static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
L
Linus Torvalds 已提交
663
{
T
Tejun Heo 已提交
664 665 666 667 668 669 670 671
	static const int offset[] = {
		[SCR_STATUS]		= PORT_SCR_STAT,
		[SCR_CONTROL]		= PORT_SCR_CTL,
		[SCR_ERROR]		= PORT_SCR_ERR,
		[SCR_ACTIVE]		= PORT_SCR_ACT,
		[SCR_NOTIFICATION]	= PORT_SCR_NTF,
	};
	struct ahci_host_priv *hpriv = ap->host->private_data;
L
Linus Torvalds 已提交
672

T
Tejun Heo 已提交
673 674 675
	if (sc_reg < ARRAY_SIZE(offset) &&
	    (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
		return offset[sc_reg];
676
	return 0;
L
Linus Torvalds 已提交
677 678
}

T
Tejun Heo 已提交
679
static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
L
Linus Torvalds 已提交
680
{
T
Tejun Heo 已提交
681 682 683 684 685 686
	void __iomem *port_mmio = ahci_port_base(ap);
	int offset = ahci_scr_offset(ap, sc_reg);

	if (offset) {
		*val = readl(port_mmio + offset);
		return 0;
L
Linus Torvalds 已提交
687
	}
T
Tejun Heo 已提交
688 689
	return -EINVAL;
}
L
Linus Torvalds 已提交
690

T
Tejun Heo 已提交
691 692 693 694 695 696 697 698 699 700
static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
{
	void __iomem *port_mmio = ahci_port_base(ap);
	int offset = ahci_scr_offset(ap, sc_reg);

	if (offset) {
		writel(val, port_mmio + offset);
		return 0;
	}
	return -EINVAL;
L
Linus Torvalds 已提交
701 702
}

703
static void ahci_start_engine(struct ata_port *ap)
704
{
705
	void __iomem *port_mmio = ahci_port_base(ap);
706 707
	u32 tmp;

708
	/* start DMA */
709
	tmp = readl(port_mmio + PORT_CMD);
710 711 712 713 714
	tmp |= PORT_CMD_START;
	writel(tmp, port_mmio + PORT_CMD);
	readl(port_mmio + PORT_CMD); /* flush */
}

715
static int ahci_stop_engine(struct ata_port *ap)
716
{
717
	void __iomem *port_mmio = ahci_port_base(ap);
718 719 720 721
	u32 tmp;

	tmp = readl(port_mmio + PORT_CMD);

722
	/* check if the HBA is idle */
723 724 725
	if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
		return 0;

726
	/* setting HBA to idle */
727 728 729
	tmp &= ~PORT_CMD_START;
	writel(tmp, port_mmio + PORT_CMD);

730
	/* wait for engine to stop. This could be as long as 500 msec */
731
	tmp = ata_wait_register(port_mmio + PORT_CMD,
732
				PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
733
	if (tmp & PORT_CMD_LIST_ON)
734 735 736 737 738
		return -EIO;

	return 0;
}

739
static void ahci_start_fis_rx(struct ata_port *ap)
740
{
741 742 743
	void __iomem *port_mmio = ahci_port_base(ap);
	struct ahci_host_priv *hpriv = ap->host->private_data;
	struct ahci_port_priv *pp = ap->private_data;
744 745 746
	u32 tmp;

	/* set FIS registers */
747 748 749 750
	if (hpriv->cap & HOST_CAP_64)
		writel((pp->cmd_slot_dma >> 16) >> 16,
		       port_mmio + PORT_LST_ADDR_HI);
	writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
751

752 753 754 755
	if (hpriv->cap & HOST_CAP_64)
		writel((pp->rx_fis_dma >> 16) >> 16,
		       port_mmio + PORT_FIS_ADDR_HI);
	writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
756 757 758 759 760 761 762 763 764 765

	/* enable FIS reception */
	tmp = readl(port_mmio + PORT_CMD);
	tmp |= PORT_CMD_FIS_RX;
	writel(tmp, port_mmio + PORT_CMD);

	/* flush */
	readl(port_mmio + PORT_CMD);
}

766
static int ahci_stop_fis_rx(struct ata_port *ap)
767
{
768
	void __iomem *port_mmio = ahci_port_base(ap);
769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784
	u32 tmp;

	/* disable FIS reception */
	tmp = readl(port_mmio + PORT_CMD);
	tmp &= ~PORT_CMD_FIS_RX;
	writel(tmp, port_mmio + PORT_CMD);

	/* wait for completion, spec says 500ms, give it 1000 */
	tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
				PORT_CMD_FIS_ON, 10, 1000);
	if (tmp & PORT_CMD_FIS_ON)
		return -EBUSY;

	return 0;
}

785
static void ahci_power_up(struct ata_port *ap)
786
{
787 788
	struct ahci_host_priv *hpriv = ap->host->private_data;
	void __iomem *port_mmio = ahci_port_base(ap);
789 790 791 792 793
	u32 cmd;

	cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;

	/* spin up device */
794
	if (hpriv->cap & HOST_CAP_SSS) {
795 796 797 798 799 800 801 802
		cmd |= PORT_CMD_SPIN_UP;
		writel(cmd, port_mmio + PORT_CMD);
	}

	/* wake up link */
	writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
}

803
#ifdef CONFIG_PM
804
static void ahci_power_down(struct ata_port *ap)
805
{
806 807
	struct ahci_host_priv *hpriv = ap->host->private_data;
	void __iomem *port_mmio = ahci_port_base(ap);
808 809
	u32 cmd, scontrol;

810
	if (!(hpriv->cap & HOST_CAP_SSS))
811
		return;
812

813 814 815 816
	/* put device into listen mode, first set PxSCTL.DET to 0 */
	scontrol = readl(port_mmio + PORT_SCR_CTL);
	scontrol &= ~0xf;
	writel(scontrol, port_mmio + PORT_SCR_CTL);
817

818 819 820 821
	/* then set PxCMD.SUD to 0 */
	cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
	cmd &= ~PORT_CMD_SPIN_UP;
	writel(cmd, port_mmio + PORT_CMD);
822
}
823
#endif
824

825
static void ahci_start_port(struct ata_port *ap)
826 827
{
	/* enable FIS reception */
828
	ahci_start_fis_rx(ap);
829 830

	/* enable DMA */
831
	ahci_start_engine(ap);
832 833
}

834
static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
835 836 837 838
{
	int rc;

	/* disable DMA */
839
	rc = ahci_stop_engine(ap);
840 841 842 843 844 845
	if (rc) {
		*emsg = "failed to stop engine";
		return rc;
	}

	/* disable FIS reception */
846
	rc = ahci_stop_fis_rx(ap);
847 848 849 850 851 852 853 854
	if (rc) {
		*emsg = "failed stop FIS RX";
		return rc;
	}

	return 0;
}

855
static int ahci_reset_controller(struct ata_host *host)
856
{
857 858
	struct pci_dev *pdev = to_pci_dev(host->dev);
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
859
	u32 tmp;
860

861 862 863
	/* we must be in AHCI mode, before using anything
	 * AHCI-specific, such as HOST_RESET.
	 */
864
	tmp = readl(mmio + HOST_CTL);
865 866 867 868
	if (!(tmp & HOST_AHCI_EN))
		writel(tmp | HOST_AHCI_EN, mmio + HOST_CTL);

	/* global controller reset */
869 870 871 872 873 874 875 876 877 878 879 880
	if ((tmp & HOST_RESET) == 0) {
		writel(tmp | HOST_RESET, mmio + HOST_CTL);
		readl(mmio + HOST_CTL); /* flush */
	}

	/* reset must complete within 1 second, or
	 * the hardware should be considered fried.
	 */
	ssleep(1);

	tmp = readl(mmio + HOST_CTL);
	if (tmp & HOST_RESET) {
881
		dev_printk(KERN_ERR, host->dev,
882 883 884 885
			   "controller reset failed (0x%x)\n", tmp);
		return -EIO;
	}

886
	/* turn on AHCI mode */
887 888
	writel(HOST_AHCI_EN, mmio + HOST_CTL);
	(void) readl(mmio + HOST_CTL);	/* flush */
889

890
	/* some registers might be cleared on reset.  restore initial values */
891
	ahci_restore_initial_config(host);
892 893 894 895 896 897 898 899 900 901 902 903 904

	if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
		u16 tmp16;

		/* configure PCS */
		pci_read_config_word(pdev, 0x92, &tmp16);
		tmp16 |= 0xf;
		pci_write_config_word(pdev, 0x92, tmp16);
	}

	return 0;
}

905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932
static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
			   int port_no, void __iomem *mmio,
			   void __iomem *port_mmio)
{
	const char *emsg = NULL;
	int rc;
	u32 tmp;

	/* make sure port is not active */
	rc = ahci_deinit_port(ap, &emsg);
	if (rc)
		dev_printk(KERN_WARNING, &pdev->dev,
			   "%s (%d)\n", emsg, rc);

	/* clear SError */
	tmp = readl(port_mmio + PORT_SCR_ERR);
	VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
	writel(tmp, port_mmio + PORT_SCR_ERR);

	/* clear port IRQ */
	tmp = readl(port_mmio + PORT_IRQ_STAT);
	VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
	if (tmp)
		writel(tmp, port_mmio + PORT_IRQ_STAT);

	writel(1 << port_no, mmio + HOST_IRQ_STAT);
}

933
static void ahci_init_controller(struct ata_host *host)
934
{
935
	struct ahci_host_priv *hpriv = host->private_data;
936 937
	struct pci_dev *pdev = to_pci_dev(host->dev);
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
938
	int i;
939
	void __iomem *port_mmio;
940 941
	u32 tmp;

942
	if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
943 944 945 946 947 948 949 950 951 952 953
		port_mmio = __ahci_port_base(host, 4);

		writel(0, port_mmio + PORT_IRQ_MASK);

		/* clear port IRQ */
		tmp = readl(port_mmio + PORT_IRQ_STAT);
		VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
		if (tmp)
			writel(tmp, port_mmio + PORT_IRQ_STAT);
	}

954 955
	for (i = 0; i < host->n_ports; i++) {
		struct ata_port *ap = host->ports[i];
956

957
		port_mmio = ahci_port_base(ap);
958
		if (ata_port_is_dummy(ap))
959 960
			continue;

961
		ahci_port_init(pdev, ap, i, mmio, port_mmio);
962 963 964 965 966 967 968 969 970
	}

	tmp = readl(mmio + HOST_CTL);
	VPRINTK("HOST_CTL 0x%x\n", tmp);
	writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
	tmp = readl(mmio + HOST_CTL);
	VPRINTK("HOST_CTL 0x%x\n", tmp);
}

971
static unsigned int ahci_dev_classify(struct ata_port *ap)
L
Linus Torvalds 已提交
972
{
973
	void __iomem *port_mmio = ahci_port_base(ap);
L
Linus Torvalds 已提交
974
	struct ata_taskfile tf;
975 976 977 978 979 980 981 982 983 984 985
	u32 tmp;

	tmp = readl(port_mmio + PORT_SIG);
	tf.lbah		= (tmp >> 24)	& 0xff;
	tf.lbam		= (tmp >> 16)	& 0xff;
	tf.lbal		= (tmp >> 8)	& 0xff;
	tf.nsect	= (tmp)		& 0xff;

	return ata_dev_classify(&tf);
}

T
Tejun Heo 已提交
986 987
static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
			       u32 opts)
988
{
T
Tejun Heo 已提交
989 990 991 992 993 994 995 996
	dma_addr_t cmd_tbl_dma;

	cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;

	pp->cmd_slot[tag].opts = cpu_to_le32(opts);
	pp->cmd_slot[tag].status = 0;
	pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
	pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
997 998
}

999
static int ahci_kick_engine(struct ata_port *ap, int force_restart)
T
Tejun Heo 已提交
1000
{
T
Tejun Heo 已提交
1001
	void __iomem *port_mmio = ap->ioaddr.cmd_addr;
J
Jeff Garzik 已提交
1002
	struct ahci_host_priv *hpriv = ap->host->private_data;
1003
	u32 tmp;
1004
	int busy, rc;
1005

1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025
	/* do we need to kick the port? */
	busy = ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ);
	if (!busy && !force_restart)
		return 0;

	/* stop engine */
	rc = ahci_stop_engine(ap);
	if (rc)
		goto out_restart;

	/* need to do CLO? */
	if (!busy) {
		rc = 0;
		goto out_restart;
	}

	if (!(hpriv->cap & HOST_CAP_CLO)) {
		rc = -EOPNOTSUPP;
		goto out_restart;
	}
1026

1027
	/* perform CLO */
1028 1029 1030 1031
	tmp = readl(port_mmio + PORT_CMD);
	tmp |= PORT_CMD_CLO;
	writel(tmp, port_mmio + PORT_CMD);

1032
	rc = 0;
1033 1034 1035
	tmp = ata_wait_register(port_mmio + PORT_CMD,
				PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
	if (tmp & PORT_CMD_CLO)
1036
		rc = -EIO;
1037

1038 1039 1040 1041
	/* restart engine */
 out_restart:
	ahci_start_engine(ap);
	return rc;
1042 1043
}

1044 1045 1046
static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
				struct ata_taskfile *tf, int is_cmd, u16 flags,
				unsigned long timeout_msec)
1047
{
1048
	const u32 cmd_fis_len = 5; /* five dwords */
T
Tejun Heo 已提交
1049
	struct ahci_port_priv *pp = ap->private_data;
1050
	void __iomem *port_mmio = ahci_port_base(ap);
1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073
	u8 *fis = pp->cmd_tbl;
	u32 tmp;

	/* prep the command */
	ata_tf_to_fis(tf, pmp, is_cmd, fis);
	ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));

	/* issue & wait */
	writel(1, port_mmio + PORT_CMD_ISSUE);

	if (timeout_msec) {
		tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1,
					1, timeout_msec);
		if (tmp & 0x1) {
			ahci_kick_engine(ap, 1);
			return -EBUSY;
		}
	} else
		readl(port_mmio + PORT_CMD_ISSUE);	/* flush */

	return 0;
}

T
Tejun Heo 已提交
1074
static int ahci_do_softreset(struct ata_link *link, unsigned int *class,
1075
			     int pmp, unsigned long deadline)
1076
{
T
Tejun Heo 已提交
1077
	struct ata_port *ap = link->ap;
T
Tejun Heo 已提交
1078
	const char *reason = NULL;
1079
	unsigned long now, msecs;
T
Tejun Heo 已提交
1080 1081 1082 1083 1084
	struct ata_taskfile tf;
	int rc;

	DPRINTK("ENTER\n");

T
Tejun Heo 已提交
1085
	if (ata_link_offline(link)) {
1086 1087 1088 1089 1090
		DPRINTK("PHY reports no device\n");
		*class = ATA_DEV_NONE;
		return 0;
	}

T
Tejun Heo 已提交
1091
	/* prepare for SRST (AHCI-1.1 10.4.1) */
1092 1093
	rc = ahci_kick_engine(ap, 1);
	if (rc)
T
Tejun Heo 已提交
1094
		ata_link_printk(link, KERN_WARNING,
1095
				"failed to reset engine (errno=%d)", rc);
T
Tejun Heo 已提交
1096

T
Tejun Heo 已提交
1097
	ata_tf_init(link->device, &tf);
T
Tejun Heo 已提交
1098 1099

	/* issue the first D2H Register FIS */
1100 1101 1102 1103 1104
	msecs = 0;
	now = jiffies;
	if (time_after(now, deadline))
		msecs = jiffies_to_msecs(deadline - now);

T
Tejun Heo 已提交
1105
	tf.ctl |= ATA_SRST;
1106
	if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
1107
				 AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
T
Tejun Heo 已提交
1108 1109 1110 1111 1112 1113 1114 1115 1116 1117
		rc = -EIO;
		reason = "1st FIS failed";
		goto fail;
	}

	/* spec says at least 5us, but be generous and sleep for 1ms */
	msleep(1);

	/* issue the second D2H Register FIS */
	tf.ctl &= ~ATA_SRST;
1118
	ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
T
Tejun Heo 已提交
1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129

	/* spec mandates ">= 2ms" before checking status.
	 * We wait 150ms, because that was the magic delay used for
	 * ATAPI devices in Hale Landis's ATADRVR, for the period of time
	 * between when the ATA command register is written, and then
	 * status is checked.  Because waiting for "a while" before
	 * checking status is fine, post SRST, we perform this magic
	 * delay here as well.
	 */
	msleep(150);

T
Tejun Heo 已提交
1130 1131 1132 1133 1134
	rc = ata_wait_ready(ap, deadline);
	/* link occupied, -ENODEV too is an error */
	if (rc) {
		reason = "device not ready";
		goto fail;
T
Tejun Heo 已提交
1135
	}
T
Tejun Heo 已提交
1136
	*class = ahci_dev_classify(ap);
T
Tejun Heo 已提交
1137 1138 1139 1140 1141

	DPRINTK("EXIT, class=%u\n", *class);
	return 0;

 fail:
T
Tejun Heo 已提交
1142
	ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
T
Tejun Heo 已提交
1143 1144 1145
	return rc;
}

T
Tejun Heo 已提交
1146
static int ahci_softreset(struct ata_link *link, unsigned int *class,
1147 1148
			  unsigned long deadline)
{
T
Tejun Heo 已提交
1149 1150 1151 1152 1153 1154
	int pmp = 0;

	if (link->ap->flags & ATA_FLAG_PMP)
		pmp = SATA_PMP_CTRL_PORT;

	return ahci_do_softreset(link, class, pmp, deadline);
1155 1156
}

T
Tejun Heo 已提交
1157
static int ahci_hardreset(struct ata_link *link, unsigned int *class,
1158
			  unsigned long deadline)
1159
{
T
Tejun Heo 已提交
1160
	struct ata_port *ap = link->ap;
1161 1162 1163
	struct ahci_port_priv *pp = ap->private_data;
	u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
	struct ata_taskfile tf;
1164 1165 1166
	int rc;

	DPRINTK("ENTER\n");
L
Linus Torvalds 已提交
1167

1168
	ahci_stop_engine(ap);
1169 1170

	/* clear D2H reception area to properly wait for D2H FIS */
T
Tejun Heo 已提交
1171
	ata_tf_init(link->device, &tf);
1172
	tf.command = 0x80;
1173
	ata_tf_to_fis(&tf, 0, 0, d2h_fis);
1174

T
Tejun Heo 已提交
1175
	rc = sata_std_hardreset(link, class, deadline);
1176

1177
	ahci_start_engine(ap);
L
Linus Torvalds 已提交
1178

T
Tejun Heo 已提交
1179
	if (rc == 0 && ata_link_online(link))
1180
		*class = ahci_dev_classify(ap);
T
Tejun Heo 已提交
1181
	if (rc != -EAGAIN && *class == ATA_DEV_UNKNOWN)
1182
		*class = ATA_DEV_NONE;
L
Linus Torvalds 已提交
1183

1184 1185 1186 1187
	DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
	return rc;
}

T
Tejun Heo 已提交
1188
static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
1189
				 unsigned long deadline)
1190
{
T
Tejun Heo 已提交
1191
	struct ata_port *ap = link->ap;
1192
	u32 serror;
1193 1194 1195 1196
	int rc;

	DPRINTK("ENTER\n");

1197
	ahci_stop_engine(ap);
1198

T
Tejun Heo 已提交
1199
	rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
1200
				 deadline);
1201 1202

	/* vt8251 needs SError cleared for the port to operate */
1203 1204
	ahci_scr_read(ap, SCR_ERROR, &serror);
	ahci_scr_write(ap, SCR_ERROR, serror);
1205

1206
	ahci_start_engine(ap);
1207 1208 1209 1210 1211 1212 1213 1214 1215

	DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);

	/* vt8251 doesn't clear BSY on signature FIS reception,
	 * request follow-up softreset.
	 */
	return rc ?: -EAGAIN;
}

T
Tejun Heo 已提交
1216
static void ahci_postreset(struct ata_link *link, unsigned int *class)
1217
{
T
Tejun Heo 已提交
1218
	struct ata_port *ap = link->ap;
1219
	void __iomem *port_mmio = ahci_port_base(ap);
1220 1221
	u32 new_tmp, tmp;

T
Tejun Heo 已提交
1222
	ata_std_postreset(link, class);
1223 1224 1225

	/* Make sure port's ATAPI bit is set appropriately */
	new_tmp = tmp = readl(port_mmio + PORT_CMD);
1226
	if (*class == ATA_DEV_ATAPI)
1227 1228 1229 1230 1231 1232 1233
		new_tmp |= PORT_CMD_ATAPI;
	else
		new_tmp &= ~PORT_CMD_ATAPI;
	if (new_tmp != tmp) {
		writel(new_tmp, port_mmio + PORT_CMD);
		readl(port_mmio + PORT_CMD); /* flush */
	}
L
Linus Torvalds 已提交
1234 1235
}

T
Tejun Heo 已提交
1236 1237 1238 1239 1240 1241
static int ahci_pmp_softreset(struct ata_link *link, unsigned int *class,
			      unsigned long deadline)
{
	return ahci_do_softreset(link, class, link->pmp, deadline);
}

L
Linus Torvalds 已提交
1242 1243
static u8 ahci_check_status(struct ata_port *ap)
{
T
Tejun Heo 已提交
1244
	void __iomem *mmio = ap->ioaddr.cmd_addr;
L
Linus Torvalds 已提交
1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256

	return readl(mmio + PORT_TFDATA) & 0xFF;
}

static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
{
	struct ahci_port_priv *pp = ap->private_data;
	u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;

	ata_tf_from_fis(d2h_fis, tf);
}

T
Tejun Heo 已提交
1257
static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
L
Linus Torvalds 已提交
1258
{
1259 1260
	struct scatterlist *sg;
	struct ahci_sg *ahci_sg;
1261
	unsigned int n_sg = 0;
L
Linus Torvalds 已提交
1262 1263 1264 1265 1266 1267

	VPRINTK("ENTER\n");

	/*
	 * Next, the S/G list.
	 */
T
Tejun Heo 已提交
1268
	ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
1269 1270 1271 1272 1273 1274 1275
	ata_for_each_sg(sg, qc) {
		dma_addr_t addr = sg_dma_address(sg);
		u32 sg_len = sg_dma_len(sg);

		ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
		ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
		ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
1276

1277
		ahci_sg++;
1278
		n_sg++;
L
Linus Torvalds 已提交
1279
	}
1280 1281

	return n_sg;
L
Linus Torvalds 已提交
1282 1283 1284 1285
}

static void ahci_qc_prep(struct ata_queued_cmd *qc)
{
1286 1287
	struct ata_port *ap = qc->ap;
	struct ahci_port_priv *pp = ap->private_data;
1288
	int is_atapi = is_atapi_taskfile(&qc->tf);
T
Tejun Heo 已提交
1289
	void *cmd_tbl;
L
Linus Torvalds 已提交
1290 1291
	u32 opts;
	const u32 cmd_fis_len = 5; /* five dwords */
1292
	unsigned int n_elem;
L
Linus Torvalds 已提交
1293 1294 1295 1296 1297

	/*
	 * Fill in command table information.  First, the header,
	 * a SATA Register - Host to Device command FIS.
	 */
T
Tejun Heo 已提交
1298 1299
	cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;

T
Tejun Heo 已提交
1300
	ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl);
1301
	if (is_atapi) {
T
Tejun Heo 已提交
1302 1303
		memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
		memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
1304
	}
L
Linus Torvalds 已提交
1305

1306 1307
	n_elem = 0;
	if (qc->flags & ATA_QCFLAG_DMAMAP)
T
Tejun Heo 已提交
1308
		n_elem = ahci_fill_sg(qc, cmd_tbl);
L
Linus Torvalds 已提交
1309

1310 1311 1312
	/*
	 * Fill in command slot information.
	 */
T
Tejun Heo 已提交
1313
	opts = cmd_fis_len | n_elem << 16 | (qc->dev->link->pmp << 12);
1314 1315 1316
	if (qc->tf.flags & ATA_TFLAG_WRITE)
		opts |= AHCI_CMD_WRITE;
	if (is_atapi)
1317
		opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
1318

T
Tejun Heo 已提交
1319
	ahci_fill_cmd_slot(pp, qc->tag, opts);
L
Linus Torvalds 已提交
1320 1321
}

T
Tejun Heo 已提交
1322
static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
L
Linus Torvalds 已提交
1323
{
1324
	struct ahci_host_priv *hpriv = ap->host->private_data;
T
Tejun Heo 已提交
1325
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
1326 1327 1328 1329
	struct ata_eh_info *host_ehi = &ap->link.eh_info;
	struct ata_link *link = NULL;
	struct ata_queued_cmd *active_qc;
	struct ata_eh_info *active_ehi;
T
Tejun Heo 已提交
1330
	u32 serror;
L
Linus Torvalds 已提交
1331

T
Tejun Heo 已提交
1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344
	/* determine active link */
	ata_port_for_each_link(link, ap)
		if (ata_link_active(link))
			break;
	if (!link)
		link = &ap->link;

	active_qc = ata_qc_from_tag(ap, link->active_tag);
	active_ehi = &link->eh_info;

	/* record irq stat */
	ata_ehi_clear_desc(host_ehi);
	ata_ehi_push_desc(host_ehi, "irq_stat 0x%08x", irq_stat);
L
Linus Torvalds 已提交
1345

T
Tejun Heo 已提交
1346
	/* AHCI needs SError cleared; otherwise, it might lock up */
1347
	ahci_scr_read(ap, SCR_ERROR, &serror);
T
Tejun Heo 已提交
1348
	ahci_scr_write(ap, SCR_ERROR, serror);
T
Tejun Heo 已提交
1349
	host_ehi->serror |= serror;
T
Tejun Heo 已提交
1350

1351
	/* some controllers set IRQ_IF_ERR on device errors, ignore it */
1352
	if (hpriv->flags & AHCI_HFLAG_IGN_IRQ_IF_ERR)
1353 1354
		irq_stat &= ~PORT_IRQ_IF_ERR;

1355
	if (irq_stat & PORT_IRQ_TF_ERR) {
T
Tejun Heo 已提交
1356 1357 1358 1359 1360 1361 1362 1363 1364
		/* If qc is active, charge it; otherwise, the active
		 * link.  There's no active qc on NCQ errors.  It will
		 * be determined by EH by reading log page 10h.
		 */
		if (active_qc)
			active_qc->err_mask |= AC_ERR_DEV;
		else
			active_ehi->err_mask |= AC_ERR_DEV;

1365
		if (hpriv->flags & AHCI_HFLAG_IGN_SERR_INTERNAL)
T
Tejun Heo 已提交
1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382
			host_ehi->serror &= ~SERR_INTERNAL;
	}

	if (irq_stat & PORT_IRQ_UNK_FIS) {
		u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);

		active_ehi->err_mask |= AC_ERR_HSM;
		active_ehi->action |= ATA_EH_SOFTRESET;
		ata_ehi_push_desc(active_ehi,
				  "unknown FIS %08x %08x %08x %08x" ,
				  unk[0], unk[1], unk[2], unk[3]);
	}

	if (ap->nr_pmp_links && (irq_stat & PORT_IRQ_BAD_PMP)) {
		active_ehi->err_mask |= AC_ERR_HSM;
		active_ehi->action |= ATA_EH_SOFTRESET;
		ata_ehi_push_desc(active_ehi, "incorrect PMP");
1383
	}
T
Tejun Heo 已提交
1384 1385

	if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
T
Tejun Heo 已提交
1386 1387 1388
		host_ehi->err_mask |= AC_ERR_HOST_BUS;
		host_ehi->action |= ATA_EH_SOFTRESET;
		ata_ehi_push_desc(host_ehi, "host bus error");
L
Linus Torvalds 已提交
1389 1390
	}

T
Tejun Heo 已提交
1391
	if (irq_stat & PORT_IRQ_IF_ERR) {
T
Tejun Heo 已提交
1392 1393 1394
		host_ehi->err_mask |= AC_ERR_ATA_BUS;
		host_ehi->action |= ATA_EH_SOFTRESET;
		ata_ehi_push_desc(host_ehi, "interface fatal error");
T
Tejun Heo 已提交
1395
	}
L
Linus Torvalds 已提交
1396

T
Tejun Heo 已提交
1397
	if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
T
Tejun Heo 已提交
1398 1399 1400
		ata_ehi_hotplugged(host_ehi);
		ata_ehi_push_desc(host_ehi, "%s",
			irq_stat & PORT_IRQ_CONNECT ?
T
Tejun Heo 已提交
1401 1402 1403 1404
			"connection status changed" : "PHY RDY changed");
	}

	/* okay, let's hand over to EH */
1405

T
Tejun Heo 已提交
1406 1407 1408 1409
	if (irq_stat & PORT_IRQ_FREEZE)
		ata_port_freeze(ap);
	else
		ata_port_abort(ap);
L
Linus Torvalds 已提交
1410 1411
}

1412
static void ahci_port_intr(struct ata_port *ap)
L
Linus Torvalds 已提交
1413
{
1414
	void __iomem *port_mmio = ap->ioaddr.cmd_addr;
T
Tejun Heo 已提交
1415
	struct ata_eh_info *ehi = &ap->link.eh_info;
1416
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
1417
	struct ahci_host_priv *hpriv = ap->host->private_data;
1418
	int resetting = !!(ap->pflags & ATA_PFLAG_RESETTING);
T
Tejun Heo 已提交
1419
	u32 status, qc_active;
1420
	int rc, known_irq = 0;
L
Linus Torvalds 已提交
1421 1422 1423 1424

	status = readl(port_mmio + PORT_IRQ_STAT);
	writel(status, port_mmio + PORT_IRQ_STAT);

1425 1426 1427 1428
	/* ignore BAD_PMP while resetting */
	if (unlikely(resetting))
		status &= ~PORT_IRQ_BAD_PMP;

T
Tejun Heo 已提交
1429 1430 1431
	if (unlikely(status & PORT_IRQ_ERROR)) {
		ahci_error_intr(ap, status);
		return;
L
Linus Torvalds 已提交
1432 1433
	}

1434
	if (status & PORT_IRQ_SDB_FIS) {
T
Tejun Heo 已提交
1435 1436 1437 1438 1439 1440 1441 1442
		/* If SNotification is available, leave notification
		 * handling to sata_async_notification().  If not,
		 * emulate it by snooping SDB FIS RX area.
		 *
		 * Snooping FIS RX area is probably cheaper than
		 * poking SNotification but some constrollers which
		 * implement SNotification, ICH9 for example, don't
		 * store AN SDB FIS into receive area.
1443
		 */
T
Tejun Heo 已提交
1444
		if (hpriv->cap & HOST_CAP_SNTF)
1445
			sata_async_notification(ap);
T
Tejun Heo 已提交
1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456
		else {
			/* If the 'N' bit in word 0 of the FIS is set,
			 * we just received asynchronous notification.
			 * Tell libata about it.
			 */
			const __le32 *f = pp->rx_fis + RX_FIS_SDB;
			u32 f0 = le32_to_cpu(f[0]);

			if (f0 & (1 << 15))
				sata_async_notification(ap);
		}
1457 1458
	}

T
Tejun Heo 已提交
1459 1460
	/* pp->active_link is valid iff any command is in flight */
	if (ap->qc_active && pp->active_link->sactive)
T
Tejun Heo 已提交
1461 1462 1463 1464 1465
		qc_active = readl(port_mmio + PORT_SCR_ACT);
	else
		qc_active = readl(port_mmio + PORT_CMD_ISSUE);

	rc = ata_qc_complete_multiple(ap, qc_active, NULL);
1466 1467 1468 1469 1470 1471 1472

	/* If resetting, spurious or invalid completions are expected,
	 * return unconditionally.
	 */
	if (resetting)
		return;

T
Tejun Heo 已提交
1473 1474 1475 1476 1477 1478 1479
	if (rc > 0)
		return;
	if (rc < 0) {
		ehi->err_mask |= AC_ERR_HSM;
		ehi->action |= ATA_EH_SOFTRESET;
		ata_port_freeze(ap);
		return;
L
Linus Torvalds 已提交
1480 1481
	}

1482
	/* hmmm... a spurious interrupt */
1483

1484 1485 1486
	/* if !NCQ, ignore.  No modern ATA device has broken HSM
	 * implementation for non-NCQ commands.
	 */
T
Tejun Heo 已提交
1487
	if (!ap->link.sactive)
T
Tejun Heo 已提交
1488 1489
		return;

1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507
	if (status & PORT_IRQ_D2H_REG_FIS) {
		if (!pp->ncq_saw_d2h)
			ata_port_printk(ap, KERN_INFO,
				"D2H reg with I during NCQ, "
				"this message won't be printed again\n");
		pp->ncq_saw_d2h = 1;
		known_irq = 1;
	}

	if (status & PORT_IRQ_DMAS_FIS) {
		if (!pp->ncq_saw_dmas)
			ata_port_printk(ap, KERN_INFO,
				"DMAS FIS during NCQ, "
				"this message won't be printed again\n");
		pp->ncq_saw_dmas = 1;
		known_irq = 1;
	}

1508
	if (status & PORT_IRQ_SDB_FIS) {
1509
		const __le32 *f = pp->rx_fis + RX_FIS_SDB;
1510

1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533
		if (le32_to_cpu(f[1])) {
			/* SDB FIS containing spurious completions
			 * might be dangerous, whine and fail commands
			 * with HSM violation.  EH will turn off NCQ
			 * after several such failures.
			 */
			ata_ehi_push_desc(ehi,
				"spurious completions during NCQ "
				"issue=0x%x SAct=0x%x FIS=%08x:%08x",
				readl(port_mmio + PORT_CMD_ISSUE),
				readl(port_mmio + PORT_SCR_ACT),
				le32_to_cpu(f[0]), le32_to_cpu(f[1]));
			ehi->err_mask |= AC_ERR_HSM;
			ehi->action |= ATA_EH_SOFTRESET;
			ata_port_freeze(ap);
		} else {
			if (!pp->ncq_saw_sdb)
				ata_port_printk(ap, KERN_INFO,
					"spurious SDB FIS %08x:%08x during NCQ, "
					"this message won't be printed again\n",
					le32_to_cpu(f[0]), le32_to_cpu(f[1]));
			pp->ncq_saw_sdb = 1;
		}
1534 1535
		known_irq = 1;
	}
1536

1537
	if (!known_irq)
T
Tejun Heo 已提交
1538
		ata_port_printk(ap, KERN_INFO, "spurious interrupt "
1539
				"(irq_stat 0x%x active_tag 0x%x sactive 0x%x)\n",
T
Tejun Heo 已提交
1540
				status, ap->link.active_tag, ap->link.sactive);
L
Linus Torvalds 已提交
1541 1542 1543 1544 1545 1546 1547
}

static void ahci_irq_clear(struct ata_port *ap)
{
	/* TODO */
}

1548
static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
L
Linus Torvalds 已提交
1549
{
J
Jeff Garzik 已提交
1550
	struct ata_host *host = dev_instance;
L
Linus Torvalds 已提交
1551 1552
	struct ahci_host_priv *hpriv;
	unsigned int i, handled = 0;
1553
	void __iomem *mmio;
L
Linus Torvalds 已提交
1554 1555 1556 1557
	u32 irq_stat, irq_ack = 0;

	VPRINTK("ENTER\n");

J
Jeff Garzik 已提交
1558
	hpriv = host->private_data;
T
Tejun Heo 已提交
1559
	mmio = host->iomap[AHCI_PCI_BAR];
L
Linus Torvalds 已提交
1560 1561 1562 1563 1564 1565 1566

	/* sigh.  0xffffffff is a valid return from h/w */
	irq_stat = readl(mmio + HOST_IRQ_STAT);
	irq_stat &= hpriv->port_map;
	if (!irq_stat)
		return IRQ_NONE;

1567
	spin_lock(&host->lock);
L
Linus Torvalds 已提交
1568

1569
	for (i = 0; i < host->n_ports; i++) {
L
Linus Torvalds 已提交
1570 1571
		struct ata_port *ap;

1572 1573 1574
		if (!(irq_stat & (1 << i)))
			continue;

J
Jeff Garzik 已提交
1575
		ap = host->ports[i];
1576
		if (ap) {
1577
			ahci_port_intr(ap);
1578 1579 1580
			VPRINTK("port %u\n", i);
		} else {
			VPRINTK("port %u (no irq)\n", i);
1581
			if (ata_ratelimit())
J
Jeff Garzik 已提交
1582
				dev_printk(KERN_WARNING, host->dev,
1583
					"interrupt on disabled port %u\n", i);
L
Linus Torvalds 已提交
1584
		}
1585 1586

		irq_ack |= (1 << i);
L
Linus Torvalds 已提交
1587 1588 1589 1590 1591 1592 1593
	}

	if (irq_ack) {
		writel(irq_ack, mmio + HOST_IRQ_STAT);
		handled = 1;
	}

J
Jeff Garzik 已提交
1594
	spin_unlock(&host->lock);
L
Linus Torvalds 已提交
1595 1596 1597 1598 1599 1600

	VPRINTK("EXIT\n");

	return IRQ_RETVAL(handled);
}

1601
static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
L
Linus Torvalds 已提交
1602 1603
{
	struct ata_port *ap = qc->ap;
1604
	void __iomem *port_mmio = ahci_port_base(ap);
T
Tejun Heo 已提交
1605 1606 1607 1608 1609 1610 1611
	struct ahci_port_priv *pp = ap->private_data;

	/* Keep track of the currently active link.  It will be used
	 * in completion path to determine whether NCQ phase is in
	 * progress.
	 */
	pp->active_link = qc->dev->link;
L
Linus Torvalds 已提交
1612

T
Tejun Heo 已提交
1613 1614 1615
	if (qc->tf.protocol == ATA_PROT_NCQ)
		writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
	writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
L
Linus Torvalds 已提交
1616 1617 1618 1619 1620
	readl(port_mmio + PORT_CMD_ISSUE);	/* flush */

	return 0;
}

T
Tejun Heo 已提交
1621 1622
static void ahci_freeze(struct ata_port *ap)
{
1623
	void __iomem *port_mmio = ahci_port_base(ap);
T
Tejun Heo 已提交
1624 1625 1626 1627 1628 1629 1630

	/* turn IRQ off */
	writel(0, port_mmio + PORT_IRQ_MASK);
}

static void ahci_thaw(struct ata_port *ap)
{
T
Tejun Heo 已提交
1631
	void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
1632
	void __iomem *port_mmio = ahci_port_base(ap);
T
Tejun Heo 已提交
1633
	u32 tmp;
1634
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
1635 1636 1637 1638

	/* clear IRQ */
	tmp = readl(port_mmio + PORT_IRQ_STAT);
	writel(tmp, port_mmio + PORT_IRQ_STAT);
1639
	writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
T
Tejun Heo 已提交
1640

1641 1642
	/* turn IRQ back on */
	writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
T
Tejun Heo 已提交
1643 1644 1645 1646
}

static void ahci_error_handler(struct ata_port *ap)
{
1647
	if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
T
Tejun Heo 已提交
1648
		/* restart engine */
1649 1650
		ahci_stop_engine(ap);
		ahci_start_engine(ap);
T
Tejun Heo 已提交
1651 1652 1653
	}

	/* perform recovery */
T
Tejun Heo 已提交
1654 1655 1656 1657
	sata_pmp_do_eh(ap, ata_std_prereset, ahci_softreset,
		       ahci_hardreset, ahci_postreset,
		       sata_pmp_std_prereset, ahci_pmp_softreset,
		       sata_pmp_std_hardreset, sata_pmp_std_postreset);
T
Tejun Heo 已提交
1658 1659
}

1660 1661 1662 1663
static void ahci_vt8251_error_handler(struct ata_port *ap)
{
	if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
		/* restart engine */
1664 1665
		ahci_stop_engine(ap);
		ahci_start_engine(ap);
1666 1667 1668 1669 1670 1671 1672
	}

	/* perform recovery */
	ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
		  ahci_postreset);
}

T
Tejun Heo 已提交
1673 1674 1675 1676
static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;

1677 1678 1679
	/* make DMA engine forget about the failed command */
	if (qc->flags & ATA_QCFLAG_FAILED)
		ahci_kick_engine(ap, 1);
T
Tejun Heo 已提交
1680 1681
}

T
Tejun Heo 已提交
1682 1683 1684
static void ahci_pmp_attach(struct ata_port *ap)
{
	void __iomem *port_mmio = ahci_port_base(ap);
1685
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
1686 1687 1688 1689 1690
	u32 cmd;

	cmd = readl(port_mmio + PORT_CMD);
	cmd |= PORT_CMD_PMP;
	writel(cmd, port_mmio + PORT_CMD);
1691 1692 1693

	pp->intr_mask |= PORT_IRQ_BAD_PMP;
	writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
T
Tejun Heo 已提交
1694 1695 1696 1697 1698
}

static void ahci_pmp_detach(struct ata_port *ap)
{
	void __iomem *port_mmio = ahci_port_base(ap);
1699
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
1700 1701 1702 1703 1704
	u32 cmd;

	cmd = readl(port_mmio + PORT_CMD);
	cmd &= ~PORT_CMD_PMP;
	writel(cmd, port_mmio + PORT_CMD);
1705 1706 1707

	pp->intr_mask &= ~PORT_IRQ_BAD_PMP;
	writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
T
Tejun Heo 已提交
1708 1709
}

1710 1711 1712 1713 1714
static int ahci_port_resume(struct ata_port *ap)
{
	ahci_power_up(ap);
	ahci_start_port(ap);

T
Tejun Heo 已提交
1715 1716 1717 1718 1719
	if (ap->nr_pmp_links)
		ahci_pmp_attach(ap);
	else
		ahci_pmp_detach(ap);

1720 1721 1722
	return 0;
}

1723
#ifdef CONFIG_PM
1724 1725 1726 1727 1728
static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
{
	const char *emsg = NULL;
	int rc;

1729
	rc = ahci_deinit_port(ap, &emsg);
1730
	if (rc == 0)
1731
		ahci_power_down(ap);
1732
	else {
1733
		ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
1734
		ahci_start_port(ap);
1735 1736 1737 1738 1739 1740 1741
	}

	return rc;
}

static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
{
J
Jeff Garzik 已提交
1742
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
T
Tejun Heo 已提交
1743
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761
	u32 ctl;

	if (mesg.event == PM_EVENT_SUSPEND) {
		/* AHCI spec rev1.1 section 8.3.3:
		 * Software must disable interrupts prior to requesting a
		 * transition of the HBA to D3 state.
		 */
		ctl = readl(mmio + HOST_CTL);
		ctl &= ~HOST_IRQ_EN;
		writel(ctl, mmio + HOST_CTL);
		readl(mmio + HOST_CTL); /* flush */
	}

	return ata_pci_device_suspend(pdev, mesg);
}

static int ahci_pci_device_resume(struct pci_dev *pdev)
{
J
Jeff Garzik 已提交
1762
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
1763 1764
	int rc;

1765 1766 1767
	rc = ata_pci_device_do_resume(pdev);
	if (rc)
		return rc;
1768 1769

	if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
1770
		rc = ahci_reset_controller(host);
1771 1772 1773
		if (rc)
			return rc;

1774
		ahci_init_controller(host);
1775 1776
	}

J
Jeff Garzik 已提交
1777
	ata_host_resume(host);
1778 1779 1780

	return 0;
}
1781
#endif
1782

1783 1784
static int ahci_port_start(struct ata_port *ap)
{
J
Jeff Garzik 已提交
1785
	struct device *dev = ap->host->dev;
1786 1787 1788 1789 1790
	struct ahci_port_priv *pp;
	void *mem;
	dma_addr_t mem_dma;
	int rc;

1791
	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1792 1793 1794 1795
	if (!pp)
		return -ENOMEM;

	rc = ata_pad_alloc(ap, dev);
1796
	if (rc)
1797 1798
		return rc;

1799 1800 1801
	mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
				  GFP_KERNEL);
	if (!mem)
1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830
		return -ENOMEM;
	memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);

	/*
	 * First item in chunk of DMA memory: 32-slot command table,
	 * 32 bytes each in size
	 */
	pp->cmd_slot = mem;
	pp->cmd_slot_dma = mem_dma;

	mem += AHCI_CMD_SLOT_SZ;
	mem_dma += AHCI_CMD_SLOT_SZ;

	/*
	 * Second item: Received-FIS area
	 */
	pp->rx_fis = mem;
	pp->rx_fis_dma = mem_dma;

	mem += AHCI_RX_FIS_SZ;
	mem_dma += AHCI_RX_FIS_SZ;

	/*
	 * Third item: data area for storing a single command
	 * and its scatter-gather table
	 */
	pp->cmd_tbl = mem;
	pp->cmd_tbl_dma = mem_dma;

1831
	/*
1832 1833 1834
	 * Save off initial list of interrupts to be enabled.
	 * This could be changed later
	 */
1835 1836
	pp->intr_mask = DEF_PORT_IRQ;

1837 1838
	ap->private_data = pp;

1839 1840
	/* engage engines, captain */
	return ahci_port_resume(ap);
1841 1842 1843 1844
}

static void ahci_port_stop(struct ata_port *ap)
{
1845 1846
	const char *emsg = NULL;
	int rc;
1847

1848
	/* de-initialize port */
1849
	rc = ahci_deinit_port(ap, &emsg);
1850 1851
	if (rc)
		ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
1852 1853
}

1854
static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
L
Linus Torvalds 已提交
1855 1856 1857 1858 1859 1860 1861 1862 1863
{
	int rc;

	if (using_dac &&
	    !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
		rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
		if (rc) {
			rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
			if (rc) {
1864 1865
				dev_printk(KERN_ERR, &pdev->dev,
					   "64-bit DMA enable failed\n");
L
Linus Torvalds 已提交
1866 1867 1868 1869 1870 1871
				return rc;
			}
		}
	} else {
		rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
1872 1873
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit DMA enable failed\n");
L
Linus Torvalds 已提交
1874 1875 1876 1877
			return rc;
		}
		rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
1878 1879
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit consistent DMA enable failed\n");
L
Linus Torvalds 已提交
1880 1881 1882 1883 1884 1885
			return rc;
		}
	}
	return 0;
}

1886
static void ahci_print_info(struct ata_host *host)
L
Linus Torvalds 已提交
1887
{
1888 1889 1890
	struct ahci_host_priv *hpriv = host->private_data;
	struct pci_dev *pdev = to_pci_dev(host->dev);
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
L
Linus Torvalds 已提交
1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908
	u32 vers, cap, impl, speed;
	const char *speed_s;
	u16 cc;
	const char *scc_s;

	vers = readl(mmio + HOST_VERSION);
	cap = hpriv->cap;
	impl = hpriv->port_map;

	speed = (cap >> 20) & 0xf;
	if (speed == 1)
		speed_s = "1.5";
	else if (speed == 2)
		speed_s = "3";
	else
		speed_s = "?";

	pci_read_config_word(pdev, 0x0a, &cc);
1909
	if (cc == PCI_CLASS_STORAGE_IDE)
L
Linus Torvalds 已提交
1910
		scc_s = "IDE";
1911
	else if (cc == PCI_CLASS_STORAGE_SATA)
L
Linus Torvalds 已提交
1912
		scc_s = "SATA";
1913
	else if (cc == PCI_CLASS_STORAGE_RAID)
L
Linus Torvalds 已提交
1914 1915 1916 1917
		scc_s = "RAID";
	else
		scc_s = "unknown";

1918 1919
	dev_printk(KERN_INFO, &pdev->dev,
		"AHCI %02x%02x.%02x%02x "
L
Linus Torvalds 已提交
1920
		"%u slots %u ports %s Gbps 0x%x impl %s mode\n"
1921
		,
L
Linus Torvalds 已提交
1922

1923 1924 1925 1926
		(vers >> 24) & 0xff,
		(vers >> 16) & 0xff,
		(vers >> 8) & 0xff,
		vers & 0xff,
L
Linus Torvalds 已提交
1927 1928 1929 1930 1931 1932 1933

		((cap >> 8) & 0x1f) + 1,
		(cap & 0x1f) + 1,
		speed_s,
		impl,
		scc_s);

1934 1935
	dev_printk(KERN_INFO, &pdev->dev,
		"flags: "
T
Tejun Heo 已提交
1936 1937
		"%s%s%s%s%s%s%s"
		"%s%s%s%s%s%s%s\n"
1938
		,
L
Linus Torvalds 已提交
1939 1940 1941

		cap & (1 << 31) ? "64bit " : "",
		cap & (1 << 30) ? "ncq " : "",
T
Tejun Heo 已提交
1942
		cap & (1 << 29) ? "sntf " : "",
L
Linus Torvalds 已提交
1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957
		cap & (1 << 28) ? "ilck " : "",
		cap & (1 << 27) ? "stag " : "",
		cap & (1 << 26) ? "pm " : "",
		cap & (1 << 25) ? "led " : "",

		cap & (1 << 24) ? "clo " : "",
		cap & (1 << 19) ? "nz " : "",
		cap & (1 << 18) ? "only " : "",
		cap & (1 << 17) ? "pmp " : "",
		cap & (1 << 15) ? "pio " : "",
		cap & (1 << 14) ? "slum " : "",
		cap & (1 << 13) ? "part " : ""
		);
}

1958
static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
L
Linus Torvalds 已提交
1959 1960
{
	static int printed_version;
1961 1962
	struct ata_port_info pi = ahci_port_info[ent->driver_data];
	const struct ata_port_info *ppi[] = { &pi, NULL };
1963
	struct device *dev = &pdev->dev;
L
Linus Torvalds 已提交
1964
	struct ahci_host_priv *hpriv;
1965 1966
	struct ata_host *host;
	int i, rc;
L
Linus Torvalds 已提交
1967 1968 1969

	VPRINTK("ENTER\n");

T
Tejun Heo 已提交
1970 1971
	WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);

L
Linus Torvalds 已提交
1972
	if (!printed_version++)
1973
		dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
L
Linus Torvalds 已提交
1974

1975
	/* acquire resources */
1976
	rc = pcim_enable_device(pdev);
L
Linus Torvalds 已提交
1977 1978 1979
	if (rc)
		return rc;

T
Tejun Heo 已提交
1980 1981
	rc = pcim_iomap_regions(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
	if (rc == -EBUSY)
1982
		pcim_pin_device(pdev);
T
Tejun Heo 已提交
1983
	if (rc)
1984
		return rc;
L
Linus Torvalds 已提交
1985

1986 1987 1988
	hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
	if (!hpriv)
		return -ENOMEM;
1989 1990 1991 1992
	hpriv->flags |= (unsigned long)pi.private_data;

	if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
		pci_intx(pdev, 1);
L
Linus Torvalds 已提交
1993

1994
	/* save initial config */
1995
	ahci_save_initial_config(pdev, hpriv);
L
Linus Torvalds 已提交
1996

1997
	/* prepare host */
1998
	if (hpriv->cap & HOST_CAP_NCQ)
1999
		pi.flags |= ATA_FLAG_NCQ;
L
Linus Torvalds 已提交
2000

T
Tejun Heo 已提交
2001 2002 2003
	if (hpriv->cap & HOST_CAP_PMP)
		pi.flags |= ATA_FLAG_PMP;

2004 2005 2006 2007 2008 2009 2010
	host = ata_host_alloc_pinfo(&pdev->dev, ppi, fls(hpriv->port_map));
	if (!host)
		return -ENOMEM;
	host->iomap = pcim_iomap_table(pdev);
	host->private_data = hpriv;

	for (i = 0; i < host->n_ports; i++) {
2011 2012
		struct ata_port *ap = host->ports[i];
		void __iomem *port_mmio = ahci_port_base(ap);
2013

2014 2015 2016 2017
		ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
		ata_port_pbar_desc(ap, AHCI_PCI_BAR,
				   0x100 + ap->port_no * 0x80, "port");

2018
		/* standard SATA port setup */
T
Tejun Heo 已提交
2019
		if (hpriv->port_map & (1 << i))
2020
			ap->ioaddr.cmd_addr = port_mmio;
2021 2022 2023 2024

		/* disabled/not-implemented port */
		else
			ap->ops = &ata_dummy_port_ops;
2025
	}
2026

2027 2028
	/* initialize adapter */
	rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
L
Linus Torvalds 已提交
2029
	if (rc)
2030
		return rc;
L
Linus Torvalds 已提交
2031

2032 2033 2034
	rc = ahci_reset_controller(host);
	if (rc)
		return rc;
L
Linus Torvalds 已提交
2035

2036 2037
	ahci_init_controller(host);
	ahci_print_info(host);
L
Linus Torvalds 已提交
2038

2039 2040 2041
	pci_set_master(pdev);
	return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
				 &ahci_sht);
2042
}
L
Linus Torvalds 已提交
2043 2044 2045

static int __init ahci_init(void)
{
2046
	return pci_register_driver(&ahci_pci_driver);
L
Linus Torvalds 已提交
2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058
}

static void __exit ahci_exit(void)
{
	pci_unregister_driver(&ahci_pci_driver);
}


MODULE_AUTHOR("Jeff Garzik");
MODULE_DESCRIPTION("AHCI SATA low-level driver");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
2059
MODULE_VERSION(DRV_VERSION);
L
Linus Torvalds 已提交
2060 2061 2062

module_init(ahci_init);
module_exit(ahci_exit);