ata_piix.c 40.0 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39
 *    ata_piix.c - Intel PATA/SATA controllers
 *
 *    Maintained by:  Jeff Garzik <jgarzik@pobox.com>
 *    		    Please ALWAYS copy linux-ide@vger.kernel.org
 *		    on emails.
 *
 *
 *	Copyright 2003-2005 Red Hat Inc
 *	Copyright 2003-2005 Jeff Garzik
 *
 *
 *	Copyright header from piix.c:
 *
 *  Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
 *  Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
 *  Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
 *
 *
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 2, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *  GNU General Public License for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with this program; see the file COPYING.  If not, write to
 *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
 *
 *
 *  libata documentation is available via 'make {ps|pdf}docs',
 *  as Documentation/DocBook/libata.*
 *
 *  Hardware documentation available at http://developer.intel.com/
 *
A
Alan Cox 已提交
40 41 42
 * Documentation
 *	Publically available from Intel web site. Errata documentation
 * is also publically available. As an aide to anyone hacking on this
43
 * driver the list of errata that are relevant is below, going back to
A
Alan Cox 已提交
44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
 * PIIX4. Older device documentation is now a bit tricky to find.
 *
 * The chipsets all follow very much the same design. The orginal Triton
 * series chipsets do _not_ support independant device timings, but this
 * is fixed in Triton II. With the odd mobile exception the chips then
 * change little except in gaining more modes until SATA arrives. This
 * driver supports only the chips with independant timing (that is those
 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
 * for the early chip drivers.
 *
 * Errata of note:
 *
 * Unfixable
 *	PIIX4    errata #9	- Only on ultra obscure hw
 *	ICH3	 errata #13     - Not observed to affect real hw
 *				  by Intel
 *
 * Things we must deal with
 *	PIIX4	errata #10	- BM IDE hang with non UDMA
 *				  (must stop/start dma to recover)
 *	440MX   errata #15	- As PIIX4 errata #10
 *	PIIX4	errata #15	- Must not read control registers
 * 				  during a PIO transfer
 *	440MX   errata #13	- As PIIX4 errata #15
 *	ICH2	errata #21	- DMA mode 0 doesn't work right
 *	ICH0/1  errata #55	- As ICH2 errata #21
 *	ICH2	spec c #9	- Extra operations needed to handle
 *				  drive hotswap [NOT YET SUPPORTED]
 *	ICH2    spec c #20	- IDE PRD must not cross a 64K boundary
 *				  and must be dword aligned
 *	ICH2    spec c #24	- UDMA mode 4,5 t85/86 should be 6ns not 3.3
 *
 * Should have been BIOS fixed:
 *	450NX:	errata #19	- DMA hangs on old 450NX
 *	450NX:  errata #20	- DMA hangs on old 450NX
 *	450NX:  errata #25	- Corruption with DMA on old 450NX
 *	ICH3    errata #15      - IDE deadlock under high load
 *				  (BIOS must set dev 31 fn 0 bit 23)
 *	ICH3	errata #18	- Don't use native mode
L
Linus Torvalds 已提交
83 84 85 86 87 88 89 90
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
91
#include <linux/device.h>
L
Linus Torvalds 已提交
92 93
#include <scsi/scsi_host.h>
#include <linux/libata.h>
94
#include <linux/dmi.h>
L
Linus Torvalds 已提交
95 96

#define DRV_NAME	"ata_piix"
J
Jeff Garzik 已提交
97
#define DRV_VERSION	"2.12"
L
Linus Torvalds 已提交
98 99 100 101 102

enum {
	PIIX_IOCFG		= 0x54, /* IDE I/O configuration register */
	ICH5_PMR		= 0x90, /* port mapping register */
	ICH5_PCS		= 0x92,	/* port control and status */
103
	PIIX_SCC		= 0x0A, /* sub-class code register */
L
Linus Torvalds 已提交
104

105
	PIIX_FLAG_SCR		= (1 << 26), /* SCR available */
106 107
	PIIX_FLAG_AHCI		= (1 << 27), /* AHCI possible */
	PIIX_FLAG_CHECKINTR	= (1 << 28), /* make sure PCI INTx enabled */
L
Linus Torvalds 已提交
108

109 110
	PIIX_PATA_FLAGS		= ATA_FLAG_SLAVE_POSS,
	PIIX_SATA_FLAGS		= ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
T
Tejun Heo 已提交
111

L
Linus Torvalds 已提交
112 113 114
	/* combined mode.  if set, PATA is channel 0.
	 * if clear, PATA is channel 1.
	 */
115 116
	PIIX_PORT_ENABLED	= (1 << 0),
	PIIX_PORT_PRESENT	= (1 << 4),
L
Linus Torvalds 已提交
117 118 119 120

	PIIX_80C_PRI		= (1 << 5) | (1 << 4),
	PIIX_80C_SEC		= (1 << 7) | (1 << 6),

121 122 123 124 125 126 127 128 129
	/* constants for mapping table */
	P0			= 0,  /* port 0 */
	P1			= 1,  /* port 1 */
	P2			= 2,  /* port 2 */
	P3			= 3,  /* port 3 */
	IDE			= -1, /* IDE */
	NA			= -2, /* not avaliable */
	RV			= -3, /* reserved */

130
	PIIX_AHCI_DEVICE	= 6,
131 132 133

	/* host->flags bits */
	PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
L
Linus Torvalds 已提交
134 135
};

136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153
enum piix_controller_ids {
	/* controller IDs */
	piix_pata_mwdma,	/* PIIX3 MWDMA only */
	piix_pata_33,		/* PIIX4 at 33Mhz */
	ich_pata_33,		/* ICH up to UDMA 33 only */
	ich_pata_66,		/* ICH up to 66 Mhz */
	ich_pata_100,		/* ICH up to UDMA 100 */
	ich5_sata,
	ich6_sata,
	ich6_sata_ahci,
	ich6m_sata_ahci,
	ich8_sata_ahci,
	ich8_2port_sata,
	ich8m_apple_sata_ahci,	/* locks up on second port enable */
	tolapai_sata_ahci,
	piix_pata_vmw,			/* PIIX4 for VMware, spurious DMA_ERR */
};

154 155
struct piix_map_db {
	const u32 mask;
156
	const u16 port_enable;
157 158 159
	const int map[][4];
};

160 161 162 163
struct piix_host_priv {
	const int *map;
};

164 165
static int piix_init_one(struct pci_dev *pdev,
			 const struct pci_device_id *ent);
166
static void piix_pata_error_handler(struct ata_port *ap);
167 168 169
static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
A
Alan Cox 已提交
170
static int ich_pata_cable_detect(struct ata_port *ap);
171
static u8 piix_vmw_bmdma_status(struct ata_port *ap);
172 173 174 175
#ifdef CONFIG_PM
static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
static int piix_pci_device_resume(struct pci_dev *pdev);
#endif
L
Linus Torvalds 已提交
176 177 178

static unsigned int in_module_init = 1;

179
static const struct pci_device_id piix_pci_tbl[] = {
A
Alan 已提交
180 181
	/* Intel PIIX3 for the 430HX etc */
	{ 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
182 183
	/* VMware ICH4 */
	{ 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208
	/* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
	/* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
	{ 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
	/* Intel PIIX4 */
	{ 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
	/* Intel PIIX4 */
	{ 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
	/* Intel PIIX */
	{ 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
	/* Intel ICH (i810, i815, i840) UDMA 66*/
	{ 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
	/* Intel ICH0 : UDMA 33*/
	{ 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
	/* Intel ICH2M */
	{ 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
	{ 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/*  Intel ICH3M */
	{ 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* Intel ICH3 (E7500/1) UDMA 100 */
	{ 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
	{ 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	{ 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* Intel ICH5 */
209
	{ 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
210 211
	/* C-ICH (i810E2) */
	{ 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
212
	/* ESB (855GME/875P + 6300ESB) UDMA 100  */
213 214 215 216
	{ 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* ICH6 (and 6) (i915) UDMA 100 */
	{ 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* ICH7/7-R (i945, i975) UDMA 100*/
217
	{ 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
218
	{ 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
219 220
	/* ICH8 Mobile PATA Controller */
	{ 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
L
Linus Torvalds 已提交
221 222 223 224 225

	/* NOTE: The following PCI ids must be kept in sync with the
	 * list in drivers/pci/quirks.c.
	 */

226
	/* 82801EB (ICH5) */
L
Linus Torvalds 已提交
227
	{ 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
228
	/* 82801EB (ICH5) */
L
Linus Torvalds 已提交
229
	{ 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
230
	/* 6300ESB (ICH5 variant with broken PCS present bits) */
231
	{ 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
232
	/* 6300ESB pretending RAID */
233
	{ 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
234
	/* 82801FB/FW (ICH6/ICH6W) */
L
Linus Torvalds 已提交
235
	{ 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
236
	/* 82801FR/FRW (ICH6R/ICH6RW) */
237
	{ 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
238 239 240
	/* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
	{ 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
	/* 82801GB/GR/GH (ICH7, identical to ICH6) */
241
	{ 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
242
	/* 2801GBM/GHM (ICH7M, identical to ICH6M) */
243
	{ 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
244
	/* Enterprise Southbridge 2 (631xESB/632xESB) */
245
	{ 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
246
	/* SATA Controller 1 IDE (ICH8) */
247
	{ 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
248
	/* SATA Controller 2 IDE (ICH8) */
T
Tejun Heo 已提交
249
	{ 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
250
	/* Mobile SATA Controller IDE (ICH8M) */
251
	{ 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
252 253
	/* Mobile SATA Controller IDE (ICH8M), Apple */
	{ 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata_ahci },
254 255 256
	/* SATA Controller IDE (ICH9) */
	{ 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
	/* SATA Controller IDE (ICH9) */
T
Tejun Heo 已提交
257
	{ 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
258
	/* SATA Controller IDE (ICH9) */
T
Tejun Heo 已提交
259
	{ 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
260
	/* SATA Controller IDE (ICH9M) */
T
Tejun Heo 已提交
261
	{ 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
262
	/* SATA Controller IDE (ICH9M) */
T
Tejun Heo 已提交
263
	{ 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
264 265
	/* SATA Controller IDE (ICH9M) */
	{ 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
266 267
	/* SATA Controller IDE (Tolapai) */
	{ 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata_ahci },
L
Linus Torvalds 已提交
268 269 270 271 272 273 274 275 276

	{ }	/* terminate list */
};

static struct pci_driver piix_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= piix_pci_tbl,
	.probe			= piix_init_one,
	.remove			= ata_pci_remove_one,
277
#ifdef CONFIG_PM
278 279
	.suspend		= piix_pci_device_suspend,
	.resume			= piix_pci_device_resume,
280
#endif
L
Linus Torvalds 已提交
281 282
};

283
static struct scsi_host_template piix_sht = {
L
Linus Torvalds 已提交
284 285 286 287 288 289 290 291 292 293 294 295 296
	.module			= THIS_MODULE,
	.name			= DRV_NAME,
	.ioctl			= ata_scsi_ioctl,
	.queuecommand		= ata_scsi_queuecmd,
	.can_queue		= ATA_DEF_QUEUE,
	.this_id		= ATA_SHT_THIS_ID,
	.sg_tablesize		= LIBATA_MAX_PRD,
	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,
	.emulated		= ATA_SHT_EMULATED,
	.use_clustering		= ATA_SHT_USE_CLUSTERING,
	.proc_name		= DRV_NAME,
	.dma_boundary		= ATA_DMA_BOUNDARY,
	.slave_configure	= ata_scsi_slave_config,
T
Tejun Heo 已提交
297
	.slave_destroy		= ata_scsi_slave_destroy,
L
Linus Torvalds 已提交
298 299 300
	.bios_param		= ata_std_bios_param,
};

J
Jeff Garzik 已提交
301
static const struct ata_port_operations piix_pata_ops = {
L
Linus Torvalds 已提交
302 303
	.set_piomode		= piix_set_piomode,
	.set_dmamode		= piix_set_dmamode,
304
	.mode_filter		= ata_pci_default_filter,
L
Linus Torvalds 已提交
305 306 307 308 309 310 311 312 313 314 315 316 317

	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

	.bmdma_setup		= ata_bmdma_setup,
	.bmdma_start		= ata_bmdma_start,
	.bmdma_stop		= ata_bmdma_stop,
	.bmdma_status		= ata_bmdma_status,
	.qc_prep		= ata_qc_prep,
	.qc_issue		= ata_qc_issue_prot,
T
Tejun Heo 已提交
318
	.data_xfer		= ata_data_xfer,
L
Linus Torvalds 已提交
319

T
Tejun Heo 已提交
320 321
	.freeze			= ata_bmdma_freeze,
	.thaw			= ata_bmdma_thaw,
322
	.error_handler		= piix_pata_error_handler,
T
Tejun Heo 已提交
323
	.post_internal_cmd	= ata_bmdma_post_internal_cmd,
A
Alan Cox 已提交
324
	.cable_detect		= ata_cable_40wire,
L
Linus Torvalds 已提交
325 326 327

	.irq_handler		= ata_interrupt,
	.irq_clear		= ata_bmdma_irq_clear,
328
	.irq_on			= ata_irq_on,
L
Linus Torvalds 已提交
329 330 331 332

	.port_start		= ata_port_start,
};

333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349
static const struct ata_port_operations ich_pata_ops = {
	.set_piomode		= piix_set_piomode,
	.set_dmamode		= ich_set_dmamode,
	.mode_filter		= ata_pci_default_filter,

	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

	.bmdma_setup		= ata_bmdma_setup,
	.bmdma_start		= ata_bmdma_start,
	.bmdma_stop		= ata_bmdma_stop,
	.bmdma_status		= ata_bmdma_status,
	.qc_prep		= ata_qc_prep,
	.qc_issue		= ata_qc_issue_prot,
T
Tejun Heo 已提交
350
	.data_xfer		= ata_data_xfer,
351 352 353

	.freeze			= ata_bmdma_freeze,
	.thaw			= ata_bmdma_thaw,
A
Alan Cox 已提交
354
	.error_handler		= piix_pata_error_handler,
355
	.post_internal_cmd	= ata_bmdma_post_internal_cmd,
A
Alan Cox 已提交
356
	.cable_detect		= ich_pata_cable_detect,
357 358 359

	.irq_handler		= ata_interrupt,
	.irq_clear		= ata_bmdma_irq_clear,
360
	.irq_on			= ata_irq_on,
361 362 363 364

	.port_start		= ata_port_start,
};

J
Jeff Garzik 已提交
365
static const struct ata_port_operations piix_sata_ops = {
L
Linus Torvalds 已提交
366 367 368 369 370 371 372 373 374 375 376 377
	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

	.bmdma_setup		= ata_bmdma_setup,
	.bmdma_start		= ata_bmdma_start,
	.bmdma_stop		= ata_bmdma_stop,
	.bmdma_status		= ata_bmdma_status,
	.qc_prep		= ata_qc_prep,
	.qc_issue		= ata_qc_issue_prot,
T
Tejun Heo 已提交
378
	.data_xfer		= ata_data_xfer,
L
Linus Torvalds 已提交
379

T
Tejun Heo 已提交
380 381
	.freeze			= ata_bmdma_freeze,
	.thaw			= ata_bmdma_thaw,
A
Alan Cox 已提交
382
	.error_handler		= ata_bmdma_error_handler,
T
Tejun Heo 已提交
383
	.post_internal_cmd	= ata_bmdma_post_internal_cmd,
L
Linus Torvalds 已提交
384 385 386

	.irq_handler		= ata_interrupt,
	.irq_clear		= ata_bmdma_irq_clear,
387
	.irq_on			= ata_irq_on,
L
Linus Torvalds 已提交
388 389 390 391

	.port_start		= ata_port_start,
};

392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423
static const struct ata_port_operations piix_vmw_ops = {
	.set_piomode		= piix_set_piomode,
	.set_dmamode		= piix_set_dmamode,
	.mode_filter		= ata_pci_default_filter,

	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

	.bmdma_setup		= ata_bmdma_setup,
	.bmdma_start		= ata_bmdma_start,
	.bmdma_stop		= ata_bmdma_stop,
	.bmdma_status		= piix_vmw_bmdma_status,
	.qc_prep		= ata_qc_prep,
	.qc_issue		= ata_qc_issue_prot,
	.data_xfer		= ata_data_xfer,

	.freeze			= ata_bmdma_freeze,
	.thaw			= ata_bmdma_thaw,
	.error_handler		= piix_pata_error_handler,
	.post_internal_cmd	= ata_bmdma_post_internal_cmd,
	.cable_detect		= ata_cable_40wire,

	.irq_handler		= ata_interrupt,
	.irq_clear		= ata_bmdma_irq_clear,
	.irq_on			= ata_irq_on,

	.port_start		= ata_port_start,
};

424
static const struct piix_map_db ich5_map_db = {
425
	.mask = 0x7,
426
	.port_enable = 0x3,
427 428 429 430 431 432 433 434 435 436 437 438 439
	.map = {
		/* PM   PS   SM   SS       MAP  */
		{  P0,  NA,  P1,  NA }, /* 000b */
		{  P1,  NA,  P0,  NA }, /* 001b */
		{  RV,  RV,  RV,  RV },
		{  RV,  RV,  RV,  RV },
		{  P0,  P1, IDE, IDE }, /* 100b */
		{  P1,  P0, IDE, IDE }, /* 101b */
		{ IDE, IDE,  P0,  P1 }, /* 110b */
		{ IDE, IDE,  P1,  P0 }, /* 111b */
	},
};

440
static const struct piix_map_db ich6_map_db = {
441
	.mask = 0x3,
442
	.port_enable = 0xf,
443 444
	.map = {
		/* PM   PS   SM   SS       MAP */
T
Tejun Heo 已提交
445
		{  P0,  P2,  P1,  P3 }, /* 00b */
446 447 448 449 450 451
		{ IDE, IDE,  P1,  P3 }, /* 01b */
		{  P0,  P2, IDE, IDE }, /* 10b */
		{  RV,  RV,  RV,  RV },
	},
};

452
static const struct piix_map_db ich6m_map_db = {
453
	.mask = 0x3,
454
	.port_enable = 0x5,
455 456

	/* Map 01b isn't specified in the doc but some notebooks use
457 458
	 * it anyway.  MAP 01b have been spotted on both ICH6M and
	 * ICH7M.
459 460 461
	 */
	.map = {
		/* PM   PS   SM   SS       MAP */
462
		{  P0,  P2,  NA,  NA }, /* 00b */
463 464 465 466 467 468
		{ IDE, IDE,  P1,  P3 }, /* 01b */
		{  P0,  P2, IDE, IDE }, /* 10b */
		{  RV,  RV,  RV,  RV },
	},
};

469 470
static const struct piix_map_db ich8_map_db = {
	.mask = 0x3,
471
	.port_enable = 0xf,
472 473
	.map = {
		/* PM   PS   SM   SS       MAP */
474
		{  P0,  P2,  P1,  P3 }, /* 00b (hardwired when in AHCI) */
475
		{  RV,  RV,  RV,  RV },
T
Tejun Heo 已提交
476
		{  P0,  P2, IDE, IDE }, /* 10b (IDE mode) */
477 478 479 480
		{  RV,  RV,  RV,  RV },
	},
};

T
Tejun Heo 已提交
481
static const struct piix_map_db ich8_2port_map_db = {
J
Jason Gaston 已提交
482 483 484 485 486 487 488 489 490
	.mask = 0x3,
	.port_enable = 0x3,
	.map = {
		/* PM   PS   SM   SS       MAP */
		{  P0,  NA,  P1,  NA }, /* 00b */
		{  RV,  RV,  RV,  RV }, /* 01b */
		{  RV,  RV,  RV,  RV }, /* 10b */
		{  RV,  RV,  RV,  RV },
	},
491 492
};

493 494 495 496 497 498 499 500 501 502 503 504
static const struct piix_map_db ich8m_apple_map_db = {
	.mask = 0x3,
	.port_enable = 0x1,
	.map = {
		/* PM   PS   SM   SS       MAP */
		{  P0,  NA,  NA,  NA }, /* 00b */
		{  RV,  RV,  RV,  RV },
		{  P0,  P2, IDE, IDE }, /* 10b */
		{  RV,  RV,  RV,  RV },
	},
};

T
Tejun Heo 已提交
505
static const struct piix_map_db tolapai_map_db = {
506 507 508 509 510 511 512 513 514 515 516
	.mask = 0x3,
	.port_enable = 0x3,
	.map = {
		/* PM   PS   SM   SS       MAP */
		{  P0,  NA,  P1,  NA }, /* 00b */
		{  RV,  RV,  RV,  RV }, /* 01b */
		{  RV,  RV,  RV,  RV }, /* 10b */
		{  RV,  RV,  RV,  RV },
	},
};

517 518 519 520 521
static const struct piix_map_db *piix_map_db_table[] = {
	[ich5_sata]		= &ich5_map_db,
	[ich6_sata]		= &ich6_map_db,
	[ich6_sata_ahci]	= &ich6_map_db,
	[ich6m_sata_ahci]	= &ich6m_map_db,
522
	[ich8_sata_ahci]	= &ich8_map_db,
T
Tejun Heo 已提交
523
	[ich8_2port_sata]	= &ich8_2port_map_db,
524
	[ich8m_apple_sata_ahci]	= &ich8m_apple_map_db,
525
	[tolapai_sata_ahci]	= &tolapai_map_db,
526 527
};

L
Linus Torvalds 已提交
528
static struct ata_port_info piix_port_info[] = {
T
Tejun Heo 已提交
529 530 531 532 533 534 535 536 537
	[piix_pata_mwdma] = 	/* PIIX3 MWDMA only */
	{
		.sht		= &piix_sht,
		.flags		= PIIX_PATA_FLAGS,
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
		.port_ops	= &piix_pata_ops,
	},

538
	[piix_pata_33] =	/* PIIX4 at 33MHz */
539 540
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
541
		.flags		= PIIX_PATA_FLAGS,
542
		.pio_mask	= 0x1f,	/* pio0-4 */
543
		.mwdma_mask	= 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
544 545 546 547
		.udma_mask	= ATA_UDMA_MASK_40C,
		.port_ops	= &piix_pata_ops,
	},

548
	[ich_pata_33] = 	/* ICH0 - ICH at 33Mhz*/
549 550
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
551
		.flags		= PIIX_PATA_FLAGS,
552 553 554 555 556
		.pio_mask 	= 0x1f,	/* pio 0-4 */
		.mwdma_mask	= 0x06, /* Check: maybe 0x07  */
		.udma_mask	= ATA_UDMA2, /* UDMA33 */
		.port_ops	= &ich_pata_ops,
	},
557 558

	[ich_pata_66] = 	/* ICH controllers up to 66MHz */
L
Linus Torvalds 已提交
559 560
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
561
		.flags		= PIIX_PATA_FLAGS,
562 563 564 565 566
		.pio_mask 	= 0x1f,	/* pio 0-4 */
		.mwdma_mask	= 0x06, /* MWDMA0 is broken on chip */
		.udma_mask	= ATA_UDMA4,
		.port_ops	= &ich_pata_ops,
	},
567

568
	[ich_pata_100] =
569 570
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
571
		.flags		= PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
L
Linus Torvalds 已提交
572 573
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x06, /* mwdma1-2 */
574 575
		.udma_mask	= ATA_UDMA5, /* udma0-5 */
		.port_ops	= &ich_pata_ops,
L
Linus Torvalds 已提交
576 577
	},

578
	[ich5_sata] =
L
Linus Torvalds 已提交
579 580
	{
		.sht		= &piix_sht,
581
		.flags		= PIIX_SATA_FLAGS,
L
Linus Torvalds 已提交
582 583
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x07, /* mwdma0-2 */
584
		.udma_mask	= ATA_UDMA6,
L
Linus Torvalds 已提交
585 586 587
		.port_ops	= &piix_sata_ops,
	},

588
	[ich6_sata] =
L
Linus Torvalds 已提交
589 590
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
591
		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SCR,
L
Linus Torvalds 已提交
592 593
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x07, /* mwdma0-2 */
594
		.udma_mask	= ATA_UDMA6,
L
Linus Torvalds 已提交
595 596 597
		.port_ops	= &piix_sata_ops,
	},

598
	[ich6_sata_ahci] =
599 600
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
601
		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
602
				  PIIX_FLAG_AHCI,
603 604
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x07, /* mwdma0-2 */
605
		.udma_mask	= ATA_UDMA6,
606 607
		.port_ops	= &piix_sata_ops,
	},
608

609
	[ich6m_sata_ahci] =
610 611
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
612
		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
613
				  PIIX_FLAG_AHCI,
614 615
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x07, /* mwdma0-2 */
616
		.udma_mask	= ATA_UDMA6,
617 618
		.port_ops	= &piix_sata_ops,
	},
619

620
	[ich8_sata_ahci] =
621 622
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
623
		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
624 625 626
				  PIIX_FLAG_AHCI,
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x07, /* mwdma0-2 */
627
		.udma_mask	= ATA_UDMA6,
628 629
		.port_ops	= &piix_sata_ops,
	},
630

T
Tejun Heo 已提交
631
	[ich8_2port_sata] =
632 633 634 635 636 637 638 639 640
	{
		.sht		= &piix_sht,
		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
				  PIIX_FLAG_AHCI,
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x07, /* mwdma0-2 */
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &piix_sata_ops,
	},
641

T
Tejun Heo 已提交
642
	[tolapai_sata_ahci] =
643 644 645 646 647 648 649 650 651
	{
		.sht		= &piix_sht,
		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
				  PIIX_FLAG_AHCI,
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x07, /* mwdma0-2 */
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &piix_sata_ops,
	},
652 653 654 655 656 657 658 659 660 661 662 663

	[ich8m_apple_sata_ahci] =
	{
		.sht		= &piix_sht,
		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
				  PIIX_FLAG_AHCI,
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x07, /* mwdma0-2 */
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &piix_sata_ops,
	},

664 665 666 667 668 669 670 671 672 673
	[piix_pata_vmw] =
	{
		.sht		= &piix_sht,
		.flags		= PIIX_PATA_FLAGS,
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
		.udma_mask	= ATA_UDMA_MASK_40C,
		.port_ops	= &piix_vmw_ops,
	},

L
Linus Torvalds 已提交
674 675 676 677 678 679 680 681 682 683 684 685 686
};

static struct pci_bits piix_enable_bits[] = {
	{ 0x41U, 1U, 0x80UL, 0x80UL },	/* port 0 */
	{ 0x43U, 1U, 0x80UL, 0x80UL },	/* port 1 */
};

MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
MODULE_VERSION(DRV_VERSION);

687 688 689 690 691 692 693 694 695 696 697 698 699
struct ich_laptop {
	u16 device;
	u16 subvendor;
	u16 subdevice;
};

/*
 *	List of laptops that use short cables rather than 80 wire
 */

static const struct ich_laptop ich_laptop[] = {
	/* devid, subvendor, subdev */
	{ 0x27DF, 0x0005, 0x0280 },	/* ICH7 on Acer 5602WLMi */
700
	{ 0x27DF, 0x1025, 0x0102 },	/* ICH7 on Acer 5602aWLMi */
701
	{ 0x27DF, 0x1025, 0x0110 },	/* ICH7 on Acer 3682WLMi */
702
	{ 0x27DF, 0x1043, 0x1267 },	/* ICH7 on Asus W5F */
703
	{ 0x27DF, 0x103C, 0x30A1 },	/* ICH7 on HP Compaq nc2400 */
704
	{ 0x24CA, 0x1025, 0x0061 },	/* ICH4 on ACER Aspire 2023WLMi */
705 706 707 708
	/* end marker */
	{ 0, }
};

L
Linus Torvalds 已提交
709
/**
A
Alan Cox 已提交
710
 *	ich_pata_cable_detect - Probe host controller cable detect info
L
Linus Torvalds 已提交
711 712 713 714 715 716 717 718
 *	@ap: Port for which cable detect info is desired
 *
 *	Read 80c cable indicator from ATA PCI device's PCI config
 *	register.  This register is normally set by firmware (BIOS).
 *
 *	LOCKING:
 *	None (inherited from caller).
 */
719

A
Alan Cox 已提交
720
static int ich_pata_cable_detect(struct ata_port *ap)
L
Linus Torvalds 已提交
721
{
J
Jeff Garzik 已提交
722
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
723
	const struct ich_laptop *lap = &ich_laptop[0];
L
Linus Torvalds 已提交
724 725
	u8 tmp, mask;

726 727 728 729
	/* Check for specials - Acer Aspire 5602WLMi */
	while (lap->device) {
		if (lap->device == pdev->device &&
		    lap->subvendor == pdev->subsystem_vendor &&
730
		    lap->subdevice == pdev->subsystem_device)
A
Alan Cox 已提交
731
			return ATA_CBL_PATA40_SHORT;
732

733 734 735
		lap++;
	}

L
Linus Torvalds 已提交
736
	/* check BIOS cable detect results */
737
	mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
L
Linus Torvalds 已提交
738 739
	pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
	if ((tmp & mask) == 0)
A
Alan Cox 已提交
740 741
		return ATA_CBL_PATA40;
	return ATA_CBL_PATA80;
L
Linus Torvalds 已提交
742 743 744
}

/**
745
 *	piix_pata_prereset - prereset for PATA host controller
T
Tejun Heo 已提交
746
 *	@link: Target link
747
 *	@deadline: deadline jiffies for the operation
L
Linus Torvalds 已提交
748
 *
749 750 751
 *	LOCKING:
 *	None (inherited from caller).
 */
T
Tejun Heo 已提交
752
static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
L
Linus Torvalds 已提交
753
{
T
Tejun Heo 已提交
754
	struct ata_port *ap = link->ap;
J
Jeff Garzik 已提交
755
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
L
Linus Torvalds 已提交
756

757 758
	if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
		return -ENOENT;
T
Tejun Heo 已提交
759
	return ata_std_prereset(link, deadline);
760 761 762 763 764 765
}

static void piix_pata_error_handler(struct ata_port *ap)
{
	ata_bmdma_drive_eh(ap, piix_pata_prereset, ata_std_softreset, NULL,
			   ata_std_postreset);
L
Linus Torvalds 已提交
766 767 768 769 770 771 772 773 774 775 776 777 778
}

/**
 *	piix_set_piomode - Initialize host controller PATA PIO timings
 *	@ap: Port whose timings we are configuring
 *	@adev: um
 *
 *	Set PIO mode for device, in host controller PCI config space.
 *
 *	LOCKING:
 *	None (inherited from caller).
 */

779
static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
L
Linus Torvalds 已提交
780 781
{
	unsigned int pio	= adev->pio_mode - XFER_PIO_0;
J
Jeff Garzik 已提交
782
	struct pci_dev *dev	= to_pci_dev(ap->host->dev);
L
Linus Torvalds 已提交
783
	unsigned int is_slave	= (adev->devno != 0);
784
	unsigned int master_port= ap->port_no ? 0x42 : 0x40;
L
Linus Torvalds 已提交
785 786 787
	unsigned int slave_port	= 0x44;
	u16 master_data;
	u8 slave_data;
788 789
	u8 udma_enable;
	int control = 0;
790

791 792 793 794
	/*
	 *	See Intel Document 298600-004 for the timing programing rules
	 *	for ICH controllers.
	 */
L
Linus Torvalds 已提交
795 796 797 798 799 800 801 802

	static const	 /* ISP  RTC */
	u8 timings[][2]	= { { 0, 0 },
			    { 0, 0 },
			    { 1, 0 },
			    { 2, 1 },
			    { 2, 3 }, };

803 804 805 806 807
	if (pio >= 2)
		control |= 1;	/* TIME1 enable */
	if (ata_pio_need_iordy(adev))
		control |= 2;	/* IE enable */

808
	/* Intel specifies that the PPE functionality is for disk only */
809 810 811
	if (adev->class == ATA_DEV_ATA)
		control |= 4;	/* PPE enable */

T
Tejun Heo 已提交
812 813 814 815
	/* PIO configuration clears DTE unconditionally.  It will be
	 * programmed in set_dmamode which is guaranteed to be called
	 * after set_piomode if any DMA mode is available.
	 */
L
Linus Torvalds 已提交
816 817
	pci_read_config_word(dev, master_port, &master_data);
	if (is_slave) {
T
Tejun Heo 已提交
818 819
		/* clear TIME1|IE1|PPE1|DTE1 */
		master_data &= 0xff0f;
820
		/* Enable SITRE (seperate slave timing register) */
L
Linus Torvalds 已提交
821
		master_data |= 0x4000;
822 823
		/* enable PPE1, IE1 and TIME1 as needed */
		master_data |= (control << 4);
L
Linus Torvalds 已提交
824
		pci_read_config_byte(dev, slave_port, &slave_data);
825
		slave_data &= (ap->port_no ? 0x0f : 0xf0);
826
		/* Load the timing nibble for this slave */
T
Tejun Heo 已提交
827 828
		slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
						<< (ap->port_no ? 4 : 0);
L
Linus Torvalds 已提交
829
	} else {
T
Tejun Heo 已提交
830 831
		/* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
		master_data &= 0xccf0;
832 833
		/* Enable PPE, IE and TIME as appropriate */
		master_data |= control;
T
Tejun Heo 已提交
834
		/* load ISP and RCT */
L
Linus Torvalds 已提交
835 836 837 838 839 840 841
		master_data |=
			(timings[pio][0] << 12) |
			(timings[pio][1] << 8);
	}
	pci_write_config_word(dev, master_port, master_data);
	if (is_slave)
		pci_write_config_byte(dev, slave_port, slave_data);
842 843 844

	/* Ensure the UDMA bit is off - it will be turned back on if
	   UDMA is selected */
845

846 847 848 849 850
	if (ap->udma_mask) {
		pci_read_config_byte(dev, 0x48, &udma_enable);
		udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
		pci_write_config_byte(dev, 0x48, udma_enable);
	}
L
Linus Torvalds 已提交
851 852 853
}

/**
854
 *	do_pata_set_dmamode - Initialize host controller PATA PIO timings
L
Linus Torvalds 已提交
855
 *	@ap: Port whose timings we are configuring
856
 *	@adev: Drive in question
L
Linus Torvalds 已提交
857
 *	@udma: udma mode, 0 - 6
H
Henne 已提交
858
 *	@isich: set if the chip is an ICH device
L
Linus Torvalds 已提交
859 860 861 862 863 864 865
 *
 *	Set UDMA mode for device, in host controller PCI config space.
 *
 *	LOCKING:
 *	None (inherited from caller).
 */

866
static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
L
Linus Torvalds 已提交
867
{
J
Jeff Garzik 已提交
868
	struct pci_dev *dev	= to_pci_dev(ap->host->dev);
869 870 871 872
	u8 master_port		= ap->port_no ? 0x42 : 0x40;
	u16 master_data;
	u8 speed		= adev->dma_mode;
	int devid		= adev->devno + 2 * ap->port_no;
A
Andrew Morton 已提交
873
	u8 udma_enable		= 0;
874

875 876 877 878 879 880 881 882
	static const	 /* ISP  RTC */
	u8 timings[][2]	= { { 0, 0 },
			    { 0, 0 },
			    { 1, 0 },
			    { 2, 1 },
			    { 2, 3 }, };

	pci_read_config_word(dev, master_port, &master_data);
A
Alan 已提交
883 884
	if (ap->udma_mask)
		pci_read_config_byte(dev, 0x48, &udma_enable);
L
Linus Torvalds 已提交
885 886

	if (speed >= XFER_UDMA_0) {
887 888 889 890
		unsigned int udma = adev->dma_mode - XFER_UDMA_0;
		u16 udma_timing;
		u16 ideconf;
		int u_clock, u_speed;
891

892
		/*
893
		 * UDMA is handled by a combination of clock switching and
894 895
		 * selection of dividers
		 *
896
		 * Handy rule: Odd modes are UDMATIMx 01, even are 02
897
		 *	       except UDMA0 which is 00
898 899 900 901 902 903 904 905
		 */
		u_speed = min(2 - (udma & 1), udma);
		if (udma == 5)
			u_clock = 0x1000;	/* 100Mhz */
		else if (udma > 2)
			u_clock = 1;		/* 66Mhz */
		else
			u_clock = 0;		/* 33Mhz */
906

907
		udma_enable |= (1 << devid);
908

909 910 911 912 913 914
		/* Load the CT/RP selection */
		pci_read_config_word(dev, 0x4A, &udma_timing);
		udma_timing &= ~(3 << (4 * devid));
		udma_timing |= u_speed << (4 * devid);
		pci_write_config_word(dev, 0x4A, udma_timing);

915
		if (isich) {
916 917 918 919 920 921 922
			/* Select a 33/66/100Mhz clock */
			pci_read_config_word(dev, 0x54, &ideconf);
			ideconf &= ~(0x1001 << devid);
			ideconf |= u_clock << devid;
			/* For ICH or later we should set bit 10 for better
			   performance (WR_PingPong_En) */
			pci_write_config_word(dev, 0x54, ideconf);
L
Linus Torvalds 已提交
923 924
		}
	} else {
925 926 927 928 929 930 931 932 933 934 935 936
		/*
		 * MWDMA is driven by the PIO timings. We must also enable
		 * IORDY unconditionally along with TIME1. PPE has already
		 * been set when the PIO timing was set.
		 */
		unsigned int mwdma	= adev->dma_mode - XFER_MW_DMA_0;
		unsigned int control;
		u8 slave_data;
		const unsigned int needed_pio[3] = {
			XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
		};
		int pio = needed_pio[mwdma] - XFER_PIO_0;
937

938
		control = 3;	/* IORDY|TIME1 */
939

940 941
		/* If the drive MWDMA is faster than it can do PIO then
		   we must force PIO into PIO0 */
942

943 944 945 946 947 948 949 950
		if (adev->pio_mode < needed_pio[mwdma])
			/* Enable DMA timing only */
			control |= 8;	/* PIO cycles in PIO0 */

		if (adev->devno) {	/* Slave */
			master_data &= 0xFF4F;  /* Mask out IORDY|TIME1|DMAONLY */
			master_data |= control << 4;
			pci_read_config_byte(dev, 0x44, &slave_data);
T
Tejun Heo 已提交
951
			slave_data &= (ap->port_no ? 0x0f : 0xf0);
952 953 954 955
			/* Load the matching timing */
			slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
			pci_write_config_byte(dev, 0x44, slave_data);
		} else { 	/* Master */
956
			master_data &= 0xCCF4;	/* Mask out IORDY|TIME1|DMAONLY
957 958 959 960 961 962
						   and master timing bits */
			master_data |= control;
			master_data |=
				(timings[pio][0] << 12) |
				(timings[pio][1] << 8);
		}
T
Tejun Heo 已提交
963 964 965 966 967

		if (ap->udma_mask) {
			udma_enable &= ~(1 << devid);
			pci_write_config_word(dev, master_port, master_data);
		}
L
Linus Torvalds 已提交
968
	}
969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984
	/* Don't scribble on 0x48 if the controller does not support UDMA */
	if (ap->udma_mask)
		pci_write_config_byte(dev, 0x48, udma_enable);
}

/**
 *	piix_set_dmamode - Initialize host controller PATA DMA timings
 *	@ap: Port whose timings we are configuring
 *	@adev: um
 *
 *	Set MW/UDMA mode for device, in host controller PCI config space.
 *
 *	LOCKING:
 *	None (inherited from caller).
 */

985
static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000
{
	do_pata_set_dmamode(ap, adev, 0);
}

/**
 *	ich_set_dmamode - Initialize host controller PATA DMA timings
 *	@ap: Port whose timings we are configuring
 *	@adev: um
 *
 *	Set MW/UDMA mode for device, in host controller PCI config space.
 *
 *	LOCKING:
 *	None (inherited from caller).
 */

1001
static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
1002 1003
{
	do_pata_set_dmamode(ap, adev, 1);
L
Linus Torvalds 已提交
1004 1005
}

1006
#ifdef CONFIG_PM
1007 1008
static int piix_broken_suspend(void)
{
1009
	static const struct dmi_system_id sysids[] = {
1010 1011 1012 1013 1014 1015 1016
		{
			.ident = "TECRA M3",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
			},
		},
1017 1018 1019 1020 1021 1022 1023
		{
			.ident = "TECRA M3",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
			},
		},
1024 1025 1026 1027 1028 1029 1030
		{
			.ident = "TECRA M4",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
			},
		},
1031 1032 1033 1034 1035 1036
		{
			.ident = "TECRA M5",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
			},
1037
		},
1038 1039 1040 1041 1042 1043 1044
		{
			.ident = "TECRA M6",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
			},
		},
1045 1046 1047 1048 1049 1050 1051
		{
			.ident = "TECRA M7",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
			},
		},
1052 1053 1054 1055 1056 1057 1058
		{
			.ident = "TECRA A8",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
			},
		},
1059 1060 1061 1062 1063 1064 1065
		{
			.ident = "Satellite R20",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
			},
		},
1066 1067 1068 1069 1070 1071 1072
		{
			.ident = "Satellite R25",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
			},
		},
1073 1074 1075 1076 1077 1078 1079
		{
			.ident = "Satellite U200",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
			},
		},
1080 1081 1082 1083 1084 1085 1086
		{
			.ident = "Satellite U200",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
			},
		},
1087 1088 1089 1090 1091 1092 1093
		{
			.ident = "Satellite Pro U200",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
			},
		},
1094 1095 1096 1097 1098 1099
		{
			.ident = "Satellite U205",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
			},
1100
		},
1101 1102 1103 1104 1105 1106 1107
		{
			.ident = "SATELLITE U205",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
			},
		},
1108 1109 1110 1111 1112 1113
		{
			.ident = "Portege M500",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
			},
1114
		},
1115 1116

		{ }	/* terminate list */
1117
	};
1118 1119 1120 1121
	static const char *oemstrs[] = {
		"Tecra M3,",
	};
	int i;
1122 1123 1124 1125

	if (dmi_check_system(sysids))
		return 1;

1126 1127 1128 1129
	for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
		if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
			return 1;

1130 1131
	return 0;
}
1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147

static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
{
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
	unsigned long flags;
	int rc = 0;

	rc = ata_host_suspend(host, mesg);
	if (rc)
		return rc;

	/* Some braindamaged ACPI suspend implementations expect the
	 * controller to be awake on entry; otherwise, it burns cpu
	 * cycles and power trying to do something to the sleeping
	 * beauty.
	 */
1148
	if (piix_broken_suspend() && mesg.event == PM_EVENT_SUSPEND) {
1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182
		pci_save_state(pdev);

		/* mark its power state as "unknown", since we don't
		 * know if e.g. the BIOS will change its device state
		 * when we suspend.
		 */
		if (pdev->current_state == PCI_D0)
			pdev->current_state = PCI_UNKNOWN;

		/* tell resume that it's waking up from broken suspend */
		spin_lock_irqsave(&host->lock, flags);
		host->flags |= PIIX_HOST_BROKEN_SUSPEND;
		spin_unlock_irqrestore(&host->lock, flags);
	} else
		ata_pci_device_do_suspend(pdev, mesg);

	return 0;
}

static int piix_pci_device_resume(struct pci_dev *pdev)
{
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
	unsigned long flags;
	int rc;

	if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
		spin_lock_irqsave(&host->lock, flags);
		host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
		spin_unlock_irqrestore(&host->lock, flags);

		pci_set_power_state(pdev, PCI_D0);
		pci_restore_state(pdev);

		/* PCI device wasn't disabled during suspend.  Use
1183 1184
		 * pci_reenable_device() to avoid affecting the enable
		 * count.
1185
		 */
1186
		rc = pci_reenable_device(pdev);
1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199
		if (rc)
			dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
				   "device after resume (%d)\n", rc);
	} else
		rc = ata_pci_device_do_resume(pdev);

	if (rc == 0)
		ata_host_resume(host);

	return rc;
}
#endif

1200 1201 1202 1203 1204
static u8 piix_vmw_bmdma_status(struct ata_port *ap)
{
	return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
}

L
Linus Torvalds 已提交
1205 1206 1207 1208 1209
#define AHCI_PCI_BAR 5
#define AHCI_GLOBAL_CTL 0x04
#define AHCI_ENABLE (1 << 31)
static int piix_disable_ahci(struct pci_dev *pdev)
{
1210
	void __iomem *mmio;
L
Linus Torvalds 已提交
1211 1212 1213 1214 1215 1216 1217
	u32 tmp;
	int rc = 0;

	/* BUG: pci_enable_device has not yet been called.  This
	 * works because this device is usually set up by BIOS.
	 */

1218 1219
	if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
	    !pci_resource_len(pdev, AHCI_PCI_BAR))
L
Linus Torvalds 已提交
1220
		return 0;
1221

1222
	mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
L
Linus Torvalds 已提交
1223 1224
	if (!mmio)
		return -ENOMEM;
1225

1226
	tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
L
Linus Torvalds 已提交
1227 1228
	if (tmp & AHCI_ENABLE) {
		tmp &= ~AHCI_ENABLE;
1229
		iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
L
Linus Torvalds 已提交
1230

1231
		tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
L
Linus Torvalds 已提交
1232 1233 1234
		if (tmp & AHCI_ENABLE)
			rc = -EIO;
	}
1235

1236
	pci_iounmap(pdev, mmio);
L
Linus Torvalds 已提交
1237 1238 1239
	return rc;
}

A
Alan Cox 已提交
1240 1241
/**
 *	piix_check_450nx_errata	-	Check for problem 450NX setup
1242
 *	@ata_dev: the PCI device to check
1243
 *
A
Alan Cox 已提交
1244 1245 1246 1247 1248 1249 1250 1251 1252
 *	Check for the present of 450NX errata #19 and errata #25. If
 *	they are found return an error code so we can turn off DMA
 */

static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
{
	struct pci_dev *pdev = NULL;
	u16 cfg;
	int no_piix_dma = 0;
1253

1254
	while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
A
Alan Cox 已提交
1255 1256 1257 1258
		/* Look for 450NX PXB. Check for problem configurations
		   A PCI quirk checks bit 6 already */
		pci_read_config_word(pdev, 0x41, &cfg);
		/* Only on the original revision: IDE DMA can hang */
1259
		if (pdev->revision == 0x00)
A
Alan Cox 已提交
1260 1261
			no_piix_dma = 1;
		/* On all revisions below 5 PXB bus lock must be disabled for IDE */
1262
		else if (cfg & (1<<14) && pdev->revision < 5)
A
Alan Cox 已提交
1263 1264
			no_piix_dma = 2;
	}
A
Alan Cox 已提交
1265
	if (no_piix_dma)
A
Alan Cox 已提交
1266
		dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
A
Alan Cox 已提交
1267
	if (no_piix_dma == 2)
A
Alan Cox 已提交
1268 1269
		dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
	return no_piix_dma;
1270
}
A
Alan Cox 已提交
1271

1272
static void __devinit piix_init_pcs(struct pci_dev *pdev,
1273
				    struct ata_port_info *pinfo,
1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288
				    const struct piix_map_db *map_db)
{
	u16 pcs, new_pcs;

	pci_read_config_word(pdev, ICH5_PCS, &pcs);

	new_pcs = pcs | map_db->port_enable;

	if (new_pcs != pcs) {
		DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
		pci_write_config_word(pdev, ICH5_PCS, new_pcs);
		msleep(150);
	}
}

1289
static void __devinit piix_init_sata_map(struct pci_dev *pdev,
1290 1291
					 struct ata_port_info *pinfo,
					 const struct piix_map_db *map_db)
1292
{
1293
	struct piix_host_priv *hpriv = pinfo[0].private_data;
A
Al Viro 已提交
1294
	const int *map;
1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315
	int i, invalid_map = 0;
	u8 map_value;

	pci_read_config_byte(pdev, ICH5_PMR, &map_value);

	map = map_db->map[map_value & map_db->mask];

	dev_printk(KERN_INFO, &pdev->dev, "MAP [");
	for (i = 0; i < 4; i++) {
		switch (map[i]) {
		case RV:
			invalid_map = 1;
			printk(" XX");
			break;

		case NA:
			printk(" --");
			break;

		case IDE:
			WARN_ON((i & 1) || map[i + 1] != IDE);
1316
			pinfo[i / 2] = piix_port_info[ich_pata_100];
1317
			pinfo[i / 2].private_data = hpriv;
1318 1319 1320 1321 1322 1323 1324
			i++;
			printk(" IDE IDE");
			break;

		default:
			printk(" P%d", map[i]);
			if (i & 1)
J
Jeff Garzik 已提交
1325
				pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
1326 1327 1328 1329 1330 1331 1332 1333 1334
			break;
		}
	}
	printk(" ]\n");

	if (invalid_map)
		dev_printk(KERN_ERR, &pdev->dev,
			   "invalid MAP value %u\n", map_value);

1335
	hpriv->map = map;
1336 1337
}

1338 1339
static void piix_iocfg_bit18_quirk(struct pci_dev *pdev)
{
1340
	static const struct dmi_system_id sysids[] = {
1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351
		{
			/* Clevo M570U sets IOCFG bit 18 if the cdrom
			 * isn't used to boot the system which
			 * disables the channel.
			 */
			.ident = "M570U",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
				DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
			},
		},
1352 1353

		{ }	/* terminate list */
1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372
	};
	u32 iocfg;

	if (!dmi_check_system(sysids))
		return;

	/* The datasheet says that bit 18 is NOOP but certain systems
	 * seem to use it to disable a channel.  Clear the bit on the
	 * affected systems.
	 */
	pci_read_config_dword(pdev, PIIX_IOCFG, &iocfg);
	if (iocfg & (1 << 18)) {
		dev_printk(KERN_INFO, &pdev->dev,
			   "applying IOCFG bit18 quirk\n");
		iocfg &= ~(1 << 18);
		pci_write_config_dword(pdev, PIIX_IOCFG, iocfg);
	}
}

L
Linus Torvalds 已提交
1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387
/**
 *	piix_init_one - Register PIIX ATA PCI device with kernel services
 *	@pdev: PCI device to register
 *	@ent: Entry in piix_pci_tbl matching with @pdev
 *
 *	Called from kernel PCI layer.  We probe for combined mode (sigh),
 *	and then hand over control to libata, for it to do the rest.
 *
 *	LOCKING:
 *	Inherited from PCI layer (may sleep).
 *
 *	RETURNS:
 *	Zero on success, or -ERRNO value.
 */

1388
static int piix_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
L
Linus Torvalds 已提交
1389 1390
{
	static int printed_version;
1391
	struct device *dev = &pdev->dev;
1392
	struct ata_port_info port_info[2];
T
Tejun Heo 已提交
1393
	const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
1394
	struct piix_host_priv *hpriv;
J
Jeff Garzik 已提交
1395
	unsigned long port_flags;
L
Linus Torvalds 已提交
1396 1397

	if (!printed_version++)
1398 1399
		dev_printk(KERN_DEBUG, &pdev->dev,
			   "version " DRV_VERSION "\n");
L
Linus Torvalds 已提交
1400 1401 1402 1403 1404

	/* no hotplugging support (FIXME) */
	if (!in_module_init)
		return -ENODEV;

1405
	hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1406 1407 1408
	if (!hpriv)
		return -ENOMEM;

1409 1410
	port_info[0] = piix_port_info[ent->driver_data];
	port_info[1] = piix_port_info[ent->driver_data];
1411 1412
	port_info[0].private_data = hpriv;
	port_info[1].private_data = hpriv;
L
Linus Torvalds 已提交
1413

J
Jeff Garzik 已提交
1414
	port_flags = port_info[0].flags;
1415

J
Jeff Garzik 已提交
1416
	if (port_flags & PIIX_FLAG_AHCI) {
J
Jeff Garzik 已提交
1417 1418 1419 1420 1421 1422 1423
		u8 tmp;
		pci_read_config_byte(pdev, PIIX_SCC, &tmp);
		if (tmp == PIIX_AHCI_DEVICE) {
			int rc = piix_disable_ahci(pdev);
			if (rc)
				return rc;
		}
L
Linus Torvalds 已提交
1424 1425
	}

1426
	/* Initialize SATA map */
J
Jeff Garzik 已提交
1427
	if (port_flags & ATA_FLAG_SATA) {
1428 1429
		piix_init_sata_map(pdev, port_info,
				   piix_map_db_table[ent->driver_data]);
1430 1431
		piix_init_pcs(pdev, port_info,
			      piix_map_db_table[ent->driver_data]);
1432
	}
L
Linus Torvalds 已提交
1433

1434 1435 1436
	/* apply IOCFG bit18 quirk */
	piix_iocfg_bit18_quirk(pdev);

L
Linus Torvalds 已提交
1437 1438 1439 1440 1441 1442
	/* On ICH5, some BIOSen disable the interrupt using the
	 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
	 * On ICH6, this bit has the same effect, but only when
	 * MSI is disabled (and it is disabled, as we don't use
	 * message-signalled interrupts currently).
	 */
J
Jeff Garzik 已提交
1443
	if (port_flags & PIIX_FLAG_CHECKINTR)
B
Brett M Russ 已提交
1444
		pci_intx(pdev, 1);
L
Linus Torvalds 已提交
1445

A
Alan Cox 已提交
1446 1447 1448 1449
	if (piix_check_450nx_errata(pdev)) {
		/* This writes into the master table but it does not
		   really matter for this errata as we will apply it to
		   all the PIIX devices on the board */
1450 1451 1452 1453
		port_info[0].mwdma_mask = 0;
		port_info[0].udma_mask = 0;
		port_info[1].mwdma_mask = 0;
		port_info[1].udma_mask = 0;
A
Alan Cox 已提交
1454
	}
T
Tejun Heo 已提交
1455
	return ata_pci_init_one(pdev, ppi);
L
Linus Torvalds 已提交
1456 1457 1458 1459 1460 1461
}

static int __init piix_init(void)
{
	int rc;

1462 1463
	DPRINTK("pci_register_driver\n");
	rc = pci_register_driver(&piix_pci_driver);
L
Linus Torvalds 已提交
1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479
	if (rc)
		return rc;

	in_module_init = 0;

	DPRINTK("done\n");
	return 0;
}

static void __exit piix_exit(void)
{
	pci_unregister_driver(&piix_pci_driver);
}

module_init(piix_init);
module_exit(piix_exit);