ata_piix.c 31.7 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39
 *    ata_piix.c - Intel PATA/SATA controllers
 *
 *    Maintained by:  Jeff Garzik <jgarzik@pobox.com>
 *    		    Please ALWAYS copy linux-ide@vger.kernel.org
 *		    on emails.
 *
 *
 *	Copyright 2003-2005 Red Hat Inc
 *	Copyright 2003-2005 Jeff Garzik
 *
 *
 *	Copyright header from piix.c:
 *
 *  Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
 *  Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
 *  Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
 *
 *
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 2, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *  GNU General Public License for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with this program; see the file COPYING.  If not, write to
 *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
 *
 *
 *  libata documentation is available via 'make {ps|pdf}docs',
 *  as Documentation/DocBook/libata.*
 *
 *  Hardware documentation available at http://developer.intel.com/
 *
A
Alan Cox 已提交
40 41 42
 * Documentation
 *	Publically available from Intel web site. Errata documentation
 * is also publically available. As an aide to anyone hacking on this
43
 * driver the list of errata that are relevant is below, going back to
A
Alan Cox 已提交
44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
 * PIIX4. Older device documentation is now a bit tricky to find.
 *
 * The chipsets all follow very much the same design. The orginal Triton
 * series chipsets do _not_ support independant device timings, but this
 * is fixed in Triton II. With the odd mobile exception the chips then
 * change little except in gaining more modes until SATA arrives. This
 * driver supports only the chips with independant timing (that is those
 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
 * for the early chip drivers.
 *
 * Errata of note:
 *
 * Unfixable
 *	PIIX4    errata #9	- Only on ultra obscure hw
 *	ICH3	 errata #13     - Not observed to affect real hw
 *				  by Intel
 *
 * Things we must deal with
 *	PIIX4	errata #10	- BM IDE hang with non UDMA
 *				  (must stop/start dma to recover)
 *	440MX   errata #15	- As PIIX4 errata #10
 *	PIIX4	errata #15	- Must not read control registers
 * 				  during a PIO transfer
 *	440MX   errata #13	- As PIIX4 errata #15
 *	ICH2	errata #21	- DMA mode 0 doesn't work right
 *	ICH0/1  errata #55	- As ICH2 errata #21
 *	ICH2	spec c #9	- Extra operations needed to handle
 *				  drive hotswap [NOT YET SUPPORTED]
 *	ICH2    spec c #20	- IDE PRD must not cross a 64K boundary
 *				  and must be dword aligned
 *	ICH2    spec c #24	- UDMA mode 4,5 t85/86 should be 6ns not 3.3
 *
 * Should have been BIOS fixed:
 *	450NX:	errata #19	- DMA hangs on old 450NX
 *	450NX:  errata #20	- DMA hangs on old 450NX
 *	450NX:  errata #25	- Corruption with DMA on old 450NX
 *	ICH3    errata #15      - IDE deadlock under high load
 *				  (BIOS must set dev 31 fn 0 bit 23)
 *	ICH3	errata #18	- Don't use native mode
L
Linus Torvalds 已提交
83 84 85 86 87 88 89 90
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
91
#include <linux/device.h>
L
Linus Torvalds 已提交
92 93 94 95
#include <scsi/scsi_host.h>
#include <linux/libata.h>

#define DRV_NAME	"ata_piix"
A
Alan Cox 已提交
96
#define DRV_VERSION	"2.11"
L
Linus Torvalds 已提交
97 98 99 100 101

enum {
	PIIX_IOCFG		= 0x54, /* IDE I/O configuration register */
	ICH5_PMR		= 0x90, /* port mapping register */
	ICH5_PCS		= 0x92,	/* port control and status */
102
	PIIX_SCC		= 0x0A, /* sub-class code register */
L
Linus Torvalds 已提交
103

104
	PIIX_FLAG_SCR		= (1 << 26), /* SCR available */
105 106
	PIIX_FLAG_AHCI		= (1 << 27), /* AHCI possible */
	PIIX_FLAG_CHECKINTR	= (1 << 28), /* make sure PCI INTx enabled */
L
Linus Torvalds 已提交
107

108 109
	PIIX_PATA_FLAGS		= ATA_FLAG_SLAVE_POSS,
	PIIX_SATA_FLAGS		= ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
T
Tejun Heo 已提交
110

L
Linus Torvalds 已提交
111 112 113
	/* combined mode.  if set, PATA is channel 0.
	 * if clear, PATA is channel 1.
	 */
114 115
	PIIX_PORT_ENABLED	= (1 << 0),
	PIIX_PORT_PRESENT	= (1 << 4),
L
Linus Torvalds 已提交
116 117 118 119

	PIIX_80C_PRI		= (1 << 5) | (1 << 4),
	PIIX_80C_SEC		= (1 << 7) | (1 << 6),

120
	/* controller IDs */
A
Alan 已提交
121
	piix_pata_33		= 0,	/* PIIX4 at 33Mhz */
122 123 124 125 126
	ich_pata_33		= 1,	/* ICH up to UDMA 33 only */
	ich_pata_66		= 2,	/* ICH up to 66 Mhz */
	ich_pata_100		= 3,	/* ICH up to UDMA 100 */
	ich_pata_133		= 4,	/* ICH up to UDMA 133 */
	ich5_sata		= 5,
127 128 129 130
	ich6_sata		= 6,
	ich6_sata_ahci		= 7,
	ich6m_sata_ahci		= 8,
	ich8_sata_ahci		= 9,
A
Alan 已提交
131
	piix_pata_mwdma		= 10,	/* PIIX3 MWDMA only */
132

133 134 135 136 137 138 139 140 141
	/* constants for mapping table */
	P0			= 0,  /* port 0 */
	P1			= 1,  /* port 1 */
	P2			= 2,  /* port 2 */
	P3			= 3,  /* port 3 */
	IDE			= -1, /* IDE */
	NA			= -2, /* not avaliable */
	RV			= -3, /* reserved */

142
	PIIX_AHCI_DEVICE	= 6,
L
Linus Torvalds 已提交
143 144
};

145 146
struct piix_map_db {
	const u32 mask;
147
	const u16 port_enable;
148 149 150
	const int map[][4];
};

151 152 153 154
struct piix_host_priv {
	const int *map;
};

L
Linus Torvalds 已提交
155 156
static int piix_init_one (struct pci_dev *pdev,
				    const struct pci_device_id *ent);
157
static void piix_pata_error_handler(struct ata_port *ap);
158 159 160
static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev);
static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev);
static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev);
A
Alan Cox 已提交
161
static int ich_pata_cable_detect(struct ata_port *ap);
L
Linus Torvalds 已提交
162 163 164

static unsigned int in_module_init = 1;

165
static const struct pci_device_id piix_pci_tbl[] = {
A
Alan 已提交
166 167
	/* Intel PIIX3 for the 430HX etc */
	{ 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195
	/* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
	/* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
	{ 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
	/* Intel PIIX4 */
	{ 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
	/* Intel PIIX4 */
	{ 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
	/* Intel PIIX */
	{ 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
	/* Intel ICH (i810, i815, i840) UDMA 66*/
	{ 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
	/* Intel ICH0 : UDMA 33*/
	{ 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
	/* Intel ICH2M */
	{ 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
	{ 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/*  Intel ICH3M */
	{ 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* Intel ICH3 (E7500/1) UDMA 100 */
	{ 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
	{ 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	{ 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* Intel ICH5 */
	{ 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
	/* C-ICH (i810E2) */
	{ 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
196
	/* ESB (855GME/875P + 6300ESB) UDMA 100  */
197 198 199 200 201 202
	{ 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* ICH6 (and 6) (i915) UDMA 100 */
	{ 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* ICH7/7-R (i945, i975) UDMA 100*/
	{ 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
	{ 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
203 204
	/* ICH8 Mobile PATA Controller */
	{ 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
L
Linus Torvalds 已提交
205 206 207 208 209

	/* NOTE: The following PCI ids must be kept in sync with the
	 * list in drivers/pci/quirks.c.
	 */

210
	/* 82801EB (ICH5) */
L
Linus Torvalds 已提交
211
	{ 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
212
	/* 82801EB (ICH5) */
L
Linus Torvalds 已提交
213
	{ 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
214
	/* 6300ESB (ICH5 variant with broken PCS present bits) */
215
	{ 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
216
	/* 6300ESB pretending RAID */
217
	{ 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
218
	/* 82801FB/FW (ICH6/ICH6W) */
L
Linus Torvalds 已提交
219
	{ 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
220
	/* 82801FR/FRW (ICH6R/ICH6RW) */
221
	{ 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
222 223 224
	/* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
	{ 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
	/* 82801GB/GR/GH (ICH7, identical to ICH6) */
225
	{ 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
226
	/* 2801GBM/GHM (ICH7M, identical to ICH6M) */
227
	{ 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
228
	/* Enterprise Southbridge 2 (631xESB/632xESB) */
229
	{ 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
230
	/* SATA Controller 1 IDE (ICH8) */
231
	{ 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
232
	/* SATA Controller 2 IDE (ICH8) */
233
	{ 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
234
	/* Mobile SATA Controller IDE (ICH8M) */
235
	{ 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
236 237 238 239 240 241 242 243 244 245 246 247
	/* SATA Controller IDE (ICH9) */
	{ 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
	/* SATA Controller IDE (ICH9) */
	{ 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
	/* SATA Controller IDE (ICH9) */
	{ 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
	/* SATA Controller IDE (ICH9M) */
	{ 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
	/* SATA Controller IDE (ICH9M) */
	{ 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
	/* SATA Controller IDE (ICH9M) */
	{ 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
L
Linus Torvalds 已提交
248 249 250 251 252 253 254 255 256

	{ }	/* terminate list */
};

static struct pci_driver piix_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= piix_pci_tbl,
	.probe			= piix_init_one,
	.remove			= ata_pci_remove_one,
257
#ifdef CONFIG_PM
J
Jens Axboe 已提交
258 259
	.suspend		= ata_pci_device_suspend,
	.resume			= ata_pci_device_resume,
260
#endif
L
Linus Torvalds 已提交
261 262
};

263
static struct scsi_host_template piix_sht = {
L
Linus Torvalds 已提交
264 265 266 267 268 269 270 271 272 273 274 275 276
	.module			= THIS_MODULE,
	.name			= DRV_NAME,
	.ioctl			= ata_scsi_ioctl,
	.queuecommand		= ata_scsi_queuecmd,
	.can_queue		= ATA_DEF_QUEUE,
	.this_id		= ATA_SHT_THIS_ID,
	.sg_tablesize		= LIBATA_MAX_PRD,
	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,
	.emulated		= ATA_SHT_EMULATED,
	.use_clustering		= ATA_SHT_USE_CLUSTERING,
	.proc_name		= DRV_NAME,
	.dma_boundary		= ATA_DMA_BOUNDARY,
	.slave_configure	= ata_scsi_slave_config,
T
Tejun Heo 已提交
277
	.slave_destroy		= ata_scsi_slave_destroy,
L
Linus Torvalds 已提交
278 279 280
	.bios_param		= ata_std_bios_param,
};

J
Jeff Garzik 已提交
281
static const struct ata_port_operations piix_pata_ops = {
L
Linus Torvalds 已提交
282 283 284
	.port_disable		= ata_port_disable,
	.set_piomode		= piix_set_piomode,
	.set_dmamode		= piix_set_dmamode,
285
	.mode_filter		= ata_pci_default_filter,
L
Linus Torvalds 已提交
286 287 288 289 290 291 292 293 294 295 296 297 298

	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

	.bmdma_setup		= ata_bmdma_setup,
	.bmdma_start		= ata_bmdma_start,
	.bmdma_stop		= ata_bmdma_stop,
	.bmdma_status		= ata_bmdma_status,
	.qc_prep		= ata_qc_prep,
	.qc_issue		= ata_qc_issue_prot,
T
Tejun Heo 已提交
299
	.data_xfer		= ata_data_xfer,
L
Linus Torvalds 已提交
300

T
Tejun Heo 已提交
301 302
	.freeze			= ata_bmdma_freeze,
	.thaw			= ata_bmdma_thaw,
303
	.error_handler		= piix_pata_error_handler,
T
Tejun Heo 已提交
304
	.post_internal_cmd	= ata_bmdma_post_internal_cmd,
A
Alan Cox 已提交
305
	.cable_detect		= ata_cable_40wire,
L
Linus Torvalds 已提交
306 307 308

	.irq_handler		= ata_interrupt,
	.irq_clear		= ata_bmdma_irq_clear,
309 310
	.irq_on			= ata_irq_on,
	.irq_ack		= ata_irq_ack,
L
Linus Torvalds 已提交
311 312 313 314

	.port_start		= ata_port_start,
};

315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332
static const struct ata_port_operations ich_pata_ops = {
	.port_disable		= ata_port_disable,
	.set_piomode		= piix_set_piomode,
	.set_dmamode		= ich_set_dmamode,
	.mode_filter		= ata_pci_default_filter,

	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

	.bmdma_setup		= ata_bmdma_setup,
	.bmdma_start		= ata_bmdma_start,
	.bmdma_stop		= ata_bmdma_stop,
	.bmdma_status		= ata_bmdma_status,
	.qc_prep		= ata_qc_prep,
	.qc_issue		= ata_qc_issue_prot,
T
Tejun Heo 已提交
333
	.data_xfer		= ata_data_xfer,
334 335 336

	.freeze			= ata_bmdma_freeze,
	.thaw			= ata_bmdma_thaw,
A
Alan Cox 已提交
337
	.error_handler		= piix_pata_error_handler,
338
	.post_internal_cmd	= ata_bmdma_post_internal_cmd,
A
Alan Cox 已提交
339
	.cable_detect		= ich_pata_cable_detect,
340 341 342

	.irq_handler		= ata_interrupt,
	.irq_clear		= ata_bmdma_irq_clear,
343 344
	.irq_on			= ata_irq_on,
	.irq_ack		= ata_irq_ack,
345 346 347 348

	.port_start		= ata_port_start,
};

J
Jeff Garzik 已提交
349
static const struct ata_port_operations piix_sata_ops = {
L
Linus Torvalds 已提交
350 351 352 353 354 355 356 357 358 359 360 361 362 363
	.port_disable		= ata_port_disable,

	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

	.bmdma_setup		= ata_bmdma_setup,
	.bmdma_start		= ata_bmdma_start,
	.bmdma_stop		= ata_bmdma_stop,
	.bmdma_status		= ata_bmdma_status,
	.qc_prep		= ata_qc_prep,
	.qc_issue		= ata_qc_issue_prot,
T
Tejun Heo 已提交
364
	.data_xfer		= ata_data_xfer,
L
Linus Torvalds 已提交
365

T
Tejun Heo 已提交
366 367
	.freeze			= ata_bmdma_freeze,
	.thaw			= ata_bmdma_thaw,
A
Alan Cox 已提交
368
	.error_handler		= ata_bmdma_error_handler,
T
Tejun Heo 已提交
369
	.post_internal_cmd	= ata_bmdma_post_internal_cmd,
L
Linus Torvalds 已提交
370 371 372

	.irq_handler		= ata_interrupt,
	.irq_clear		= ata_bmdma_irq_clear,
373 374
	.irq_on			= ata_irq_on,
	.irq_ack		= ata_irq_ack,
L
Linus Torvalds 已提交
375 376 377 378

	.port_start		= ata_port_start,
};

379
static const struct piix_map_db ich5_map_db = {
380
	.mask = 0x7,
381
	.port_enable = 0x3,
382 383 384 385 386 387 388 389 390 391 392 393 394
	.map = {
		/* PM   PS   SM   SS       MAP  */
		{  P0,  NA,  P1,  NA }, /* 000b */
		{  P1,  NA,  P0,  NA }, /* 001b */
		{  RV,  RV,  RV,  RV },
		{  RV,  RV,  RV,  RV },
		{  P0,  P1, IDE, IDE }, /* 100b */
		{  P1,  P0, IDE, IDE }, /* 101b */
		{ IDE, IDE,  P0,  P1 }, /* 110b */
		{ IDE, IDE,  P1,  P0 }, /* 111b */
	},
};

395
static const struct piix_map_db ich6_map_db = {
396
	.mask = 0x3,
397
	.port_enable = 0xf,
398 399
	.map = {
		/* PM   PS   SM   SS       MAP */
T
Tejun Heo 已提交
400
		{  P0,  P2,  P1,  P3 }, /* 00b */
401 402 403 404 405 406
		{ IDE, IDE,  P1,  P3 }, /* 01b */
		{  P0,  P2, IDE, IDE }, /* 10b */
		{  RV,  RV,  RV,  RV },
	},
};

407
static const struct piix_map_db ich6m_map_db = {
408
	.mask = 0x3,
409
	.port_enable = 0x5,
410 411

	/* Map 01b isn't specified in the doc but some notebooks use
412 413
	 * it anyway.  MAP 01b have been spotted on both ICH6M and
	 * ICH7M.
414 415 416 417 418 419 420 421 422 423
	 */
	.map = {
		/* PM   PS   SM   SS       MAP */
		{  P0,  P2,  RV,  RV }, /* 00b */
		{ IDE, IDE,  P1,  P3 }, /* 01b */
		{  P0,  P2, IDE, IDE }, /* 10b */
		{  RV,  RV,  RV,  RV },
	},
};

424 425 426 427 428
static const struct piix_map_db ich8_map_db = {
	.mask = 0x3,
	.port_enable = 0x3,
	.map = {
		/* PM   PS   SM   SS       MAP */
429
		{  P0,  P2,  P1,  P3 }, /* 00b (hardwired when in AHCI) */
430
		{  RV,  RV,  RV,  RV },
431
		{  IDE,  IDE,  NA,  NA }, /* 10b (IDE mode) */
432 433 434 435
		{  RV,  RV,  RV,  RV },
	},
};

436 437 438 439 440
static const struct piix_map_db *piix_map_db_table[] = {
	[ich5_sata]		= &ich5_map_db,
	[ich6_sata]		= &ich6_map_db,
	[ich6_sata_ahci]	= &ich6_map_db,
	[ich6m_sata_ahci]	= &ich6m_map_db,
441
	[ich8_sata_ahci]	= &ich8_map_db,
442 443
};

L
Linus Torvalds 已提交
444
static struct ata_port_info piix_port_info[] = {
A
Alan 已提交
445
	/* piix_pata_33: 0:  PIIX4 at 33MHz */
446 447
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
448
		.flags		= PIIX_PATA_FLAGS,
449
		.pio_mask	= 0x1f,	/* pio0-4 */
450
		.mwdma_mask	= 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
451 452 453 454
		.udma_mask	= ATA_UDMA_MASK_40C,
		.port_ops	= &piix_pata_ops,
	},

455 456 457
	/* ich_pata_33: 1 	ICH0 - ICH at 33Mhz*/
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
458
		.flags		= PIIX_PATA_FLAGS,
459 460 461 462 463 464
		.pio_mask 	= 0x1f,	/* pio 0-4 */
		.mwdma_mask	= 0x06, /* Check: maybe 0x07  */
		.udma_mask	= ATA_UDMA2, /* UDMA33 */
		.port_ops	= &ich_pata_ops,
	},
	/* ich_pata_66: 2 	ICH controllers up to 66MHz */
L
Linus Torvalds 已提交
465 466
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
467
		.flags		= PIIX_PATA_FLAGS,
468 469 470 471 472
		.pio_mask 	= 0x1f,	/* pio 0-4 */
		.mwdma_mask	= 0x06, /* MWDMA0 is broken on chip */
		.udma_mask	= ATA_UDMA4,
		.port_ops	= &ich_pata_ops,
	},
473

474 475 476
	/* ich_pata_100: 3 */
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
477
		.flags		= PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
L
Linus Torvalds 已提交
478 479
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x06, /* mwdma1-2 */
480 481
		.udma_mask	= ATA_UDMA5, /* udma0-5 */
		.port_ops	= &ich_pata_ops,
L
Linus Torvalds 已提交
482 483
	},

484 485 486
	/* ich_pata_133: 4 	ICH with full UDMA6 */
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
487
		.flags		= PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
488 489 490 491 492 493 494
		.pio_mask 	= 0x1f,	/* pio 0-4 */
		.mwdma_mask	= 0x06, /* Check: maybe 0x07  */
		.udma_mask	= ATA_UDMA6, /* UDMA133 */
		.port_ops	= &ich_pata_ops,
	},

	/* ich5_sata: 5 */
L
Linus Torvalds 已提交
495 496
	{
		.sht		= &piix_sht,
497
		.flags		= PIIX_SATA_FLAGS,
L
Linus Torvalds 已提交
498 499
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x07, /* mwdma0-2 */
500
		.udma_mask	= ATA_UDMA6,
L
Linus Torvalds 已提交
501 502 503
		.port_ops	= &piix_sata_ops,
	},

504
	/* ich6_sata: 6 */
L
Linus Torvalds 已提交
505 506
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
507
		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SCR,
L
Linus Torvalds 已提交
508 509
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x07, /* mwdma0-2 */
510
		.udma_mask	= ATA_UDMA6,
L
Linus Torvalds 已提交
511 512 513
		.port_ops	= &piix_sata_ops,
	},

514
	/* ich6_sata_ahci: 7 */
515 516
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
517
		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
518
				  PIIX_FLAG_AHCI,
519 520
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x07, /* mwdma0-2 */
521
		.udma_mask	= ATA_UDMA6,
522 523
		.port_ops	= &piix_sata_ops,
	},
524

525
	/* ich6m_sata_ahci: 8 */
526 527
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
528
		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
529
				  PIIX_FLAG_AHCI,
530 531
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x07, /* mwdma0-2 */
532
		.udma_mask	= ATA_UDMA6,
533 534
		.port_ops	= &piix_sata_ops,
	},
535

536
	/* ich8_sata_ahci: 9 */
537 538
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
539
		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
540 541 542
				  PIIX_FLAG_AHCI,
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x07, /* mwdma0-2 */
543
		.udma_mask	= ATA_UDMA6,
544 545
		.port_ops	= &piix_sata_ops,
	},
546

A
Alan 已提交
547 548 549 550 551 552 553 554
	/* piix_pata_mwdma: 10:  PIIX3 MWDMA only */
	{
		.sht		= &piix_sht,
		.flags		= PIIX_PATA_FLAGS,
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
		.port_ops	= &piix_pata_ops,
	},
L
Linus Torvalds 已提交
555 556 557 558 559 560 561 562 563 564 565 566 567
};

static struct pci_bits piix_enable_bits[] = {
	{ 0x41U, 1U, 0x80UL, 0x80UL },	/* port 0 */
	{ 0x43U, 1U, 0x80UL, 0x80UL },	/* port 1 */
};

MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
MODULE_VERSION(DRV_VERSION);

568 569 570 571 572 573 574 575 576 577 578 579 580
struct ich_laptop {
	u16 device;
	u16 subvendor;
	u16 subdevice;
};

/*
 *	List of laptops that use short cables rather than 80 wire
 */

static const struct ich_laptop ich_laptop[] = {
	/* devid, subvendor, subdev */
	{ 0x27DF, 0x0005, 0x0280 },	/* ICH7 on Acer 5602WLMi */
581
	{ 0x27DF, 0x1025, 0x0110 },	/* ICH7 on Acer 3682WLMi */
582
	{ 0x27DF, 0x1043, 0x1267 },	/* ICH7 on Asus W5F */
583
	{ 0x24CA, 0x1025, 0x0061 },	/* ICH4 on ACER Aspire 2023WLMi */
584 585 586 587
	/* end marker */
	{ 0, }
};

L
Linus Torvalds 已提交
588
/**
A
Alan Cox 已提交
589
 *	ich_pata_cable_detect - Probe host controller cable detect info
L
Linus Torvalds 已提交
590 591 592 593 594 595 596 597
 *	@ap: Port for which cable detect info is desired
 *
 *	Read 80c cable indicator from ATA PCI device's PCI config
 *	register.  This register is normally set by firmware (BIOS).
 *
 *	LOCKING:
 *	None (inherited from caller).
 */
598

A
Alan Cox 已提交
599
static int ich_pata_cable_detect(struct ata_port *ap)
L
Linus Torvalds 已提交
600
{
J
Jeff Garzik 已提交
601
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
602
	const struct ich_laptop *lap = &ich_laptop[0];
L
Linus Torvalds 已提交
603 604
	u8 tmp, mask;

605 606 607 608 609
	/* Check for specials - Acer Aspire 5602WLMi */
	while (lap->device) {
		if (lap->device == pdev->device &&
		    lap->subvendor == pdev->subsystem_vendor &&
		    lap->subdevice == pdev->subsystem_device) {
A
Alan Cox 已提交
610
			return ATA_CBL_PATA40_SHORT;
611 612 613 614
		}
		lap++;
	}

L
Linus Torvalds 已提交
615
	/* check BIOS cable detect results */
616
	mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
L
Linus Torvalds 已提交
617 618
	pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
	if ((tmp & mask) == 0)
A
Alan Cox 已提交
619 620
		return ATA_CBL_PATA40;
	return ATA_CBL_PATA80;
L
Linus Torvalds 已提交
621 622 623
}

/**
624
 *	piix_pata_prereset - prereset for PATA host controller
625
 *	@ap: Target port
626
 *	@deadline: deadline jiffies for the operation
L
Linus Torvalds 已提交
627
 *
628 629 630
 *	LOCKING:
 *	None (inherited from caller).
 */
631
static int piix_pata_prereset(struct ata_port *ap, unsigned long deadline)
L
Linus Torvalds 已提交
632
{
J
Jeff Garzik 已提交
633
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
L
Linus Torvalds 已提交
634

635 636
	if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
		return -ENOENT;
637
	return ata_std_prereset(ap, deadline);
638 639 640 641 642 643
}

static void piix_pata_error_handler(struct ata_port *ap)
{
	ata_bmdma_drive_eh(ap, piix_pata_prereset, ata_std_softreset, NULL,
			   ata_std_postreset);
L
Linus Torvalds 已提交
644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659
}

/**
 *	piix_set_piomode - Initialize host controller PATA PIO timings
 *	@ap: Port whose timings we are configuring
 *	@adev: um
 *
 *	Set PIO mode for device, in host controller PCI config space.
 *
 *	LOCKING:
 *	None (inherited from caller).
 */

static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev)
{
	unsigned int pio	= adev->pio_mode - XFER_PIO_0;
J
Jeff Garzik 已提交
660
	struct pci_dev *dev	= to_pci_dev(ap->host->dev);
L
Linus Torvalds 已提交
661
	unsigned int is_slave	= (adev->devno != 0);
662
	unsigned int master_port= ap->port_no ? 0x42 : 0x40;
L
Linus Torvalds 已提交
663 664 665
	unsigned int slave_port	= 0x44;
	u16 master_data;
	u8 slave_data;
666 667
	u8 udma_enable;
	int control = 0;
668

669 670 671 672
	/*
	 *	See Intel Document 298600-004 for the timing programing rules
	 *	for ICH controllers.
	 */
L
Linus Torvalds 已提交
673 674 675 676 677 678 679 680

	static const	 /* ISP  RTC */
	u8 timings[][2]	= { { 0, 0 },
			    { 0, 0 },
			    { 1, 0 },
			    { 2, 1 },
			    { 2, 3 }, };

681 682 683 684 685
	if (pio >= 2)
		control |= 1;	/* TIME1 enable */
	if (ata_pio_need_iordy(adev))
		control |= 2;	/* IE enable */

686
	/* Intel specifies that the PPE functionality is for disk only */
687 688 689
	if (adev->class == ATA_DEV_ATA)
		control |= 4;	/* PPE enable */

T
Tejun Heo 已提交
690 691 692 693
	/* PIO configuration clears DTE unconditionally.  It will be
	 * programmed in set_dmamode which is guaranteed to be called
	 * after set_piomode if any DMA mode is available.
	 */
L
Linus Torvalds 已提交
694 695
	pci_read_config_word(dev, master_port, &master_data);
	if (is_slave) {
T
Tejun Heo 已提交
696 697
		/* clear TIME1|IE1|PPE1|DTE1 */
		master_data &= 0xff0f;
698
		/* Enable SITRE (seperate slave timing register) */
L
Linus Torvalds 已提交
699
		master_data |= 0x4000;
700 701
		/* enable PPE1, IE1 and TIME1 as needed */
		master_data |= (control << 4);
L
Linus Torvalds 已提交
702
		pci_read_config_byte(dev, slave_port, &slave_data);
703
		slave_data &= (ap->port_no ? 0x0f : 0xf0);
704
		/* Load the timing nibble for this slave */
T
Tejun Heo 已提交
705 706
		slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
						<< (ap->port_no ? 4 : 0);
L
Linus Torvalds 已提交
707
	} else {
T
Tejun Heo 已提交
708 709
		/* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
		master_data &= 0xccf0;
710 711
		/* Enable PPE, IE and TIME as appropriate */
		master_data |= control;
T
Tejun Heo 已提交
712
		/* load ISP and RCT */
L
Linus Torvalds 已提交
713 714 715 716 717 718 719
		master_data |=
			(timings[pio][0] << 12) |
			(timings[pio][1] << 8);
	}
	pci_write_config_word(dev, master_port, master_data);
	if (is_slave)
		pci_write_config_byte(dev, slave_port, slave_data);
720 721 722

	/* Ensure the UDMA bit is off - it will be turned back on if
	   UDMA is selected */
723

724 725 726 727 728
	if (ap->udma_mask) {
		pci_read_config_byte(dev, 0x48, &udma_enable);
		udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
		pci_write_config_byte(dev, 0x48, udma_enable);
	}
L
Linus Torvalds 已提交
729 730 731
}

/**
732
 *	do_pata_set_dmamode - Initialize host controller PATA PIO timings
L
Linus Torvalds 已提交
733
 *	@ap: Port whose timings we are configuring
734
 *	@adev: Drive in question
L
Linus Torvalds 已提交
735
 *	@udma: udma mode, 0 - 6
H
Henne 已提交
736
 *	@isich: set if the chip is an ICH device
L
Linus Torvalds 已提交
737 738 739 740 741 742 743
 *
 *	Set UDMA mode for device, in host controller PCI config space.
 *
 *	LOCKING:
 *	None (inherited from caller).
 */

744
static void do_pata_set_dmamode (struct ata_port *ap, struct ata_device *adev, int isich)
L
Linus Torvalds 已提交
745
{
J
Jeff Garzik 已提交
746
	struct pci_dev *dev	= to_pci_dev(ap->host->dev);
747 748 749 750
	u8 master_port		= ap->port_no ? 0x42 : 0x40;
	u16 master_data;
	u8 speed		= adev->dma_mode;
	int devid		= adev->devno + 2 * ap->port_no;
A
Andrew Morton 已提交
751
	u8 udma_enable		= 0;
752

753 754 755 756 757 758 759 760
	static const	 /* ISP  RTC */
	u8 timings[][2]	= { { 0, 0 },
			    { 0, 0 },
			    { 1, 0 },
			    { 2, 1 },
			    { 2, 3 }, };

	pci_read_config_word(dev, master_port, &master_data);
A
Alan 已提交
761 762
	if (ap->udma_mask)
		pci_read_config_byte(dev, 0x48, &udma_enable);
L
Linus Torvalds 已提交
763 764

	if (speed >= XFER_UDMA_0) {
765 766 767 768
		unsigned int udma = adev->dma_mode - XFER_UDMA_0;
		u16 udma_timing;
		u16 ideconf;
		int u_clock, u_speed;
769

770 771
		/*
	 	 * UDMA is handled by a combination of clock switching and
772 773
		 * selection of dividers
		 *
774
		 * Handy rule: Odd modes are UDMATIMx 01, even are 02
775
		 *	       except UDMA0 which is 00
776 777 778 779 780 781 782 783
		 */
		u_speed = min(2 - (udma & 1), udma);
		if (udma == 5)
			u_clock = 0x1000;	/* 100Mhz */
		else if (udma > 2)
			u_clock = 1;		/* 66Mhz */
		else
			u_clock = 0;		/* 33Mhz */
784

785
		udma_enable |= (1 << devid);
786

787 788 789 790 791 792
		/* Load the CT/RP selection */
		pci_read_config_word(dev, 0x4A, &udma_timing);
		udma_timing &= ~(3 << (4 * devid));
		udma_timing |= u_speed << (4 * devid);
		pci_write_config_word(dev, 0x4A, udma_timing);

793
		if (isich) {
794 795 796 797 798 799 800
			/* Select a 33/66/100Mhz clock */
			pci_read_config_word(dev, 0x54, &ideconf);
			ideconf &= ~(0x1001 << devid);
			ideconf |= u_clock << devid;
			/* For ICH or later we should set bit 10 for better
			   performance (WR_PingPong_En) */
			pci_write_config_word(dev, 0x54, ideconf);
L
Linus Torvalds 已提交
801 802
		}
	} else {
803 804 805 806 807 808 809 810 811 812 813 814
		/*
		 * MWDMA is driven by the PIO timings. We must also enable
		 * IORDY unconditionally along with TIME1. PPE has already
		 * been set when the PIO timing was set.
		 */
		unsigned int mwdma	= adev->dma_mode - XFER_MW_DMA_0;
		unsigned int control;
		u8 slave_data;
		const unsigned int needed_pio[3] = {
			XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
		};
		int pio = needed_pio[mwdma] - XFER_PIO_0;
815

816
		control = 3;	/* IORDY|TIME1 */
817

818 819
		/* If the drive MWDMA is faster than it can do PIO then
		   we must force PIO into PIO0 */
820

821 822 823 824 825 826 827 828
		if (adev->pio_mode < needed_pio[mwdma])
			/* Enable DMA timing only */
			control |= 8;	/* PIO cycles in PIO0 */

		if (adev->devno) {	/* Slave */
			master_data &= 0xFF4F;  /* Mask out IORDY|TIME1|DMAONLY */
			master_data |= control << 4;
			pci_read_config_byte(dev, 0x44, &slave_data);
T
Tejun Heo 已提交
829
			slave_data &= (ap->port_no ? 0x0f : 0xf0);
830 831 832 833
			/* Load the matching timing */
			slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
			pci_write_config_byte(dev, 0x44, slave_data);
		} else { 	/* Master */
834
			master_data &= 0xCCF4;	/* Mask out IORDY|TIME1|DMAONLY
835 836 837 838 839 840
						   and master timing bits */
			master_data |= control;
			master_data |=
				(timings[pio][0] << 12) |
				(timings[pio][1] << 8);
		}
T
Tejun Heo 已提交
841 842 843 844 845

		if (ap->udma_mask) {
			udma_enable &= ~(1 << devid);
			pci_write_config_word(dev, master_port, master_data);
		}
L
Linus Torvalds 已提交
846
	}
847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881
	/* Don't scribble on 0x48 if the controller does not support UDMA */
	if (ap->udma_mask)
		pci_write_config_byte(dev, 0x48, udma_enable);
}

/**
 *	piix_set_dmamode - Initialize host controller PATA DMA timings
 *	@ap: Port whose timings we are configuring
 *	@adev: um
 *
 *	Set MW/UDMA mode for device, in host controller PCI config space.
 *
 *	LOCKING:
 *	None (inherited from caller).
 */

static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
{
	do_pata_set_dmamode(ap, adev, 0);
}

/**
 *	ich_set_dmamode - Initialize host controller PATA DMA timings
 *	@ap: Port whose timings we are configuring
 *	@adev: um
 *
 *	Set MW/UDMA mode for device, in host controller PCI config space.
 *
 *	LOCKING:
 *	None (inherited from caller).
 */

static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev)
{
	do_pata_set_dmamode(ap, adev, 1);
L
Linus Torvalds 已提交
882 883 884 885 886 887 888
}

#define AHCI_PCI_BAR 5
#define AHCI_GLOBAL_CTL 0x04
#define AHCI_ENABLE (1 << 31)
static int piix_disable_ahci(struct pci_dev *pdev)
{
889
	void __iomem *mmio;
L
Linus Torvalds 已提交
890 891 892 893 894 895 896
	u32 tmp;
	int rc = 0;

	/* BUG: pci_enable_device has not yet been called.  This
	 * works because this device is usually set up by BIOS.
	 */

897 898
	if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
	    !pci_resource_len(pdev, AHCI_PCI_BAR))
L
Linus Torvalds 已提交
899
		return 0;
900

901
	mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
L
Linus Torvalds 已提交
902 903
	if (!mmio)
		return -ENOMEM;
904

L
Linus Torvalds 已提交
905 906 907 908 909 910 911 912 913
	tmp = readl(mmio + AHCI_GLOBAL_CTL);
	if (tmp & AHCI_ENABLE) {
		tmp &= ~AHCI_ENABLE;
		writel(tmp, mmio + AHCI_GLOBAL_CTL);

		tmp = readl(mmio + AHCI_GLOBAL_CTL);
		if (tmp & AHCI_ENABLE)
			rc = -EIO;
	}
914

915
	pci_iounmap(pdev, mmio);
L
Linus Torvalds 已提交
916 917 918
	return rc;
}

A
Alan Cox 已提交
919 920
/**
 *	piix_check_450nx_errata	-	Check for problem 450NX setup
921
 *	@ata_dev: the PCI device to check
922
 *
A
Alan Cox 已提交
923 924 925 926 927 928 929 930 931 932
 *	Check for the present of 450NX errata #19 and errata #25. If
 *	they are found return an error code so we can turn off DMA
 */

static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
{
	struct pci_dev *pdev = NULL;
	u16 cfg;
	u8 rev;
	int no_piix_dma = 0;
933

A
Alan Cox 已提交
934 935 936 937 938 939 940
	while((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL)
	{
		/* Look for 450NX PXB. Check for problem configurations
		   A PCI quirk checks bit 6 already */
		pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
		pci_read_config_word(pdev, 0x41, &cfg);
		/* Only on the original revision: IDE DMA can hang */
A
Alan Cox 已提交
941
		if (rev == 0x00)
A
Alan Cox 已提交
942 943
			no_piix_dma = 1;
		/* On all revisions below 5 PXB bus lock must be disabled for IDE */
A
Alan Cox 已提交
944
		else if (cfg & (1<<14) && rev < 5)
A
Alan Cox 已提交
945 946
			no_piix_dma = 2;
	}
A
Alan Cox 已提交
947
	if (no_piix_dma)
A
Alan Cox 已提交
948
		dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
A
Alan Cox 已提交
949
	if (no_piix_dma == 2)
A
Alan Cox 已提交
950 951
		dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
	return no_piix_dma;
952
}
A
Alan Cox 已提交
953

954
static void __devinit piix_init_pcs(struct pci_dev *pdev,
955
				    struct ata_port_info *pinfo,
956 957 958 959 960 961 962 963 964 965 966 967 968 969 970
				    const struct piix_map_db *map_db)
{
	u16 pcs, new_pcs;

	pci_read_config_word(pdev, ICH5_PCS, &pcs);

	new_pcs = pcs | map_db->port_enable;

	if (new_pcs != pcs) {
		DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
		pci_write_config_word(pdev, ICH5_PCS, new_pcs);
		msleep(150);
	}
}

971
static void __devinit piix_init_sata_map(struct pci_dev *pdev,
972 973
					 struct ata_port_info *pinfo,
					 const struct piix_map_db *map_db)
974
{
975
	struct piix_host_priv *hpriv = pinfo[0].private_data;
976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997
	const unsigned int *map;
	int i, invalid_map = 0;
	u8 map_value;

	pci_read_config_byte(pdev, ICH5_PMR, &map_value);

	map = map_db->map[map_value & map_db->mask];

	dev_printk(KERN_INFO, &pdev->dev, "MAP [");
	for (i = 0; i < 4; i++) {
		switch (map[i]) {
		case RV:
			invalid_map = 1;
			printk(" XX");
			break;

		case NA:
			printk(" --");
			break;

		case IDE:
			WARN_ON((i & 1) || map[i + 1] != IDE);
998
			pinfo[i / 2] = piix_port_info[ich_pata_100];
999
			pinfo[i / 2].private_data = hpriv;
1000 1001 1002 1003 1004 1005 1006
			i++;
			printk(" IDE IDE");
			break;

		default:
			printk(" P%d", map[i]);
			if (i & 1)
J
Jeff Garzik 已提交
1007
				pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
1008 1009 1010 1011 1012 1013 1014 1015 1016
			break;
		}
	}
	printk(" ]\n");

	if (invalid_map)
		dev_printk(KERN_ERR, &pdev->dev,
			   "invalid MAP value %u\n", map_value);

1017
	hpriv->map = map;
1018 1019
}

L
Linus Torvalds 已提交
1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037
/**
 *	piix_init_one - Register PIIX ATA PCI device with kernel services
 *	@pdev: PCI device to register
 *	@ent: Entry in piix_pci_tbl matching with @pdev
 *
 *	Called from kernel PCI layer.  We probe for combined mode (sigh),
 *	and then hand over control to libata, for it to do the rest.
 *
 *	LOCKING:
 *	Inherited from PCI layer (may sleep).
 *
 *	RETURNS:
 *	Zero on success, or -ERRNO value.
 */

static int piix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
{
	static int printed_version;
1038
	struct device *dev = &pdev->dev;
1039
	struct ata_port_info port_info[2];
T
Tejun Heo 已提交
1040
	const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
1041
	struct piix_host_priv *hpriv;
J
Jeff Garzik 已提交
1042
	unsigned long port_flags;
L
Linus Torvalds 已提交
1043 1044

	if (!printed_version++)
1045 1046
		dev_printk(KERN_DEBUG, &pdev->dev,
			   "version " DRV_VERSION "\n");
L
Linus Torvalds 已提交
1047 1048 1049 1050 1051

	/* no hotplugging support (FIXME) */
	if (!in_module_init)
		return -ENODEV;

1052
	hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1053 1054 1055
	if (!hpriv)
		return -ENOMEM;

1056 1057
	port_info[0] = piix_port_info[ent->driver_data];
	port_info[1] = piix_port_info[ent->driver_data];
1058 1059
	port_info[0].private_data = hpriv;
	port_info[1].private_data = hpriv;
L
Linus Torvalds 已提交
1060

J
Jeff Garzik 已提交
1061
	port_flags = port_info[0].flags;
1062

J
Jeff Garzik 已提交
1063
	if (port_flags & PIIX_FLAG_AHCI) {
J
Jeff Garzik 已提交
1064 1065 1066 1067 1068 1069 1070
		u8 tmp;
		pci_read_config_byte(pdev, PIIX_SCC, &tmp);
		if (tmp == PIIX_AHCI_DEVICE) {
			int rc = piix_disable_ahci(pdev);
			if (rc)
				return rc;
		}
L
Linus Torvalds 已提交
1071 1072
	}

1073
	/* Initialize SATA map */
J
Jeff Garzik 已提交
1074
	if (port_flags & ATA_FLAG_SATA) {
1075 1076
		piix_init_sata_map(pdev, port_info,
				   piix_map_db_table[ent->driver_data]);
1077 1078
		piix_init_pcs(pdev, port_info,
			      piix_map_db_table[ent->driver_data]);
1079
	}
L
Linus Torvalds 已提交
1080 1081 1082 1083 1084 1085 1086

	/* On ICH5, some BIOSen disable the interrupt using the
	 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
	 * On ICH6, this bit has the same effect, but only when
	 * MSI is disabled (and it is disabled, as we don't use
	 * message-signalled interrupts currently).
	 */
J
Jeff Garzik 已提交
1087
	if (port_flags & PIIX_FLAG_CHECKINTR)
B
Brett M Russ 已提交
1088
		pci_intx(pdev, 1);
L
Linus Torvalds 已提交
1089

A
Alan Cox 已提交
1090 1091 1092 1093
	if (piix_check_450nx_errata(pdev)) {
		/* This writes into the master table but it does not
		   really matter for this errata as we will apply it to
		   all the PIIX devices on the board */
1094 1095 1096 1097
		port_info[0].mwdma_mask = 0;
		port_info[0].udma_mask = 0;
		port_info[1].mwdma_mask = 0;
		port_info[1].udma_mask = 0;
A
Alan Cox 已提交
1098
	}
T
Tejun Heo 已提交
1099
	return ata_pci_init_one(pdev, ppi);
L
Linus Torvalds 已提交
1100 1101 1102 1103 1104 1105
}

static int __init piix_init(void)
{
	int rc;

1106 1107
	DPRINTK("pci_register_driver\n");
	rc = pci_register_driver(&piix_pci_driver);
L
Linus Torvalds 已提交
1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123
	if (rc)
		return rc;

	in_module_init = 0;

	DPRINTK("done\n");
	return 0;
}

static void __exit piix_exit(void)
{
	pci_unregister_driver(&piix_pci_driver);
}

module_init(piix_init);
module_exit(piix_exit);