amdgpu_device.c 162.9 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/power_supply.h>
29
#include <linux/kthread.h>
30
#include <linux/module.h>
A
Alex Deucher 已提交
31 32
#include <linux/console.h>
#include <linux/slab.h>
33
#include <linux/iommu.h>
34
#include <linux/pci.h>
35 36
#include <linux/devcoredump.h>
#include <generated/utsrelease.h>
37
#include <linux/pci-p2pdma.h>
38
#include <linux/apple-gmux.h>
39

40
#include <drm/drm_aperture.h>
41
#include <drm/drm_atomic_helper.h>
42
#include <drm/drm_crtc_helper.h>
43
#include <drm/drm_fb_helper.h>
44
#include <drm/drm_probe_helper.h>
A
Alex Deucher 已提交
45 46 47 48 49
#include <drm/amdgpu_drm.h>
#include <linux/vgaarb.h>
#include <linux/vga_switcheroo.h>
#include <linux/efi.h>
#include "amdgpu.h"
50
#include "amdgpu_trace.h"
A
Alex Deucher 已提交
51 52 53
#include "amdgpu_i2c.h"
#include "atom.h"
#include "amdgpu_atombios.h"
54
#include "amdgpu_atomfirmware.h"
55
#include "amd_pcie.h"
K
Ken Wang 已提交
56 57 58
#ifdef CONFIG_DRM_AMDGPU_SI
#include "si.h"
#endif
59 60 61
#ifdef CONFIG_DRM_AMDGPU_CIK
#include "cik.h"
#endif
62
#include "vi.h"
63
#include "soc15.h"
64
#include "nv.h"
A
Alex Deucher 已提交
65
#include "bif/bif_4_1_d.h"
66
#include <linux/firmware.h>
67
#include "amdgpu_vf_error.h"
A
Alex Deucher 已提交
68

69
#include "amdgpu_amdkfd.h"
70
#include "amdgpu_pm.h"
A
Alex Deucher 已提交
71

72
#include "amdgpu_xgmi.h"
73
#include "amdgpu_ras.h"
J
Jonathan Kim 已提交
74
#include "amdgpu_pmu.h"
75
#include "amdgpu_fru_eeprom.h"
76
#include "amdgpu_reset.h"
77

78
#include <linux/suspend.h>
79
#include <drm/task_barrier.h>
80
#include <linux/pm_runtime.h>
81

82 83
#include <drm/drm_drv.h>

84 85 86 87
#if IS_ENABLED(CONFIG_X86)
#include <asm/intel-family.h>
#endif

88
MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
89
MODULE_FIRMWARE("amdgpu/vega12_gpu_info.bin");
90
MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
91
MODULE_FIRMWARE("amdgpu/picasso_gpu_info.bin");
92
MODULE_FIRMWARE("amdgpu/raven2_gpu_info.bin");
93
MODULE_FIRMWARE("amdgpu/arcturus_gpu_info.bin");
94
MODULE_FIRMWARE("amdgpu/navi12_gpu_info.bin");
95

96
#define AMDGPU_RESUME_MS		2000
97 98
#define AMDGPU_MAX_RETRY_LIMIT		2
#define AMDGPU_RETRY_SRIOV_RESET(r) ((r) == -EBUSY || (r) == -ETIMEDOUT || (r) == -EINVAL)
99

100 101
static const struct drm_driver amdgpu_kms_driver;

102
const char *amdgpu_asic_name[] = {
103 104 105 106 107
	"TAHITI",
	"PITCAIRN",
	"VERDE",
	"OLAND",
	"HAINAN",
A
Alex Deucher 已提交
108 109 110 111 112 113 114
	"BONAIRE",
	"KAVERI",
	"KABINI",
	"HAWAII",
	"MULLINS",
	"TOPAZ",
	"TONGA",
115
	"FIJI",
A
Alex Deucher 已提交
116
	"CARRIZO",
S
Samuel Li 已提交
117
	"STONEY",
118 119
	"POLARIS10",
	"POLARIS11",
120
	"POLARIS12",
L
Leo Liu 已提交
121
	"VEGAM",
K
Ken Wang 已提交
122
	"VEGA10",
123
	"VEGA12",
124
	"VEGA20",
125
	"RAVEN",
L
Le Ma 已提交
126
	"ARCTURUS",
127
	"RENOIR",
L
Le Ma 已提交
128
	"ALDEBARAN",
H
Huang Rui 已提交
129
	"NAVI10",
130
	"CYAN_SKILLFISH",
X
Xiaojie Yuan 已提交
131
	"NAVI14",
X
Xiaojie Yuan 已提交
132
	"NAVI12",
133
	"SIENNA_CICHLID",
134
	"NAVY_FLOUNDER",
135
	"VANGOGH",
136
	"DIMGREY_CAVEFISH",
137
	"BEIGE_GOBY",
138
	"YELLOW_CARP",
139
	"IP DISCOVERY",
A
Alex Deucher 已提交
140 141 142
	"LAST",
};

143 144 145 146 147 148 149 150 151 152 153 154 155
/**
 * DOC: pcie_replay_count
 *
 * The amdgpu driver provides a sysfs API for reporting the total number
 * of PCIe replays (NAKs)
 * The file pcie_replay_count is used for this and returns the total
 * number of replays as a sum of the NAKs generated and NAKs received
 */

static ssize_t amdgpu_device_get_pcie_replay_count(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct drm_device *ddev = dev_get_drvdata(dev);
156
	struct amdgpu_device *adev = drm_to_adev(ddev);
157 158
	uint64_t cnt = amdgpu_asic_get_pcie_replay_count(adev);

159
	return sysfs_emit(buf, "%llu\n", cnt);
160 161
}

162
static DEVICE_ATTR(pcie_replay_count, 0444,
163 164
		amdgpu_device_get_pcie_replay_count, NULL);

165 166
static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev);

167

168
/**
169
 * amdgpu_device_supports_px - Is the device a dGPU with ATPX power control
170 171 172
 *
 * @dev: drm_device pointer
 *
173
 * Returns true if the device is a dGPU with ATPX power control,
174 175
 * otherwise return false.
 */
176
bool amdgpu_device_supports_px(struct drm_device *dev)
177 178 179
{
	struct amdgpu_device *adev = drm_to_adev(dev);

180
	if ((adev->flags & AMD_IS_PX) && !amdgpu_is_atpx_hybrid())
181 182 183 184
		return true;
	return false;
}

185
/**
186
 * amdgpu_device_supports_boco - Is the device a dGPU with ACPI power resources
187 188 189
 *
 * @dev: drm_device pointer
 *
190
 * Returns true if the device is a dGPU with ACPI power control,
191 192
 * otherwise return false.
 */
193
bool amdgpu_device_supports_boco(struct drm_device *dev)
A
Alex Deucher 已提交
194
{
195
	struct amdgpu_device *adev = drm_to_adev(dev);
A
Alex Deucher 已提交
196

197 198
	if (adev->has_pr3 ||
	    ((adev->flags & AMD_IS_PX) && amdgpu_is_atpx_hybrid()))
A
Alex Deucher 已提交
199 200 201 202
		return true;
	return false;
}

203 204 205 206 207 208 209 210 211 212
/**
 * amdgpu_device_supports_baco - Does the device support BACO
 *
 * @dev: drm_device pointer
 *
 * Returns true if the device supporte BACO,
 * otherwise return false.
 */
bool amdgpu_device_supports_baco(struct drm_device *dev)
{
213
	struct amdgpu_device *adev = drm_to_adev(dev);
214 215 216 217

	return amdgpu_asic_supports_baco(adev);
}

218 219 220 221 222 223 224 225 226 227 228 229 230 231 232
/**
 * amdgpu_device_supports_smart_shift - Is the device dGPU with
 * smart shift support
 *
 * @dev: drm_device pointer
 *
 * Returns true if the device is a dGPU with Smart Shift support,
 * otherwise returns false.
 */
bool amdgpu_device_supports_smart_shift(struct drm_device *dev)
{
	return (amdgpu_device_supports_boco(dev) &&
		amdgpu_acpi_is_power_shift_control_supported());
}

233 234 235 236
/*
 * VRAM access helper functions
 */

237
/**
238
 * amdgpu_device_mm_access - access vram by MM_INDEX/MM_DATA
239 240 241 242 243 244 245
 *
 * @adev: amdgpu_device pointer
 * @pos: offset of the buffer in vram
 * @buf: virtual address of the buffer in system memory
 * @size: read/write size, sizeof(@buf) must > @size
 * @write: true - write to vram, otherwise - read from vram
 */
246 247
void amdgpu_device_mm_access(struct amdgpu_device *adev, loff_t pos,
			     void *buf, size_t size, bool write)
248 249
{
	unsigned long flags;
250 251
	uint32_t hi = ~0, tmp = 0;
	uint32_t *data = buf;
252
	uint64_t last;
253
	int idx;
254

255
	if (!drm_dev_enter(adev_to_drm(adev), &idx))
256
		return;
257

258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279
	BUG_ON(!IS_ALIGNED(pos, 4) || !IS_ALIGNED(size, 4));

	spin_lock_irqsave(&adev->mmio_idx_lock, flags);
	for (last = pos + size; pos < last; pos += 4) {
		tmp = pos >> 31;

		WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)pos) | 0x80000000);
		if (tmp != hi) {
			WREG32_NO_KIQ(mmMM_INDEX_HI, tmp);
			hi = tmp;
		}
		if (write)
			WREG32_NO_KIQ(mmMM_DATA, *data++);
		else
			*data++ = RREG32_NO_KIQ(mmMM_DATA);
	}

	spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
	drm_dev_exit(idx);
}

/**
280
 * amdgpu_device_aper_access - access vram by vram aperature
281 282 283 284 285 286 287 288 289 290 291 292
 *
 * @adev: amdgpu_device pointer
 * @pos: offset of the buffer in vram
 * @buf: virtual address of the buffer in system memory
 * @size: read/write size, sizeof(@buf) must > @size
 * @write: true - write to vram, otherwise - read from vram
 *
 * The return value means how many bytes have been transferred.
 */
size_t amdgpu_device_aper_access(struct amdgpu_device *adev, loff_t pos,
				 void *buf, size_t size, bool write)
{
293
#ifdef CONFIG_64BIT
294 295 296 297 298 299 300
	void __iomem *addr;
	size_t count = 0;
	uint64_t last;

	if (!adev->mman.aper_base_kaddr)
		return 0;

301 302
	last = min(pos + size, adev->gmc.visible_vram_size);
	if (last > pos) {
303 304
		addr = adev->mman.aper_base_kaddr + pos;
		count = last - pos;
305 306 307 308

		if (write) {
			memcpy_toio(addr, buf, count);
			mb();
309
			amdgpu_device_flush_hdp(adev, NULL);
310
		} else {
311
			amdgpu_device_invalidate_hdp(adev, NULL);
312 313 314 315 316
			mb();
			memcpy_fromio(buf, addr, count);
		}

	}
317 318 319 320

	return count;
#else
	return 0;
321
#endif
322
}
323

324 325 326 327 328 329 330 331 332 333 334 335 336
/**
 * amdgpu_device_vram_access - read/write a buffer in vram
 *
 * @adev: amdgpu_device pointer
 * @pos: offset of the buffer in vram
 * @buf: virtual address of the buffer in system memory
 * @size: read/write size, sizeof(@buf) must > @size
 * @write: true - write to vram, otherwise - read from vram
 */
void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos,
			       void *buf, size_t size, bool write)
{
	size_t count;
337

338 339 340 341 342 343 344 345
	/* try to using vram apreature to access vram first */
	count = amdgpu_device_aper_access(adev, pos, buf, size, write);
	size -= count;
	if (size) {
		/* using MM to access rest vram */
		pos += count;
		buf += count;
		amdgpu_device_mm_access(adev, pos, buf, size, write);
346 347 348
	}
}

A
Alex Deucher 已提交
349
/*
350
 * register access helper functions.
A
Alex Deucher 已提交
351
 */
352 353 354 355

/* Check if hw access should be skipped because of hotplug or device error */
bool amdgpu_device_skip_hw_access(struct amdgpu_device *adev)
{
356
	if (adev->no_hw_access)
357 358 359 360 361 362 363 364 365 366 367 368 369 370 371
		return true;

#ifdef CONFIG_LOCKDEP
	/*
	 * This is a bit complicated to understand, so worth a comment. What we assert
	 * here is that the GPU reset is not running on another thread in parallel.
	 *
	 * For this we trylock the read side of the reset semaphore, if that succeeds
	 * we know that the reset is not running in paralell.
	 *
	 * If the trylock fails we assert that we are either already holding the read
	 * side of the lock or are the reset thread itself and hold the write side of
	 * the lock.
	 */
	if (in_task()) {
372 373
		if (down_read_trylock(&adev->reset_domain->sem))
			up_read(&adev->reset_domain->sem);
374
		else
375
			lockdep_assert_held(&adev->reset_domain->sem);
376 377 378 379 380
	}
#endif
	return false;
}

381
/**
382
 * amdgpu_device_rreg - read a memory mapped IO or indirect register
383 384 385 386 387 388 389
 *
 * @adev: amdgpu_device pointer
 * @reg: dword aligned register offset
 * @acc_flags: access flags which require special behavior
 *
 * Returns the 32 bit value from the offset specified.
 */
390 391
uint32_t amdgpu_device_rreg(struct amdgpu_device *adev,
			    uint32_t reg, uint32_t acc_flags)
A
Alex Deucher 已提交
392
{
393 394
	uint32_t ret;

395
	if (amdgpu_device_skip_hw_access(adev))
396 397
		return 0;

398 399 400
	if ((reg * 4) < adev->rmmio_size) {
		if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
		    amdgpu_sriov_runtime(adev) &&
401
		    down_read_trylock(&adev->reset_domain->sem)) {
402
			ret = amdgpu_kiq_rreg(adev, reg);
403
			up_read(&adev->reset_domain->sem);
404 405 406 407 408
		} else {
			ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
		}
	} else {
		ret = adev->pcie_rreg(adev, reg * 4);
409
	}
410

411
	trace_amdgpu_device_rreg(adev->pdev->device, reg, ret);
412

413
	return ret;
A
Alex Deucher 已提交
414 415
}

416 417 418
/*
 * MMIO register read with bytes helper functions
 * @offset:bytes offset from MMIO start
419
 */
420

421 422 423 424 425 426 427 428
/**
 * amdgpu_mm_rreg8 - read a memory mapped IO register
 *
 * @adev: amdgpu_device pointer
 * @offset: byte aligned register offset
 *
 * Returns the 8 bit value from the offset specified.
 */
429 430
uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset)
{
431
	if (amdgpu_device_skip_hw_access(adev))
432 433
		return 0;

434 435 436 437 438 439 440 441 442
	if (offset < adev->rmmio_size)
		return (readb(adev->rmmio + offset));
	BUG();
}

/*
 * MMIO register write with bytes helper functions
 * @offset:bytes offset from MMIO start
 * @value: the value want to be written to the register
443 444
 */

445 446 447 448 449 450 451 452 453
/**
 * amdgpu_mm_wreg8 - read a memory mapped IO register
 *
 * @adev: amdgpu_device pointer
 * @offset: byte aligned register offset
 * @value: 8 bit value to write
 *
 * Writes the value specified to the offset specified.
 */
454 455
void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value)
{
456
	if (amdgpu_device_skip_hw_access(adev))
457 458
		return;

459 460 461 462 463 464
	if (offset < adev->rmmio_size)
		writeb(value, adev->rmmio + offset);
	else
		BUG();
}

465
/**
466
 * amdgpu_device_wreg - write to a memory mapped IO or indirect register
467 468 469 470 471 472 473 474
 *
 * @adev: amdgpu_device pointer
 * @reg: dword aligned register offset
 * @v: 32 bit value to write to the register
 * @acc_flags: access flags which require special behavior
 *
 * Writes the value specified to the offset specified.
 */
475 476 477
void amdgpu_device_wreg(struct amdgpu_device *adev,
			uint32_t reg, uint32_t v,
			uint32_t acc_flags)
A
Alex Deucher 已提交
478
{
479
	if (amdgpu_device_skip_hw_access(adev))
480 481
		return;

482 483 484
	if ((reg * 4) < adev->rmmio_size) {
		if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
		    amdgpu_sriov_runtime(adev) &&
485
		    down_read_trylock(&adev->reset_domain->sem)) {
486
			amdgpu_kiq_wreg(adev, reg, v);
487
			up_read(&adev->reset_domain->sem);
488 489 490 491 492
		} else {
			writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
		}
	} else {
		adev->pcie_wreg(adev, reg * 4, v);
493
	}
494

495
	trace_amdgpu_device_wreg(adev->pdev->device, reg, v);
M
Monk Liu 已提交
496
}
A
Alex Deucher 已提交
497

Y
Yann Dirson 已提交
498
/**
499
 * amdgpu_mm_wreg_mmio_rlc -  write register either with direct/indirect mmio or with RLC path if in range
M
Monk Liu 已提交
500
 *
501 502 503 504 505
 * @adev: amdgpu_device pointer
 * @reg: mmio/rlc register
 * @v: value to write
 *
 * this function is invoked only for the debugfs register access
Y
Yann Dirson 已提交
506
 */
507
void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev,
508 509
			     uint32_t reg, uint32_t v,
			     uint32_t xcc_id)
M
Monk Liu 已提交
510
{
511
	if (amdgpu_device_skip_hw_access(adev))
512 513
		return;

M
Monk Liu 已提交
514
	if (amdgpu_sriov_fullaccess(adev) &&
515 516
	    adev->gfx.rlc.funcs &&
	    adev->gfx.rlc.funcs->is_rlcg_access_range) {
M
Monk Liu 已提交
517
		if (adev->gfx.rlc.funcs->is_rlcg_access_range(adev, reg))
518
			return amdgpu_sriov_wreg(adev, reg, v, 0, 0, xcc_id);
519 520
	} else if ((reg * 4) >= adev->rmmio_size) {
		adev->pcie_wreg(adev, reg * 4, v);
521 522
	} else {
		writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
523
	}
A
Alex Deucher 已提交
524 525
}

526 527 528 529
/**
 * amdgpu_device_indirect_rreg - read an indirect register
 *
 * @adev: amdgpu_device pointer
530
 * @reg_addr: indirect register address to read from
531 532 533 534 535 536
 *
 * Returns the value of indirect register @reg_addr
 */
u32 amdgpu_device_indirect_rreg(struct amdgpu_device *adev,
				u32 reg_addr)
{
537
	unsigned long flags, pcie_index, pcie_data;
538 539
	void __iomem *pcie_index_offset;
	void __iomem *pcie_data_offset;
540 541 542 543
	u32 r;

	pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev);
	pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev);
544 545 546 547 548 549 550 551 552 553 554 555 556

	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;

	writel(reg_addr, pcie_index_offset);
	readl(pcie_index_offset);
	r = readl(pcie_data_offset);
	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);

	return r;
}

557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598
u32 amdgpu_device_indirect_rreg_ext(struct amdgpu_device *adev,
				    u64 reg_addr)
{
	unsigned long flags, pcie_index, pcie_index_hi, pcie_data;
	u32 r;
	void __iomem *pcie_index_offset;
	void __iomem *pcie_index_hi_offset;
	void __iomem *pcie_data_offset;

	pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev);
	pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev);
	if (adev->nbio.funcs->get_pcie_index_hi_offset)
		pcie_index_hi = adev->nbio.funcs->get_pcie_index_hi_offset(adev);
	else
		pcie_index_hi = 0;

	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
	if (pcie_index_hi != 0)
		pcie_index_hi_offset = (void __iomem *)adev->rmmio +
				pcie_index_hi * 4;

	writel(reg_addr, pcie_index_offset);
	readl(pcie_index_offset);
	if (pcie_index_hi != 0) {
		writel((reg_addr >> 32) & 0xff, pcie_index_hi_offset);
		readl(pcie_index_hi_offset);
	}
	r = readl(pcie_data_offset);

	/* clear the high bits */
	if (pcie_index_hi != 0) {
		writel(0, pcie_index_hi_offset);
		readl(pcie_index_hi_offset);
	}

	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);

	return r;
}

599 600 601 602
/**
 * amdgpu_device_indirect_rreg64 - read a 64bits indirect register
 *
 * @adev: amdgpu_device pointer
603
 * @reg_addr: indirect register address to read from
604 605 606 607 608 609
 *
 * Returns the value of indirect register @reg_addr
 */
u64 amdgpu_device_indirect_rreg64(struct amdgpu_device *adev,
				  u32 reg_addr)
{
610
	unsigned long flags, pcie_index, pcie_data;
611 612
	void __iomem *pcie_index_offset;
	void __iomem *pcie_data_offset;
613 614 615 616
	u64 r;

	pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev);
	pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev);
617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645

	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;

	/* read low 32 bits */
	writel(reg_addr, pcie_index_offset);
	readl(pcie_index_offset);
	r = readl(pcie_data_offset);
	/* read high 32 bits */
	writel(reg_addr + 4, pcie_index_offset);
	readl(pcie_index_offset);
	r |= ((u64)readl(pcie_data_offset) << 32);
	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);

	return r;
}

/**
 * amdgpu_device_indirect_wreg - write an indirect register address
 *
 * @adev: amdgpu_device pointer
 * @reg_addr: indirect register offset
 * @reg_data: indirect register data
 *
 */
void amdgpu_device_indirect_wreg(struct amdgpu_device *adev,
				 u32 reg_addr, u32 reg_data)
{
646
	unsigned long flags, pcie_index, pcie_data;
647 648 649
	void __iomem *pcie_index_offset;
	void __iomem *pcie_data_offset;

650 651 652
	pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev);
	pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev);

653 654 655 656 657 658 659 660 661 662 663
	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;

	writel(reg_addr, pcie_index_offset);
	readl(pcie_index_offset);
	writel(reg_data, pcie_data_offset);
	readl(pcie_data_offset);
	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
}

664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703
void amdgpu_device_indirect_wreg_ext(struct amdgpu_device *adev,
				     u64 reg_addr, u32 reg_data)
{
	unsigned long flags, pcie_index, pcie_index_hi, pcie_data;
	void __iomem *pcie_index_offset;
	void __iomem *pcie_index_hi_offset;
	void __iomem *pcie_data_offset;

	pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev);
	pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev);
	if (adev->nbio.funcs->get_pcie_index_hi_offset)
		pcie_index_hi = adev->nbio.funcs->get_pcie_index_hi_offset(adev);
	else
		pcie_index_hi = 0;

	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
	if (pcie_index_hi != 0)
		pcie_index_hi_offset = (void __iomem *)adev->rmmio +
				pcie_index_hi * 4;

	writel(reg_addr, pcie_index_offset);
	readl(pcie_index_offset);
	if (pcie_index_hi != 0) {
		writel((reg_addr >> 32) & 0xff, pcie_index_hi_offset);
		readl(pcie_index_hi_offset);
	}
	writel(reg_data, pcie_data_offset);
	readl(pcie_data_offset);

	/* clear the high bits */
	if (pcie_index_hi != 0) {
		writel(0, pcie_index_hi_offset);
		readl(pcie_index_hi_offset);
	}

	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
}

704 705 706 707 708 709 710 711 712 713 714
/**
 * amdgpu_device_indirect_wreg64 - write a 64bits indirect register address
 *
 * @adev: amdgpu_device pointer
 * @reg_addr: indirect register offset
 * @reg_data: indirect register data
 *
 */
void amdgpu_device_indirect_wreg64(struct amdgpu_device *adev,
				   u32 reg_addr, u64 reg_data)
{
715
	unsigned long flags, pcie_index, pcie_data;
716 717 718
	void __iomem *pcie_index_offset;
	void __iomem *pcie_data_offset;

719 720 721
	pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev);
	pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev);

722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738
	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;

	/* write low 32 bits */
	writel(reg_addr, pcie_index_offset);
	readl(pcie_index_offset);
	writel((u32)(reg_data & 0xffffffffULL), pcie_data_offset);
	readl(pcie_data_offset);
	/* write high 32 bits */
	writel(reg_addr + 4, pcie_index_offset);
	readl(pcie_index_offset);
	writel((u32)(reg_data >> 32), pcie_data_offset);
	readl(pcie_data_offset);
	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
}

739 740 741 742 743 744 745 746 747 748 749 750
/**
 * amdgpu_device_get_rev_id - query device rev_id
 *
 * @adev: amdgpu_device pointer
 *
 * Return device rev_id
 */
u32 amdgpu_device_get_rev_id(struct amdgpu_device *adev)
{
	return adev->nbio.funcs->get_rev_id(adev);
}

A
Alex Deucher 已提交
751 752 753
/**
 * amdgpu_invalid_rreg - dummy reg read function
 *
754
 * @adev: amdgpu_device pointer
A
Alex Deucher 已提交
755 756 757 758 759 760 761 762 763 764 765 766 767
 * @reg: offset of register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 * Returns the value in the register.
 */
static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
{
	DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
	BUG();
	return 0;
}

768 769 770 771 772 773 774
static uint32_t amdgpu_invalid_rreg_ext(struct amdgpu_device *adev, uint64_t reg)
{
	DRM_ERROR("Invalid callback to read register 0x%llX\n", reg);
	BUG();
	return 0;
}

A
Alex Deucher 已提交
775 776 777
/**
 * amdgpu_invalid_wreg - dummy reg write function
 *
778
 * @adev: amdgpu_device pointer
A
Alex Deucher 已提交
779 780 781 782 783 784 785 786 787 788 789 790 791
 * @reg: offset of register
 * @v: value to write to the register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 */
static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
{
	DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
		  reg, v);
	BUG();
}

792 793 794 795 796 797 798
static void amdgpu_invalid_wreg_ext(struct amdgpu_device *adev, uint64_t reg, uint32_t v)
{
	DRM_ERROR("Invalid callback to write register 0x%llX with 0x%08X\n",
		  reg, v);
	BUG();
}

799 800 801
/**
 * amdgpu_invalid_rreg64 - dummy 64 bit reg read function
 *
802
 * @adev: amdgpu_device pointer
803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818
 * @reg: offset of register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 * Returns the value in the register.
 */
static uint64_t amdgpu_invalid_rreg64(struct amdgpu_device *adev, uint32_t reg)
{
	DRM_ERROR("Invalid callback to read 64 bit register 0x%04X\n", reg);
	BUG();
	return 0;
}

/**
 * amdgpu_invalid_wreg64 - dummy reg write function
 *
819
 * @adev: amdgpu_device pointer
820 821 822 823 824 825 826 827 828 829 830 831 832
 * @reg: offset of register
 * @v: value to write to the register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 */
static void amdgpu_invalid_wreg64(struct amdgpu_device *adev, uint32_t reg, uint64_t v)
{
	DRM_ERROR("Invalid callback to write 64 bit register 0x%04X with 0x%08llX\n",
		  reg, v);
	BUG();
}

A
Alex Deucher 已提交
833 834 835
/**
 * amdgpu_block_invalid_rreg - dummy reg read function
 *
836
 * @adev: amdgpu_device pointer
A
Alex Deucher 已提交
837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855
 * @block: offset of instance
 * @reg: offset of register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 * Returns the value in the register.
 */
static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
					  uint32_t block, uint32_t reg)
{
	DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
		  reg, block);
	BUG();
	return 0;
}

/**
 * amdgpu_block_invalid_wreg - dummy reg write function
 *
856
 * @adev: amdgpu_device pointer
A
Alex Deucher 已提交
857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872
 * @block: offset of instance
 * @reg: offset of register
 * @v: value to write to the register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 */
static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
				      uint32_t block,
				      uint32_t reg, uint32_t v)
{
	DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
		  reg, block, v);
	BUG();
}

873 874 875
/**
 * amdgpu_device_asic_init - Wrapper for atom asic_init
 *
876
 * @adev: amdgpu_device pointer
877 878 879 880 881 882 883
 *
 * Does any asic specific work and then calls atom asic init.
 */
static int amdgpu_device_asic_init(struct amdgpu_device *adev)
{
	amdgpu_asic_pre_asic_init(adev);

884 885
	if (adev->ip_versions[GC_HWIP][0] == IP_VERSION(9, 4, 3) ||
	    adev->ip_versions[GC_HWIP][0] >= IP_VERSION(11, 0, 0))
886 887 888
		return amdgpu_atomfirmware_asic_init(adev, true);
	else
		return amdgpu_atom_asic_init(adev->mode_info.atom_context);
889 890
}

891
/**
892
 * amdgpu_device_mem_scratch_init - allocate the VRAM scratch page
893
 *
894
 * @adev: amdgpu_device pointer
895 896 897 898
 *
 * Allocates a scratch page of VRAM for use by various things in the
 * driver.
 */
899
static int amdgpu_device_mem_scratch_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
900
{
901 902 903 904 905 906
	return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE, PAGE_SIZE,
				       AMDGPU_GEM_DOMAIN_VRAM |
				       AMDGPU_GEM_DOMAIN_GTT,
				       &adev->mem_scratch.robj,
				       &adev->mem_scratch.gpu_addr,
				       (void **)&adev->mem_scratch.ptr);
A
Alex Deucher 已提交
907 908
}

909
/**
910
 * amdgpu_device_mem_scratch_fini - Free the VRAM scratch page
911
 *
912
 * @adev: amdgpu_device pointer
913 914 915
 *
 * Frees the VRAM scratch page.
 */
916
static void amdgpu_device_mem_scratch_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
917
{
918
	amdgpu_bo_free_kernel(&adev->mem_scratch.robj, NULL, NULL);
A
Alex Deucher 已提交
919 920 921
}

/**
922
 * amdgpu_device_program_register_sequence - program an array of registers.
A
Alex Deucher 已提交
923 924 925 926 927
 *
 * @adev: amdgpu_device pointer
 * @registers: pointer to the register array
 * @array_size: size of the register array
 *
928
 * Programs an array or registers with and or masks.
A
Alex Deucher 已提交
929 930
 * This is a helper for setting golden registers.
 */
931 932 933
void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
					     const u32 *registers,
					     const u32 array_size)
A
Alex Deucher 已提交
934 935 936 937 938 939 940
{
	u32 tmp, reg, and_mask, or_mask;
	int i;

	if (array_size % 3)
		return;

941
	for (i = 0; i < array_size; i += 3) {
A
Alex Deucher 已提交
942 943 944 945 946 947 948 949 950
		reg = registers[i + 0];
		and_mask = registers[i + 1];
		or_mask = registers[i + 2];

		if (and_mask == 0xffffffff) {
			tmp = or_mask;
		} else {
			tmp = RREG32(reg);
			tmp &= ~and_mask;
951 952 953 954
			if (adev->family >= AMDGPU_FAMILY_AI)
				tmp |= (or_mask & and_mask);
			else
				tmp |= or_mask;
A
Alex Deucher 已提交
955 956 957 958 959
		}
		WREG32(reg, tmp);
	}
}

960 961 962 963 964 965 966 967
/**
 * amdgpu_device_pci_config_reset - reset the GPU
 *
 * @adev: amdgpu_device pointer
 *
 * Resets the GPU using the pci config reset sequence.
 * Only applicable to asics prior to vega10.
 */
968
void amdgpu_device_pci_config_reset(struct amdgpu_device *adev)
A
Alex Deucher 已提交
969 970 971 972
{
	pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
}

973 974 975 976 977 978 979 980 981 982 983 984
/**
 * amdgpu_device_pci_reset - reset the GPU using generic PCI means
 *
 * @adev: amdgpu_device pointer
 *
 * Resets the GPU using generic pci reset interfaces (FLR, SBR, etc.).
 */
int amdgpu_device_pci_reset(struct amdgpu_device *adev)
{
	return pci_reset_function(adev->pdev);
}

A
Alex Deucher 已提交
985
/*
986
 * amdgpu_device_wb_*()
987
 * Writeback is the method by which the GPU updates special pages in memory
A
Alex Xie 已提交
988
 * with the status of certain GPU events (fences, ring pointers,etc.).
A
Alex Deucher 已提交
989 990 991
 */

/**
992
 * amdgpu_device_wb_fini - Disable Writeback and free memory
A
Alex Deucher 已提交
993 994 995 996 997 998
 *
 * @adev: amdgpu_device pointer
 *
 * Disables Writeback and frees the Writeback memory (all asics).
 * Used at driver shutdown.
 */
999
static void amdgpu_device_wb_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1000 1001
{
	if (adev->wb.wb_obj) {
1002 1003 1004
		amdgpu_bo_free_kernel(&adev->wb.wb_obj,
				      &adev->wb.gpu_addr,
				      (void **)&adev->wb.wb);
A
Alex Deucher 已提交
1005 1006 1007 1008 1009
		adev->wb.wb_obj = NULL;
	}
}

/**
Y
Yann Dirson 已提交
1010
 * amdgpu_device_wb_init - Init Writeback driver info and allocate memory
A
Alex Deucher 已提交
1011 1012 1013
 *
 * @adev: amdgpu_device pointer
 *
1014
 * Initializes writeback and allocates writeback memory (all asics).
A
Alex Deucher 已提交
1015 1016 1017
 * Used at driver startup.
 * Returns 0 on success or an -error on failure.
 */
1018
static int amdgpu_device_wb_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1019 1020 1021 1022
{
	int r;

	if (adev->wb.wb_obj == NULL) {
1023 1024
		/* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
		r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
1025 1026 1027
					    PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
					    &adev->wb.wb_obj, &adev->wb.gpu_addr,
					    (void **)&adev->wb.wb);
A
Alex Deucher 已提交
1028 1029 1030 1031 1032 1033 1034 1035 1036
		if (r) {
			dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
			return r;
		}

		adev->wb.num_wb = AMDGPU_MAX_WB;
		memset(&adev->wb.used, 0, sizeof(adev->wb.used));

		/* clear wb memory */
M
Monk Liu 已提交
1037
		memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t) * 8);
A
Alex Deucher 已提交
1038 1039 1040 1041 1042 1043
	}

	return 0;
}

/**
1044
 * amdgpu_device_wb_get - Allocate a wb entry
A
Alex Deucher 已提交
1045 1046 1047 1048 1049 1050 1051
 *
 * @adev: amdgpu_device pointer
 * @wb: wb index
 *
 * Allocate a wb slot for use by the driver (all asics).
 * Returns 0 on success or -EINVAL on failure.
 */
1052
int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb)
A
Alex Deucher 已提交
1053 1054 1055
{
	unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);

1056
	if (offset < adev->wb.num_wb) {
K
Ken Wang 已提交
1057
		__set_bit(offset, adev->wb.used);
M
Monk Liu 已提交
1058
		*wb = offset << 3; /* convert to dw offset */
1059 1060 1061 1062 1063 1064
		return 0;
	} else {
		return -EINVAL;
	}
}

A
Alex Deucher 已提交
1065
/**
1066
 * amdgpu_device_wb_free - Free a wb entry
A
Alex Deucher 已提交
1067 1068 1069 1070 1071 1072
 *
 * @adev: amdgpu_device pointer
 * @wb: wb index
 *
 * Free a wb slot allocated for use by the driver (all asics)
 */
1073
void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb)
A
Alex Deucher 已提交
1074
{
M
Monk Liu 已提交
1075
	wb >>= 3;
A
Alex Deucher 已提交
1076
	if (wb < adev->wb.num_wb)
M
Monk Liu 已提交
1077
		__clear_bit(wb, adev->wb.used);
A
Alex Deucher 已提交
1078 1079
}

1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090
/**
 * amdgpu_device_resize_fb_bar - try to resize FB BAR
 *
 * @adev: amdgpu_device pointer
 *
 * Try to resize FB BAR to make all VRAM CPU accessible. We try very hard not
 * to fail, but if any of the BARs is not accessible after the size we abort
 * driver loading by returning -ENODEV.
 */
int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev)
{
1091
	int rbar_size = pci_rebar_bytes_to_size(adev->gmc.real_vram_size);
1092 1093
	struct pci_bus *root;
	struct resource *res;
1094
	unsigned int i;
1095 1096 1097
	u16 cmd;
	int r;

1098 1099 1100
	if (!IS_ENABLED(CONFIG_PHYS_ADDR_T_64BIT))
		return 0;

1101 1102 1103 1104
	/* Bypass for VF */
	if (amdgpu_sriov_vf(adev))
		return 0;

1105 1106 1107 1108 1109
	/* skip if the bios has already enabled large BAR */
	if (adev->gmc.real_vram_size &&
	    (pci_resource_len(adev->pdev, 0) >= adev->gmc.real_vram_size))
		return 0;

1110 1111 1112 1113 1114 1115
	/* Check if the root BUS has 64bit memory resources */
	root = adev->pdev->bus;
	while (root->parent)
		root = root->parent;

	pci_bus_for_each_resource(root, res, i) {
1116
		if (res && res->flags & (IORESOURCE_MEM | IORESOURCE_MEM_64) &&
1117 1118 1119 1120 1121 1122 1123 1124
		    res->start > 0x100000000ull)
			break;
	}

	/* Trying to resize is pointless without a root hub window above 4GB */
	if (!res)
		return 0;

1125 1126 1127 1128
	/* Limit the BAR size to what is available */
	rbar_size = min(fls(pci_rebar_get_possible_sizes(adev->pdev, 0)) - 1,
			rbar_size);

1129 1130 1131 1132 1133 1134
	/* Disable memory decoding while we change the BAR addresses and size */
	pci_read_config_word(adev->pdev, PCI_COMMAND, &cmd);
	pci_write_config_word(adev->pdev, PCI_COMMAND,
			      cmd & ~PCI_COMMAND_MEMORY);

	/* Free the VRAM and doorbell BAR, we most likely need to move both. */
1135
	amdgpu_doorbell_fini(adev);
1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151
	if (adev->asic_type >= CHIP_BONAIRE)
		pci_release_resource(adev->pdev, 2);

	pci_release_resource(adev->pdev, 0);

	r = pci_resize_resource(adev->pdev, 0, rbar_size);
	if (r == -ENOSPC)
		DRM_INFO("Not enough PCI address space for a large BAR.");
	else if (r && r != -ENOTSUPP)
		DRM_ERROR("Problem resizing BAR0 (%d).", r);

	pci_assign_unassigned_bus_resources(adev->pdev->bus);

	/* When the doorbell or fb BAR isn't available we have no chance of
	 * using the device.
	 */
1152
	r = amdgpu_doorbell_init(adev);
1153 1154 1155 1156 1157 1158 1159
	if (r || (pci_resource_flags(adev->pdev, 0) & IORESOURCE_UNSET))
		return -ENODEV;

	pci_write_config_word(adev->pdev, PCI_COMMAND, cmd);

	return 0;
}
1160

1161 1162
static bool amdgpu_device_read_bios(struct amdgpu_device *adev)
{
1163
	if (hweight32(adev->aid_mask) && (adev->flags & AMD_IS_APU))
1164 1165 1166 1167 1168
		return false;

	return true;
}

A
Alex Deucher 已提交
1169 1170 1171 1172
/*
 * GPU helpers function.
 */
/**
A
Alex Deucher 已提交
1173
 * amdgpu_device_need_post - check if the hw need post or not
A
Alex Deucher 已提交
1174 1175 1176
 *
 * @adev: amdgpu_device pointer
 *
1177 1178 1179
 * Check if the asic has been initialized (all asics) at driver startup
 * or post is needed if  hw reset is performed.
 * Returns true if need or false if not.
A
Alex Deucher 已提交
1180
 */
A
Alex Deucher 已提交
1181
bool amdgpu_device_need_post(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1182 1183 1184
{
	uint32_t reg;

1185 1186 1187
	if (amdgpu_sriov_vf(adev))
		return false;

1188 1189 1190
	if (!amdgpu_device_read_bios(adev))
		return false;

1191
	if (amdgpu_passthrough(adev)) {
M
Monk Liu 已提交
1192 1193 1194 1195
		/* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
		 * some old smc fw still need driver do vPost otherwise gpu hang, while
		 * those smc fw version above 22.15 doesn't have this flaw, so we force
		 * vpost executed for smc version below 22.15
1196 1197 1198 1199
		 */
		if (adev->asic_type == CHIP_FIJI) {
			int err;
			uint32_t fw_ver;
1200

1201 1202 1203 1204 1205 1206
			err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
			/* force vPost if error occured */
			if (err)
				return true;

			fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
M
Monk Liu 已提交
1207 1208
			if (fw_ver < 0x00160e00)
				return true;
1209 1210
		}
	}
1211

1212 1213 1214 1215
	/* Don't post if we need to reset whole hive on init */
	if (adev->gmc.xgmi.pending_reset)
		return false;

1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231
	if (adev->has_hw_reset) {
		adev->has_hw_reset = false;
		return true;
	}

	/* bios scratch used on CIK+ */
	if (adev->asic_type >= CHIP_BONAIRE)
		return amdgpu_atombios_scratch_need_asic_init(adev);

	/* check MEM_SIZE for older asics */
	reg = amdgpu_asic_get_config_memsize(adev);

	if ((reg != 0) && (reg != 0xffffffff))
		return false;

	return true;
1232 1233
}

1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259
/*
 * On APUs with >= 64GB white flickering has been observed w/ SG enabled.
 * Disable S/G on such systems until we have a proper fix.
 * https://gitlab.freedesktop.org/drm/amd/-/issues/2354
 * https://gitlab.freedesktop.org/drm/amd/-/issues/2735
 */
bool amdgpu_sg_display_supported(struct amdgpu_device *adev)
{
	switch (amdgpu_sg_display) {
	case -1:
		break;
	case 0:
		return false;
	case 1:
		return true;
	default:
		return false;
	}
	if ((totalram_pages() << (PAGE_SHIFT - 10)) +
	    (adev->gmc.real_vram_size / 1024) >= 64000000) {
		DRM_WARN("Disabling S/G due to >=64GB RAM\n");
		return false;
	}
	return true;
}

1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278
/*
 * Intel hosts such as Raptor Lake and Sapphire Rapids don't support dynamic
 * speed switching. Until we have confirmation from Intel that a specific host
 * supports it, it's safer that we keep it disabled for all.
 *
 * https://edc.intel.com/content/www/us/en/design/products/platforms/details/raptor-lake-s/13th-generation-core-processors-datasheet-volume-1-of-2/005/pci-express-support/
 * https://gitlab.freedesktop.org/drm/amd/-/issues/2663
 */
bool amdgpu_device_pcie_dynamic_switching_supported(void)
{
#if IS_ENABLED(CONFIG_X86)
	struct cpuinfo_x86 *c = &cpu_data(0);

	if (c->x86_vendor == X86_VENDOR_INTEL)
		return false;
#endif
	return true;
}

1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303
/**
 * amdgpu_device_should_use_aspm - check if the device should program ASPM
 *
 * @adev: amdgpu_device pointer
 *
 * Confirm whether the module parameter and pcie bridge agree that ASPM should
 * be set for this device.
 *
 * Returns true if it should be used or false if not.
 */
bool amdgpu_device_should_use_aspm(struct amdgpu_device *adev)
{
	switch (amdgpu_aspm) {
	case -1:
		break;
	case 0:
		return false;
	case 1:
		return true;
	default:
		return false;
	}
	return pcie_aspm_enabled(adev->pdev);
}

1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314
bool amdgpu_device_aspm_support_quirk(void)
{
#if IS_ENABLED(CONFIG_X86)
	struct cpuinfo_x86 *c = &cpu_data(0);

	return !(c->x86 == 6 && c->x86_model == INTEL_FAM6_ALDERLAKE);
#else
	return true;
#endif
}

A
Alex Deucher 已提交
1315 1316
/* if we get transitioned to only one device, take VGA back */
/**
1317
 * amdgpu_device_vga_set_decode - enable/disable vga decode
A
Alex Deucher 已提交
1318
 *
1319
 * @pdev: PCI device pointer
A
Alex Deucher 已提交
1320 1321 1322 1323 1324
 * @state: enable/disable vga decode
 *
 * Enable/disable vga decode (all asics).
 * Returns VGA resource flags.
 */
1325 1326
static unsigned int amdgpu_device_vga_set_decode(struct pci_dev *pdev,
		bool state)
A
Alex Deucher 已提交
1327
{
1328
	struct amdgpu_device *adev = drm_to_adev(pci_get_drvdata(pdev));
1329

A
Alex Deucher 已提交
1330 1331 1332 1333 1334 1335 1336 1337
	amdgpu_asic_set_vga_state(adev, state);
	if (state)
		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
	else
		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
}

1338 1339 1340 1341 1342 1343 1344 1345 1346 1347
/**
 * amdgpu_device_check_block_size - validate the vm block size
 *
 * @adev: amdgpu_device pointer
 *
 * Validates the vm block size specified via module parameter.
 * The vm block size defines number of bits in page table versus page directory,
 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
 * page table and the remaining bits are in the page directory.
 */
1348
static void amdgpu_device_check_block_size(struct amdgpu_device *adev)
1349 1350 1351
{
	/* defines number of bits in page table versus page directory,
	 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1352 1353
	 * page table and the remaining bits are in the page directory
	 */
1354 1355
	if (amdgpu_vm_block_size == -1)
		return;
1356

1357
	if (amdgpu_vm_block_size < 9) {
1358 1359
		dev_warn(adev->dev, "VM page table size (%d) too small\n",
			 amdgpu_vm_block_size);
1360
		amdgpu_vm_block_size = -1;
1361 1362 1363
	}
}

1364 1365 1366 1367 1368 1369 1370 1371
/**
 * amdgpu_device_check_vm_size - validate the vm size
 *
 * @adev: amdgpu_device pointer
 *
 * Validates the vm size in GB specified via module parameter.
 * The VM size is the size of the GPU virtual memory space in GB.
 */
1372
static void amdgpu_device_check_vm_size(struct amdgpu_device *adev)
1373
{
1374 1375 1376 1377
	/* no need to check the default value */
	if (amdgpu_vm_size == -1)
		return;

1378 1379 1380
	if (amdgpu_vm_size < 1) {
		dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
			 amdgpu_vm_size);
1381
		amdgpu_vm_size = -1;
1382 1383 1384
	}
}

1385 1386 1387
static void amdgpu_device_check_smu_prv_buffer_size(struct amdgpu_device *adev)
{
	struct sysinfo si;
1388
	bool is_os_64 = (sizeof(void *) == 8);
1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424
	uint64_t total_memory;
	uint64_t dram_size_seven_GB = 0x1B8000000;
	uint64_t dram_size_three_GB = 0xB8000000;

	if (amdgpu_smu_memory_pool_size == 0)
		return;

	if (!is_os_64) {
		DRM_WARN("Not 64-bit OS, feature not supported\n");
		goto def_value;
	}
	si_meminfo(&si);
	total_memory = (uint64_t)si.totalram * si.mem_unit;

	if ((amdgpu_smu_memory_pool_size == 1) ||
		(amdgpu_smu_memory_pool_size == 2)) {
		if (total_memory < dram_size_three_GB)
			goto def_value1;
	} else if ((amdgpu_smu_memory_pool_size == 4) ||
		(amdgpu_smu_memory_pool_size == 8)) {
		if (total_memory < dram_size_seven_GB)
			goto def_value1;
	} else {
		DRM_WARN("Smu memory pool size not supported\n");
		goto def_value;
	}
	adev->pm.smu_prv_buffer_size = amdgpu_smu_memory_pool_size << 28;

	return;

def_value1:
	DRM_WARN("No enough system memory\n");
def_value:
	adev->pm.smu_prv_buffer_size = 0;
}

1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449
static int amdgpu_device_init_apu_flags(struct amdgpu_device *adev)
{
	if (!(adev->flags & AMD_IS_APU) ||
	    adev->asic_type < CHIP_RAVEN)
		return 0;

	switch (adev->asic_type) {
	case CHIP_RAVEN:
		if (adev->pdev->device == 0x15dd)
			adev->apu_flags |= AMD_APU_IS_RAVEN;
		if (adev->pdev->device == 0x15d8)
			adev->apu_flags |= AMD_APU_IS_PICASSO;
		break;
	case CHIP_RENOIR:
		if ((adev->pdev->device == 0x1636) ||
		    (adev->pdev->device == 0x164c))
			adev->apu_flags |= AMD_APU_IS_RENOIR;
		else
			adev->apu_flags |= AMD_APU_IS_GREEN_SARDINE;
		break;
	case CHIP_VANGOGH:
		adev->apu_flags |= AMD_APU_IS_VANGOGH;
		break;
	case CHIP_YELLOW_CARP:
		break;
1450
	case CHIP_CYAN_SKILLFISH:
1451 1452
		if ((adev->pdev->device == 0x13FE) ||
		    (adev->pdev->device == 0x143F))
1453 1454
			adev->apu_flags |= AMD_APU_IS_CYAN_SKILLFISH2;
		break;
1455
	default:
1456
		break;
1457 1458 1459 1460 1461
	}

	return 0;
}

A
Alex Deucher 已提交
1462
/**
1463
 * amdgpu_device_check_arguments - validate module params
A
Alex Deucher 已提交
1464 1465 1466 1467 1468 1469
 *
 * @adev: amdgpu_device pointer
 *
 * Validates certain module parameters and updates
 * the associated values used by the driver (all asics).
 */
1470
static int amdgpu_device_check_arguments(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1471
{
1472 1473 1474 1475
	if (amdgpu_sched_jobs < 4) {
		dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
			 amdgpu_sched_jobs);
		amdgpu_sched_jobs = 4;
1476
	} else if (!is_power_of_2(amdgpu_sched_jobs)) {
1477 1478 1479 1480
		dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
			 amdgpu_sched_jobs);
		amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
	}
A
Alex Deucher 已提交
1481

1482
	if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
1483 1484 1485
		/* gart size must be greater or equal to 32M */
		dev_warn(adev->dev, "gart size (%d) too small\n",
			 amdgpu_gart_size);
1486
		amdgpu_gart_size = -1;
A
Alex Deucher 已提交
1487 1488
	}

1489
	if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
1490
		/* gtt size must be greater or equal to 32M */
1491 1492 1493
		dev_warn(adev->dev, "gtt size (%d) too small\n",
				 amdgpu_gtt_size);
		amdgpu_gtt_size = -1;
A
Alex Deucher 已提交
1494 1495
	}

1496 1497 1498 1499 1500 1501 1502
	/* valid range is between 4 and 9 inclusive */
	if (amdgpu_vm_fragment_size != -1 &&
	    (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
		dev_warn(adev->dev, "valid range is between 4 and 9\n");
		amdgpu_vm_fragment_size = -1;
	}

1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
	if (amdgpu_sched_hw_submission < 2) {
		dev_warn(adev->dev, "sched hw submission jobs (%d) must be at least 2\n",
			 amdgpu_sched_hw_submission);
		amdgpu_sched_hw_submission = 2;
	} else if (!is_power_of_2(amdgpu_sched_hw_submission)) {
		dev_warn(adev->dev, "sched hw submission jobs (%d) must be a power of 2\n",
			 amdgpu_sched_hw_submission);
		amdgpu_sched_hw_submission = roundup_pow_of_two(amdgpu_sched_hw_submission);
	}

1513 1514 1515 1516 1517
	if (amdgpu_reset_method < -1 || amdgpu_reset_method > 4) {
		dev_warn(adev->dev, "invalid option for reset method, reverting to default\n");
		amdgpu_reset_method = -1;
	}

1518 1519
	amdgpu_device_check_smu_prv_buffer_size(adev);

1520
	amdgpu_device_check_vm_size(adev);
A
Alex Deucher 已提交
1521

1522
	amdgpu_device_check_block_size(adev);
C
Christian König 已提交
1523

1524
	adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
1525

1526
	return 0;
A
Alex Deucher 已提交
1527 1528 1529 1530 1531 1532
}

/**
 * amdgpu_switcheroo_set_state - set switcheroo state
 *
 * @pdev: pci dev pointer
1533
 * @state: vga_switcheroo state
A
Alex Deucher 已提交
1534
 *
1535
 * Callback for the switcheroo driver.  Suspends or resumes
A
Alex Deucher 已提交
1536 1537
 * the asics before or after it is powered up using ACPI methods.
 */
1538 1539
static void amdgpu_switcheroo_set_state(struct pci_dev *pdev,
					enum vga_switcheroo_state state)
A
Alex Deucher 已提交
1540 1541
{
	struct drm_device *dev = pci_get_drvdata(pdev);
1542
	int r;
A
Alex Deucher 已提交
1543

1544
	if (amdgpu_device_supports_px(dev) && state == VGA_SWITCHEROO_OFF)
A
Alex Deucher 已提交
1545 1546 1547
		return;

	if (state == VGA_SWITCHEROO_ON) {
1548
		pr_info("switched on\n");
A
Alex Deucher 已提交
1549 1550 1551
		/* don't suspend or resume card normally */
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;

1552 1553 1554
		pci_set_power_state(pdev, PCI_D0);
		amdgpu_device_load_pci_state(pdev);
		r = pci_enable_device(pdev);
1555 1556 1557
		if (r)
			DRM_WARN("pci_enable_device failed (%d)\n", r);
		amdgpu_device_resume(dev, true);
A
Alex Deucher 已提交
1558 1559 1560

		dev->switch_power_state = DRM_SWITCH_POWER_ON;
	} else {
1561
		pr_info("switched off\n");
A
Alex Deucher 已提交
1562
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1563
		amdgpu_device_suspend(dev, true);
1564
		amdgpu_device_cache_pci_state(pdev);
1565
		/* Shut down the device */
1566 1567
		pci_disable_device(pdev);
		pci_set_power_state(pdev, PCI_D3cold);
A
Alex Deucher 已提交
1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584
		dev->switch_power_state = DRM_SWITCH_POWER_OFF;
	}
}

/**
 * amdgpu_switcheroo_can_switch - see if switcheroo state can change
 *
 * @pdev: pci dev pointer
 *
 * Callback for the switcheroo driver.  Check of the switcheroo
 * state can be changed.
 * Returns true if the state can be changed, false if not.
 */
static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

1585
       /*
A
Alex Deucher 已提交
1586 1587 1588 1589
	* FIXME: open_count is protected by drm_global_mutex but that would lead to
	* locking inversion with the driver load path. And the access here is
	* completely racy anyway. So don't bother with locking for now.
	*/
1590
	return atomic_read(&dev->open_count) == 0;
A
Alex Deucher 已提交
1591 1592 1593 1594 1595 1596 1597 1598
}

static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
	.set_gpu_state = amdgpu_switcheroo_set_state,
	.reprobe = NULL,
	.can_switch = amdgpu_switcheroo_can_switch,
};

1599 1600 1601
/**
 * amdgpu_device_ip_set_clockgating_state - set the CG state
 *
1602
 * @dev: amdgpu_device pointer
1603 1604 1605 1606 1607 1608 1609
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 * @state: clockgating state (gate or ungate)
 *
 * Sets the requested clockgating state for all instances of
 * the hardware IP specified.
 * Returns the error code from the last instance.
 */
1610
int amdgpu_device_ip_set_clockgating_state(void *dev,
1611 1612
					   enum amd_ip_block_type block_type,
					   enum amd_clockgating_state state)
A
Alex Deucher 已提交
1613
{
1614
	struct amdgpu_device *adev = dev;
A
Alex Deucher 已提交
1615 1616 1617
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1618
		if (!adev->ip_blocks[i].status.valid)
1619
			continue;
1620 1621 1622 1623 1624 1625 1626 1627 1628
		if (adev->ip_blocks[i].version->type != block_type)
			continue;
		if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
			continue;
		r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
			(void *)adev, state);
		if (r)
			DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
1629 1630 1631 1632
	}
	return r;
}

1633 1634 1635
/**
 * amdgpu_device_ip_set_powergating_state - set the PG state
 *
1636
 * @dev: amdgpu_device pointer
1637 1638 1639 1640 1641 1642 1643
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 * @state: powergating state (gate or ungate)
 *
 * Sets the requested powergating state for all instances of
 * the hardware IP specified.
 * Returns the error code from the last instance.
 */
1644
int amdgpu_device_ip_set_powergating_state(void *dev,
1645 1646
					   enum amd_ip_block_type block_type,
					   enum amd_powergating_state state)
A
Alex Deucher 已提交
1647
{
1648
	struct amdgpu_device *adev = dev;
A
Alex Deucher 已提交
1649 1650 1651
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1652
		if (!adev->ip_blocks[i].status.valid)
1653
			continue;
1654 1655 1656 1657 1658 1659 1660 1661 1662
		if (adev->ip_blocks[i].version->type != block_type)
			continue;
		if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
			continue;
		r = adev->ip_blocks[i].version->funcs->set_powergating_state(
			(void *)adev, state);
		if (r)
			DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
1663 1664 1665 1666
	}
	return r;
}

1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677
/**
 * amdgpu_device_ip_get_clockgating_state - get the CG state
 *
 * @adev: amdgpu_device pointer
 * @flags: clockgating feature flags
 *
 * Walks the list of IPs on the device and updates the clockgating
 * flags for each IP.
 * Updates @flags with the feature flags for each hardware IP where
 * clockgating is enabled.
 */
1678
void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
1679
					    u64 *flags)
1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690
{
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.valid)
			continue;
		if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
			adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
	}
}

1691 1692 1693 1694 1695 1696 1697 1698 1699
/**
 * amdgpu_device_ip_wait_for_idle - wait for idle
 *
 * @adev: amdgpu_device pointer
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 *
 * Waits for the request hardware IP to be idle.
 * Returns 0 for success or a negative error code on failure.
 */
1700 1701
int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
				   enum amd_ip_block_type block_type)
1702 1703 1704 1705
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1706
		if (!adev->ip_blocks[i].status.valid)
1707
			continue;
1708 1709
		if (adev->ip_blocks[i].version->type == block_type) {
			r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
1710 1711 1712 1713 1714 1715 1716 1717 1718
			if (r)
				return r;
			break;
		}
	}
	return 0;

}

1719 1720 1721 1722 1723 1724 1725 1726 1727
/**
 * amdgpu_device_ip_is_idle - is the hardware IP idle
 *
 * @adev: amdgpu_device pointer
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 *
 * Check if the hardware IP is idle or not.
 * Returns true if it the IP is idle, false if not.
 */
1728 1729
bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
			      enum amd_ip_block_type block_type)
1730 1731 1732 1733
{
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1734
		if (!adev->ip_blocks[i].status.valid)
1735
			continue;
1736 1737
		if (adev->ip_blocks[i].version->type == block_type)
			return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
1738 1739 1740 1741 1742
	}
	return true;

}

1743 1744 1745 1746
/**
 * amdgpu_device_ip_get_ip_block - get a hw IP pointer
 *
 * @adev: amdgpu_device pointer
1747
 * @type: Type of hardware IP (SMU, GFX, UVD, etc.)
1748 1749 1750 1751
 *
 * Returns a pointer to the hardware IP block structure
 * if it exists for the asic, otherwise NULL.
 */
1752 1753 1754
struct amdgpu_ip_block *
amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
			      enum amd_ip_block_type type)
A
Alex Deucher 已提交
1755 1756 1757 1758
{
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++)
1759
		if (adev->ip_blocks[i].version->type == type)
A
Alex Deucher 已提交
1760 1761 1762 1763 1764 1765
			return &adev->ip_blocks[i];

	return NULL;
}

/**
1766
 * amdgpu_device_ip_block_version_cmp
A
Alex Deucher 已提交
1767 1768
 *
 * @adev: amdgpu_device pointer
1769
 * @type: enum amd_ip_block_type
A
Alex Deucher 已提交
1770 1771 1772 1773 1774 1775
 * @major: major version
 * @minor: minor version
 *
 * return 0 if equal or greater
 * return 1 if smaller or the ip_block doesn't exist
 */
1776 1777 1778
int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
				       enum amd_ip_block_type type,
				       u32 major, u32 minor)
A
Alex Deucher 已提交
1779
{
1780
	struct amdgpu_ip_block *ip_block = amdgpu_device_ip_get_ip_block(adev, type);
A
Alex Deucher 已提交
1781

1782 1783 1784
	if (ip_block && ((ip_block->version->major > major) ||
			((ip_block->version->major == major) &&
			(ip_block->version->minor >= minor))))
A
Alex Deucher 已提交
1785 1786 1787 1788 1789
		return 0;

	return 1;
}

1790
/**
1791
 * amdgpu_device_ip_block_add
1792 1793 1794 1795 1796 1797 1798
 *
 * @adev: amdgpu_device pointer
 * @ip_block_version: pointer to the IP to add
 *
 * Adds the IP block driver information to the collection of IPs
 * on the asic.
 */
1799 1800
int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
			       const struct amdgpu_ip_block_version *ip_block_version)
1801 1802 1803 1804
{
	if (!ip_block_version)
		return -EINVAL;

1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817
	switch (ip_block_version->type) {
	case AMD_IP_BLOCK_TYPE_VCN:
		if (adev->harvest_ip_mask & AMD_HARVEST_IP_VCN_MASK)
			return 0;
		break;
	case AMD_IP_BLOCK_TYPE_JPEG:
		if (adev->harvest_ip_mask & AMD_HARVEST_IP_JPEG_MASK)
			return 0;
		break;
	default:
		break;
	}

1818
	DRM_INFO("add ip block number %d <%s>\n", adev->num_ip_blocks,
1819 1820
		  ip_block_version->funcs->name);

1821 1822 1823 1824 1825
	adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;

	return 0;
}

1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837
/**
 * amdgpu_device_enable_virtual_display - enable virtual display feature
 *
 * @adev: amdgpu_device pointer
 *
 * Enabled the virtual display feature if the user has enabled it via
 * the module parameter virtual_display.  This feature provides a virtual
 * display hardware on headless boards or in virtualized environments.
 * This function parses and validates the configuration string specified by
 * the user and configues the virtual display configuration (number of
 * virtual connectors, crtcs, etc.) specified.
 */
1838
static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
1839 1840 1841 1842
{
	adev->enable_virtual_display = false;

	if (amdgpu_virtual_display) {
1843
		const char *pci_address_name = pci_name(adev->pdev);
1844
		char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
1845 1846 1847

		pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
		pciaddstr_tmp = pciaddstr;
1848 1849
		while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
			pciaddname = strsep(&pciaddname_tmp, ",");
1850 1851
			if (!strcmp("all", pciaddname)
			    || !strcmp(pci_address_name, pciaddname)) {
1852 1853 1854
				long num_crtc;
				int res = -1;

1855
				adev->enable_virtual_display = true;
1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869

				if (pciaddname_tmp)
					res = kstrtol(pciaddname_tmp, 10,
						      &num_crtc);

				if (!res) {
					if (num_crtc < 1)
						num_crtc = 1;
					if (num_crtc > 6)
						num_crtc = 6;
					adev->mode_info.num_crtc = num_crtc;
				} else {
					adev->mode_info.num_crtc = 1;
				}
1870 1871 1872 1873
				break;
			}
		}

1874 1875 1876
		DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
			 amdgpu_virtual_display, pci_address_name,
			 adev->enable_virtual_display, adev->mode_info.num_crtc);
1877 1878 1879 1880 1881

		kfree(pciaddstr);
	}
}

1882 1883 1884 1885 1886 1887 1888 1889 1890 1891
void amdgpu_device_set_sriov_virtual_display(struct amdgpu_device *adev)
{
	if (amdgpu_sriov_vf(adev) && !adev->enable_virtual_display) {
		adev->mode_info.num_crtc = 1;
		adev->enable_virtual_display = true;
		DRM_INFO("virtual_display:%d, num_crtc:%d\n",
			 adev->enable_virtual_display, adev->mode_info.num_crtc);
	}
}

1892 1893 1894 1895 1896 1897 1898 1899 1900 1901
/**
 * amdgpu_device_parse_gpu_info_fw - parse gpu info firmware
 *
 * @adev: amdgpu_device pointer
 *
 * Parses the asic configuration parameters specified in the gpu info
 * firmware and makes them availale to the driver for use in configuring
 * the asic.
 * Returns 0 on success, -EINVAL on failure.
 */
1902 1903 1904
static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
{
	const char *chip_name;
1905
	char fw_name[40];
1906 1907 1908
	int err;
	const struct gpu_info_firmware_header_v1_0 *hdr;

1909 1910
	adev->firmware.gpu_info_fw = NULL;

1911
	if (adev->mman.discovery_bin) {
1912 1913
		/*
		 * FIXME: The bounding box is still needed by Navi12, so
1914
		 * temporarily read it from gpu_info firmware. Should be dropped
1915 1916 1917 1918
		 * when DAL no longer needs it.
		 */
		if (adev->asic_type != CHIP_NAVI12)
			return 0;
1919 1920
	}

1921 1922 1923 1924 1925 1926
	switch (adev->asic_type) {
	default:
		return 0;
	case CHIP_VEGA10:
		chip_name = "vega10";
		break;
1927 1928 1929
	case CHIP_VEGA12:
		chip_name = "vega12";
		break;
1930
	case CHIP_RAVEN:
A
Alex Deucher 已提交
1931
		if (adev->apu_flags & AMD_APU_IS_RAVEN2)
1932
			chip_name = "raven2";
A
Alex Deucher 已提交
1933
		else if (adev->apu_flags & AMD_APU_IS_PICASSO)
1934
			chip_name = "picasso";
1935 1936
		else
			chip_name = "raven";
1937
		break;
1938 1939 1940
	case CHIP_ARCTURUS:
		chip_name = "arcturus";
		break;
1941 1942 1943
	case CHIP_NAVI12:
		chip_name = "navi12";
		break;
1944 1945 1946
	}

	snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
1947
	err = amdgpu_ucode_request(adev, &adev->firmware.gpu_info_fw, fw_name);
1948 1949
	if (err) {
		dev_err(adev->dev,
1950
			"Failed to get gpu_info firmware \"%s\"\n",
1951 1952 1953 1954
			fw_name);
		goto out;
	}

1955
	hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
1956 1957 1958 1959 1960 1961
	amdgpu_ucode_print_gpu_info_hdr(&hdr->header);

	switch (hdr->version_major) {
	case 1:
	{
		const struct gpu_info_firmware_v1_0 *gpu_info_fw =
1962
			(const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
1963 1964
								le32_to_cpu(hdr->header.ucode_array_offset_bytes));

1965 1966 1967 1968
		/*
		 * Should be droped when DAL no longer needs it.
		 */
		if (adev->asic_type == CHIP_NAVI12)
1969 1970
			goto parse_soc_bounding_box;

1971 1972 1973 1974
		adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
		adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
		adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
		adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
1975
		adev->gfx.config.max_texture_channel_caches =
1976 1977 1978 1979 1980
			le32_to_cpu(gpu_info_fw->gc_num_tccs);
		adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
		adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
		adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
		adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
1981
		adev->gfx.config.double_offchip_lds_buf =
1982 1983
			le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
		adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
1984 1985 1986 1987 1988
		adev->gfx.cu_info.max_waves_per_simd =
			le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
		adev->gfx.cu_info.max_scratch_slots_per_cu =
			le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
		adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
1989
		if (hdr->version_minor >= 1) {
1990 1991 1992 1993 1994 1995 1996 1997
			const struct gpu_info_firmware_v1_1 *gpu_info_fw =
				(const struct gpu_info_firmware_v1_1 *)(adev->firmware.gpu_info_fw->data +
									le32_to_cpu(hdr->header.ucode_array_offset_bytes));
			adev->gfx.config.num_sc_per_sh =
				le32_to_cpu(gpu_info_fw->num_sc_per_sh);
			adev->gfx.config.num_packer_per_sc =
				le32_to_cpu(gpu_info_fw->num_packer_per_sc);
		}
1998 1999 2000 2001

parse_soc_bounding_box:
		/*
		 * soc bounding box info is not integrated in disocovery table,
2002
		 * we always need to parse it from gpu info firmware if needed.
2003
		 */
2004 2005 2006 2007 2008 2009
		if (hdr->version_minor == 2) {
			const struct gpu_info_firmware_v1_2 *gpu_info_fw =
				(const struct gpu_info_firmware_v1_2 *)(adev->firmware.gpu_info_fw->data +
									le32_to_cpu(hdr->header.ucode_array_offset_bytes));
			adev->dm.soc_bounding_box = &gpu_info_fw->soc_bounding_box;
		}
2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021
		break;
	}
	default:
		dev_err(adev->dev,
			"Unsupported gpu_info table %d\n", hdr->header.ucode_version);
		err = -EINVAL;
		goto out;
	}
out:
	return err;
}

2022 2023 2024 2025 2026 2027 2028 2029 2030 2031
/**
 * amdgpu_device_ip_early_init - run early init for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Early initialization pass for hardware IPs.  The hardware IPs that make
 * up each asic are discovered each IP's early_init callback is run.  This
 * is the first stage in initializing the asic.
 * Returns 0 on success, negative error code on failure.
 */
2032
static int amdgpu_device_ip_early_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2033
{
2034 2035
	struct drm_device *dev = adev_to_drm(adev);
	struct pci_dev *parent;
2036
	int i, r;
2037
	bool total;
A
Alex Deucher 已提交
2038

2039
	amdgpu_device_enable_virtual_display(adev);
2040

2041 2042
	if (amdgpu_sriov_vf(adev)) {
		r = amdgpu_virt_request_full_gpu(adev, true);
2043 2044
		if (r)
			return r;
2045 2046
	}

A
Alex Deucher 已提交
2047
	switch (adev->asic_type) {
K
Ken Wang 已提交
2048 2049 2050 2051 2052 2053
#ifdef CONFIG_DRM_AMDGPU_SI
	case CHIP_VERDE:
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_OLAND:
	case CHIP_HAINAN:
K
Ken Wang 已提交
2054
		adev->family = AMDGPU_FAMILY_SI;
K
Ken Wang 已提交
2055 2056 2057 2058 2059
		r = si_set_ip_blocks(adev);
		if (r)
			return r;
		break;
#endif
2060 2061 2062 2063 2064 2065
#ifdef CONFIG_DRM_AMDGPU_CIK
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
2066
		if (adev->flags & AMD_IS_APU)
2067
			adev->family = AMDGPU_FAMILY_KV;
2068 2069
		else
			adev->family = AMDGPU_FAMILY_CI;
2070 2071 2072 2073 2074 2075

		r = cik_set_ip_blocks(adev);
		if (r)
			return r;
		break;
#endif
2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093
	case CHIP_TOPAZ:
	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_POLARIS10:
	case CHIP_POLARIS11:
	case CHIP_POLARIS12:
	case CHIP_VEGAM:
	case CHIP_CARRIZO:
	case CHIP_STONEY:
		if (adev->flags & AMD_IS_APU)
			adev->family = AMDGPU_FAMILY_CZ;
		else
			adev->family = AMDGPU_FAMILY_VI;

		r = vi_set_ip_blocks(adev);
		if (r)
			return r;
		break;
A
Alex Deucher 已提交
2094
	default:
2095 2096 2097 2098
		r = amdgpu_discovery_set_ip_blocks(adev);
		if (r)
			return r;
		break;
A
Alex Deucher 已提交
2099 2100
	}

2101 2102 2103 2104 2105 2106 2107
	if (amdgpu_has_atpx() &&
	    (amdgpu_is_atpx_hybrid() ||
	     amdgpu_has_atpx_dgpu_power_cntl()) &&
	    ((adev->flags & AMD_IS_APU) == 0) &&
	    !pci_is_thunderbolt_attached(to_pci_dev(dev->dev)))
		adev->flags |= AMD_IS_PX;

2108 2109 2110 2111
	if (!(adev->flags & AMD_IS_APU)) {
		parent = pci_upstream_bridge(adev->pdev);
		adev->has_pr3 = parent ? pci_pr3_present(parent) : false;
	}
2112

2113

2114
	adev->pm.pp_feature = amdgpu_pp_feature_mask;
2115
	if (amdgpu_sriov_vf(adev) || sched_policy == KFD_SCHED_POLICY_NO_HWS)
2116
		adev->pm.pp_feature &= ~PP_GFXOFF_MASK;
2117 2118
	if (amdgpu_sriov_vf(adev) && adev->asic_type == CHIP_SIENNA_CICHLID)
		adev->pm.pp_feature &= ~PP_OVERDRIVE_MASK;
2119

2120
	total = true;
A
Alex Deucher 已提交
2121 2122
	for (i = 0; i < adev->num_ip_blocks; i++) {
		if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
2123
			DRM_WARN("disabled ip block: %d <%s>\n",
2124
				  i, adev->ip_blocks[i].version->funcs->name);
2125
			adev->ip_blocks[i].status.valid = false;
A
Alex Deucher 已提交
2126
		} else {
2127 2128
			if (adev->ip_blocks[i].version->funcs->early_init) {
				r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
2129
				if (r == -ENOENT) {
2130
					adev->ip_blocks[i].status.valid = false;
2131
				} else if (r) {
2132 2133
					DRM_ERROR("early_init of IP block <%s> failed %d\n",
						  adev->ip_blocks[i].version->funcs->name, r);
2134
					total = false;
2135
				} else {
2136
					adev->ip_blocks[i].status.valid = true;
2137
				}
2138
			} else {
2139
				adev->ip_blocks[i].status.valid = true;
A
Alex Deucher 已提交
2140 2141
			}
		}
2142 2143
		/* get the vbios after the asic_funcs are set up */
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) {
2144 2145 2146 2147
			r = amdgpu_device_parse_gpu_info_fw(adev);
			if (r)
				return r;

2148
			/* Read BIOS */
2149 2150 2151
			if (amdgpu_device_read_bios(adev)) {
				if (!amdgpu_get_bios(adev))
					return -EINVAL;
2152

2153 2154 2155 2156 2157 2158
				r = amdgpu_atombios_init(adev);
				if (r) {
					dev_err(adev->dev, "amdgpu_atombios_init failed\n");
					amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
					return r;
				}
2159
			}
2160 2161 2162 2163 2164

			/*get pf2vf msg info at it's earliest time*/
			if (amdgpu_sriov_vf(adev))
				amdgpu_virt_init_data_exchange(adev);

2165
		}
A
Alex Deucher 已提交
2166
	}
2167 2168
	if (!total)
		return -ENODEV;
A
Alex Deucher 已提交
2169

2170
	amdgpu_amdkfd_device_probe(adev);
2171 2172 2173
	adev->cg_flags &= amdgpu_cg_mask;
	adev->pg_flags &= amdgpu_pg_mask;

A
Alex Deucher 已提交
2174 2175 2176
	return 0;
}

2177 2178 2179 2180 2181 2182 2183 2184 2185 2186
static int amdgpu_device_ip_hw_init_phase1(struct amdgpu_device *adev)
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.sw)
			continue;
		if (adev->ip_blocks[i].status.hw)
			continue;
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2187
		    (amdgpu_sriov_vf(adev) && (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)) ||
2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
			r = adev->ip_blocks[i].version->funcs->hw_init(adev);
			if (r) {
				DRM_ERROR("hw_init of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
			adev->ip_blocks[i].status.hw = true;
		}
	}

	return 0;
}

static int amdgpu_device_ip_hw_init_phase2(struct amdgpu_device *adev)
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.sw)
			continue;
		if (adev->ip_blocks[i].status.hw)
			continue;
		r = adev->ip_blocks[i].version->funcs->hw_init(adev);
		if (r) {
			DRM_ERROR("hw_init of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
			return r;
		}
		adev->ip_blocks[i].status.hw = true;
	}

	return 0;
}

2223 2224 2225 2226
static int amdgpu_device_fw_loading(struct amdgpu_device *adev)
{
	int r = 0;
	int i;
2227
	uint32_t smu_version;
2228 2229 2230

	if (adev->asic_type >= CHIP_VEGA10) {
		for (i = 0; i < adev->num_ip_blocks; i++) {
2231 2232 2233
			if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_PSP)
				continue;

2234 2235 2236
			if (!adev->ip_blocks[i].status.sw)
				continue;

2237 2238 2239 2240
			/* no need to do the fw loading again if already done*/
			if (adev->ip_blocks[i].status.hw == true)
				break;

2241
			if (amdgpu_in_reset(adev) || adev->in_suspend) {
2242 2243 2244
				r = adev->ip_blocks[i].version->funcs->resume(adev);
				if (r) {
					DRM_ERROR("resume of IP block <%s> failed %d\n",
2245
							  adev->ip_blocks[i].version->funcs->name, r);
2246 2247 2248 2249 2250 2251 2252 2253
					return r;
				}
			} else {
				r = adev->ip_blocks[i].version->funcs->hw_init(adev);
				if (r) {
					DRM_ERROR("hw_init of IP block <%s> failed %d\n",
							  adev->ip_blocks[i].version->funcs->name, r);
					return r;
2254 2255
				}
			}
2256 2257 2258

			adev->ip_blocks[i].status.hw = true;
			break;
2259 2260
		}
	}
2261

2262 2263
	if (!amdgpu_sriov_vf(adev) || adev->asic_type == CHIP_TONGA)
		r = amdgpu_pm_load_smu_firmware(adev, &smu_version);
2264

2265
	return r;
2266 2267
}

2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295
static int amdgpu_device_init_schedulers(struct amdgpu_device *adev)
{
	long timeout;
	int r, i;

	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		struct amdgpu_ring *ring = adev->rings[i];

		/* No need to setup the GPU scheduler for rings that don't need it */
		if (!ring || ring->no_scheduler)
			continue;

		switch (ring->funcs->type) {
		case AMDGPU_RING_TYPE_GFX:
			timeout = adev->gfx_timeout;
			break;
		case AMDGPU_RING_TYPE_COMPUTE:
			timeout = adev->compute_timeout;
			break;
		case AMDGPU_RING_TYPE_SDMA:
			timeout = adev->sdma_timeout;
			break;
		default:
			timeout = adev->video_timeout;
			break;
		}

		r = drm_sched_init(&ring->sched, &amdgpu_sched_ops,
2296
				   ring->num_hw_submission, 0,
2297 2298 2299
				   timeout, adev->reset_domain->wq,
				   ring->sched_score, ring->name,
				   adev->dev);
2300 2301 2302 2303 2304 2305 2306
		if (r) {
			DRM_ERROR("Failed to create scheduler on ring %s.\n",
				  ring->name);
			return r;
		}
	}

2307 2308
	amdgpu_xcp_update_partition_sched_list(adev);

2309 2310 2311 2312
	return 0;
}


2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323
/**
 * amdgpu_device_ip_init - run init for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main initialization pass for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the sw_init and hw_init callbacks
 * are run.  sw_init initializes the software state associated with each IP
 * and hw_init initializes the hardware associated with each IP.
 * Returns 0 on success, negative error code on failure.
 */
2324
static int amdgpu_device_ip_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2325 2326 2327
{
	int i, r;

2328 2329 2330 2331
	r = amdgpu_ras_init(adev);
	if (r)
		return r;

A
Alex Deucher 已提交
2332
	for (i = 0; i < adev->num_ip_blocks; i++) {
2333
		if (!adev->ip_blocks[i].status.valid)
A
Alex Deucher 已提交
2334
			continue;
2335
		r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
2336
		if (r) {
2337 2338
			DRM_ERROR("sw_init of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
2339
			goto init_failed;
2340
		}
2341
		adev->ip_blocks[i].status.sw = true;
2342

2343 2344 2345 2346 2347 2348 2349 2350 2351 2352
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) {
			/* need to do common hw init early so everything is set up for gmc */
			r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
			if (r) {
				DRM_ERROR("hw_init %d failed %d\n", i, r);
				goto init_failed;
			}
			adev->ip_blocks[i].status.hw = true;
		} else if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
			/* need to do gmc hw init early so we can allocate gpu mem */
2353 2354 2355 2356
			/* Try to reserve bad pages early */
			if (amdgpu_sriov_vf(adev))
				amdgpu_virt_exchange_data(adev);

2357
			r = amdgpu_device_mem_scratch_init(adev);
2358
			if (r) {
2359
				DRM_ERROR("amdgpu_mem_scratch_init failed %d\n", r);
2360
				goto init_failed;
2361
			}
2362
			r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
2363 2364
			if (r) {
				DRM_ERROR("hw_init %d failed %d\n", i, r);
2365
				goto init_failed;
2366
			}
2367
			r = amdgpu_device_wb_init(adev);
2368
			if (r) {
2369
				DRM_ERROR("amdgpu_device_wb_init failed %d\n", r);
2370
				goto init_failed;
2371
			}
2372
			adev->ip_blocks[i].status.hw = true;
M
Monk Liu 已提交
2373 2374

			/* right after GMC hw init, we create CSA */
2375
			if (adev->gfx.mcbp) {
R
Rex Zhu 已提交
2376
				r = amdgpu_allocate_static_csa(adev, &adev->virt.csa_obj,
2377 2378 2379
							       AMDGPU_GEM_DOMAIN_VRAM |
							       AMDGPU_GEM_DOMAIN_GTT,
							       AMDGPU_CSA_SIZE);
M
Monk Liu 已提交
2380 2381
				if (r) {
					DRM_ERROR("allocate CSA failed %d\n", r);
2382
					goto init_failed;
M
Monk Liu 已提交
2383 2384
				}
			}
A
Alex Deucher 已提交
2385 2386 2387
		}
	}

2388
	if (amdgpu_sriov_vf(adev))
2389
		amdgpu_virt_init_data_exchange(adev);
2390

2391 2392 2393 2394 2395 2396 2397
	r = amdgpu_ib_pool_init(adev);
	if (r) {
		dev_err(adev->dev, "IB initialization failed (%d).\n", r);
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
		goto init_failed;
	}

2398 2399
	r = amdgpu_ucode_create_bo(adev); /* create ucode bo when sw_init complete*/
	if (r)
2400
		goto init_failed;
2401 2402 2403

	r = amdgpu_device_ip_hw_init_phase1(adev);
	if (r)
2404
		goto init_failed;
2405

2406 2407
	r = amdgpu_device_fw_loading(adev);
	if (r)
2408
		goto init_failed;
2409

2410 2411
	r = amdgpu_device_ip_hw_init_phase2(adev);
	if (r)
2412
		goto init_failed;
A
Alex Deucher 已提交
2413

2414 2415 2416 2417 2418
	/*
	 * retired pages will be loaded from eeprom and reserved here,
	 * it should be called after amdgpu_device_ip_hw_init_phase2  since
	 * for some ASICs the RAS EEPROM code relies on SMU fully functioning
	 * for I2C communication which only true at this point.
2419 2420 2421 2422 2423 2424
	 *
	 * amdgpu_ras_recovery_init may fail, but the upper only cares the
	 * failure from bad gpu situation and stop amdgpu init process
	 * accordingly. For other failed cases, it will still release all
	 * the resource and print error message, rather than returning one
	 * negative value to upper level.
2425 2426 2427 2428
	 *
	 * Note: theoretically, this should be called before all vram allocations
	 * to protect retired page from abusing
	 */
2429 2430 2431
	r = amdgpu_ras_recovery_init(adev);
	if (r)
		goto init_failed;
2432

2433 2434 2435
	/**
	 * In case of XGMI grab extra reference for reset domain for this device
	 */
2436
	if (adev->gmc.xgmi.num_physical_nodes > 1) {
2437
		if (amdgpu_xgmi_add_device(adev) == 0) {
2438
			if (!amdgpu_sriov_vf(adev)) {
2439 2440
				struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);

2441 2442 2443 2444 2445
				if (WARN_ON(!hive)) {
					r = -ENOENT;
					goto init_failed;
				}

2446 2447 2448 2449 2450 2451 2452 2453 2454 2455
				if (!hive->reset_domain ||
				    !amdgpu_reset_get_reset_domain(hive->reset_domain)) {
					r = -ENOENT;
					amdgpu_put_xgmi_hive(hive);
					goto init_failed;
				}

				/* Drop the early temporary reset domain we created for device */
				amdgpu_reset_put_reset_domain(adev->reset_domain);
				adev->reset_domain = hive->reset_domain;
2456
				amdgpu_put_xgmi_hive(hive);
2457
			}
2458 2459 2460
		}
	}

2461 2462 2463
	r = amdgpu_device_init_schedulers(adev);
	if (r)
		goto init_failed;
2464 2465

	/* Don't init kfd if whole hive need to be reset during init */
2466 2467
	if (!adev->gmc.xgmi.pending_reset) {
		kgd2kfd_init_zone_device(adev);
2468
		amdgpu_amdkfd_device_init(adev);
2469
	}
2470

2471 2472
	amdgpu_fru_get_product_info(adev);

2473
init_failed:
2474

2475
	return r;
A
Alex Deucher 已提交
2476 2477
}

2478 2479 2480 2481 2482 2483 2484 2485 2486
/**
 * amdgpu_device_fill_reset_magic - writes reset magic to gart pointer
 *
 * @adev: amdgpu_device pointer
 *
 * Writes a reset magic value to the gart pointer in VRAM.  The driver calls
 * this function before a GPU reset.  If the value is retained after a
 * GPU reset, VRAM has not been lost.  Some GPU resets may destry VRAM contents.
 */
2487
static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev)
2488 2489 2490 2491
{
	memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
}

2492 2493 2494 2495 2496 2497 2498 2499 2500 2501
/**
 * amdgpu_device_check_vram_lost - check if vram is valid
 *
 * @adev: amdgpu_device pointer
 *
 * Checks the reset magic value written to the gart pointer in VRAM.
 * The driver calls this after a GPU reset to see if the contents of
 * VRAM is lost or now.
 * returns true if vram is lost, false if not.
 */
2502
static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev)
2503
{
2504 2505 2506 2507
	if (memcmp(adev->gart.ptr, adev->reset_magic,
			AMDGPU_RESET_MAGIC_NUM))
		return true;

2508
	if (!amdgpu_in_reset(adev))
2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521
		return false;

	/*
	 * For all ASICs with baco/mode1 reset, the VRAM is
	 * always assumed to be lost.
	 */
	switch (amdgpu_asic_reset_method(adev)) {
	case AMD_RESET_METHOD_BACO:
	case AMD_RESET_METHOD_MODE1:
		return true;
	default:
		return false;
	}
2522 2523
}

2524
/**
2525
 * amdgpu_device_set_cg_state - set clockgating for amdgpu device
2526 2527
 *
 * @adev: amdgpu_device pointer
2528
 * @state: clockgating state (gate or ungate)
2529 2530
 *
 * The list of all the hardware IPs that make up the asic is walked and the
2531 2532 2533
 * set_clockgating_state callbacks are run.
 * Late initialization pass enabling clockgating for hardware IPs.
 * Fini or suspend, pass disabling clockgating for hardware IPs.
2534 2535
 * Returns 0 on success, negative error code on failure.
 */
2536

2537 2538
int amdgpu_device_set_cg_state(struct amdgpu_device *adev,
			       enum amd_clockgating_state state)
A
Alex Deucher 已提交
2539
{
2540
	int i, j, r;
A
Alex Deucher 已提交
2541

2542 2543 2544
	if (amdgpu_emu_mode == 1)
		return 0;

2545 2546
	for (j = 0; j < adev->num_ip_blocks; j++) {
		i = state == AMD_CG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
2547
		if (!adev->ip_blocks[i].status.late_initialized)
A
Alex Deucher 已提交
2548
			continue;
2549
		/* skip CG for GFX, SDMA on S0ix */
2550
		if (adev->in_s0ix &&
2551 2552
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX ||
		     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SDMA))
2553
			continue;
2554
		/* skip CG for VCE/UVD, it's handled specially */
2555
		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
2556
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
2557
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
2558
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
2559
		    adev->ip_blocks[i].version->funcs->set_clockgating_state) {
2560
			/* enable clockgating to save power */
2561
			r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
2562
										     state);
2563 2564
			if (r) {
				DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
2565
					  adev->ip_blocks[i].version->funcs->name, r);
2566 2567
				return r;
			}
2568
		}
A
Alex Deucher 已提交
2569
	}
2570

2571 2572 2573
	return 0;
}

2574 2575
int amdgpu_device_set_pg_state(struct amdgpu_device *adev,
			       enum amd_powergating_state state)
2576
{
2577
	int i, j, r;
2578

2579 2580 2581
	if (amdgpu_emu_mode == 1)
		return 0;

2582 2583
	for (j = 0; j < adev->num_ip_blocks; j++) {
		i = state == AMD_PG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
2584
		if (!adev->ip_blocks[i].status.late_initialized)
2585
			continue;
2586
		/* skip PG for GFX, SDMA on S0ix */
2587
		if (adev->in_s0ix &&
2588 2589
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX ||
		     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SDMA))
2590
			continue;
2591 2592 2593 2594
		/* skip CG for VCE/UVD, it's handled specially */
		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
2595
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
2596 2597 2598
		    adev->ip_blocks[i].version->funcs->set_powergating_state) {
			/* enable powergating to save power */
			r = adev->ip_blocks[i].version->funcs->set_powergating_state((void *)adev,
2599
											state);
2600 2601 2602 2603 2604 2605 2606
			if (r) {
				DRM_ERROR("set_powergating_state(gate) of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
		}
	}
2607 2608 2609
	return 0;
}

2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629
static int amdgpu_device_enable_mgpu_fan_boost(void)
{
	struct amdgpu_gpu_instance *gpu_ins;
	struct amdgpu_device *adev;
	int i, ret = 0;

	mutex_lock(&mgpu_info.mutex);

	/*
	 * MGPU fan boost feature should be enabled
	 * only when there are two or more dGPUs in
	 * the system
	 */
	if (mgpu_info.num_dgpu < 2)
		goto out;

	for (i = 0; i < mgpu_info.num_dgpu; i++) {
		gpu_ins = &(mgpu_info.gpu_ins[i]);
		adev = gpu_ins->adev;
		if (!(adev->flags & AMD_IS_APU) &&
2630
		    !gpu_ins->mgpu_fan_enabled) {
2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644
			ret = amdgpu_dpm_enable_mgpu_fan_boost(adev);
			if (ret)
				break;

			gpu_ins->mgpu_fan_enabled = 1;
		}
	}

out:
	mutex_unlock(&mgpu_info.mutex);

	return ret;
}

2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656
/**
 * amdgpu_device_ip_late_init - run late init for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Late initialization pass for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the late_init callbacks are run.
 * late_init covers any special initialization that an IP requires
 * after all of the have been initialized or something that needs to happen
 * late in the init process.
 * Returns 0 on success, negative error code on failure.
 */
2657
static int amdgpu_device_ip_late_init(struct amdgpu_device *adev)
2658
{
2659
	struct amdgpu_gpu_instance *gpu_instance;
2660 2661 2662
	int i = 0, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
2663
		if (!adev->ip_blocks[i].status.hw)
2664 2665 2666 2667 2668 2669 2670 2671 2672
			continue;
		if (adev->ip_blocks[i].version->funcs->late_init) {
			r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
			if (r) {
				DRM_ERROR("late_init of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
		}
2673
		adev->ip_blocks[i].status.late_initialized = true;
2674 2675
	}

2676 2677 2678 2679 2680 2681
	r = amdgpu_ras_late_init(adev);
	if (r) {
		DRM_ERROR("amdgpu_ras_late_init failed %d", r);
		return r;
	}

2682 2683
	amdgpu_ras_set_error_query_ready(adev, true);

2684 2685
	amdgpu_device_set_cg_state(adev, AMD_CG_STATE_GATE);
	amdgpu_device_set_pg_state(adev, AMD_PG_STATE_GATE);
2686

2687
	amdgpu_device_fill_reset_magic(adev);
A
Alex Deucher 已提交
2688

2689 2690 2691 2692
	r = amdgpu_device_enable_mgpu_fan_boost();
	if (r)
		DRM_ERROR("enable mgpu fan boost failed (%d).\n", r);

2693
	/* For passthrough configuration on arcturus and aldebaran, enable special handling SBR */
2694 2695 2696
	if (amdgpu_passthrough(adev) &&
	    ((adev->asic_type == CHIP_ARCTURUS && adev->gmc.xgmi.num_physical_nodes > 1) ||
	     adev->asic_type == CHIP_ALDEBARAN))
2697
		amdgpu_dpm_handle_passthrough_sbr(adev, true);
2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720

	if (adev->gmc.xgmi.num_physical_nodes > 1) {
		mutex_lock(&mgpu_info.mutex);

		/*
		 * Reset device p-state to low as this was booted with high.
		 *
		 * This should be performed only after all devices from the same
		 * hive get initialized.
		 *
		 * However, it's unknown how many device in the hive in advance.
		 * As this is counted one by one during devices initializations.
		 *
		 * So, we wait for all XGMI interlinked devices initialized.
		 * This may bring some delays as those devices may come from
		 * different hives. But that should be OK.
		 */
		if (mgpu_info.num_dgpu == adev->gmc.xgmi.num_physical_nodes) {
			for (i = 0; i < mgpu_info.num_gpu; i++) {
				gpu_instance = &(mgpu_info.gpu_ins[i]);
				if (gpu_instance->adev->flags & AMD_IS_APU)
					continue;

2721 2722
				r = amdgpu_xgmi_set_pstate(gpu_instance->adev,
						AMDGPU_XGMI_PSTATE_MIN);
2723 2724 2725 2726 2727 2728 2729 2730 2731 2732
				if (r) {
					DRM_ERROR("pstate setting failed (%d).\n", r);
					break;
				}
			}
		}

		mutex_unlock(&mgpu_info.mutex);
	}

A
Alex Deucher 已提交
2733 2734 2735
	return 0;
}

2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765
/**
 * amdgpu_device_smu_fini_early - smu hw_fini wrapper
 *
 * @adev: amdgpu_device pointer
 *
 * For ASICs need to disable SMC first
 */
static void amdgpu_device_smu_fini_early(struct amdgpu_device *adev)
{
	int i, r;

	if (adev->ip_versions[GC_HWIP][0] > IP_VERSION(9, 0, 0))
		return;

	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.hw)
			continue;
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
			r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
			/* XXX handle errors */
			if (r) {
				DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
			}
			adev->ip_blocks[i].status.hw = false;
			break;
		}
	}
}

2766
static int amdgpu_device_ip_fini_early(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2767 2768 2769
{
	int i, r;

2770 2771 2772
	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].version->funcs->early_fini)
			continue;
2773

2774 2775 2776 2777 2778 2779
		r = adev->ip_blocks[i].version->funcs->early_fini((void *)adev);
		if (r) {
			DRM_DEBUG("early_fini of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
		}
	}
2780

2781
	amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
2782 2783
	amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);

2784 2785
	amdgpu_amdkfd_suspend(adev, false);

2786 2787
	/* Workaroud for ASICs need to disable SMC first */
	amdgpu_device_smu_fini_early(adev);
2788

A
Alex Deucher 已提交
2789
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2790
		if (!adev->ip_blocks[i].status.hw)
A
Alex Deucher 已提交
2791
			continue;
2792

2793
		r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
A
Alex Deucher 已提交
2794
		/* XXX handle errors */
2795
		if (r) {
2796 2797
			DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
2798
		}
2799

2800
		adev->ip_blocks[i].status.hw = false;
A
Alex Deucher 已提交
2801 2802
	}

2803 2804 2805 2806 2807
	if (amdgpu_sriov_vf(adev)) {
		if (amdgpu_virt_release_full_gpu(adev, false))
			DRM_ERROR("failed to release exclusive mode on fini\n");
	}

2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831
	return 0;
}

/**
 * amdgpu_device_ip_fini - run fini for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main teardown pass for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the hw_fini and sw_fini callbacks
 * are run.  hw_fini tears down the hardware associated with each IP
 * and sw_fini tears down any software state associated with each IP.
 * Returns 0 on success, negative error code on failure.
 */
static int amdgpu_device_ip_fini(struct amdgpu_device *adev)
{
	int i, r;

	if (amdgpu_sriov_vf(adev) && adev->virt.ras_init_done)
		amdgpu_virt_release_ras_err_handler_data(adev);

	if (adev->gmc.xgmi.num_physical_nodes > 1)
		amdgpu_xgmi_remove_device(adev);

2832
	amdgpu_amdkfd_device_fini_sw(adev);
2833

A
Alex Deucher 已提交
2834
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2835
		if (!adev->ip_blocks[i].status.sw)
A
Alex Deucher 已提交
2836
			continue;
2837 2838

		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
2839
			amdgpu_ucode_free_bo(adev);
R
Rex Zhu 已提交
2840
			amdgpu_free_static_csa(&adev->virt.csa_obj);
2841
			amdgpu_device_wb_fini(adev);
2842
			amdgpu_device_mem_scratch_fini(adev);
2843
			amdgpu_ib_pool_fini(adev);
2844 2845
		}

2846
		r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
A
Alex Deucher 已提交
2847
		/* XXX handle errors */
2848
		if (r) {
2849 2850
			DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
2851
		}
2852 2853
		adev->ip_blocks[i].status.sw = false;
		adev->ip_blocks[i].status.valid = false;
A
Alex Deucher 已提交
2854 2855
	}

M
Monk Liu 已提交
2856
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2857
		if (!adev->ip_blocks[i].status.late_initialized)
2858
			continue;
2859 2860 2861
		if (adev->ip_blocks[i].version->funcs->late_fini)
			adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
		adev->ip_blocks[i].status.late_initialized = false;
M
Monk Liu 已提交
2862 2863
	}

2864 2865
	amdgpu_ras_fini(adev);

A
Alex Deucher 已提交
2866 2867 2868
	return 0;
}

2869
/**
2870
 * amdgpu_device_delayed_init_work_handler - work handler for IB tests
2871
 *
2872
 * @work: work_struct.
2873
 */
2874
static void amdgpu_device_delayed_init_work_handler(struct work_struct *work)
2875 2876
{
	struct amdgpu_device *adev =
2877
		container_of(work, struct amdgpu_device, delayed_init_work.work);
2878 2879 2880 2881 2882
	int r;

	r = amdgpu_ib_ring_tests(adev);
	if (r)
		DRM_ERROR("ib ring test failed (%d).\n", r);
2883 2884
}

2885 2886 2887 2888 2889
static void amdgpu_device_delay_enable_gfx_off(struct work_struct *work)
{
	struct amdgpu_device *adev =
		container_of(work, struct amdgpu_device, gfx.gfx_off_delay_work.work);

2890 2891 2892 2893 2894
	WARN_ON_ONCE(adev->gfx.gfx_off_state);
	WARN_ON_ONCE(adev->gfx.gfx_off_req_count);

	if (!amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, true))
		adev->gfx.gfx_off_state = true;
2895 2896
}

2897
/**
2898
 * amdgpu_device_ip_suspend_phase1 - run suspend for hardware IPs (phase 1)
2899 2900 2901 2902 2903 2904 2905 2906 2907
 *
 * @adev: amdgpu_device pointer
 *
 * Main suspend function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked, clockgating is disabled and the
 * suspend callbacks are run.  suspend puts the hardware and software state
 * in each IP into a state suitable for suspend.
 * Returns 0 on success, negative error code on failure.
 */
2908 2909 2910 2911
static int amdgpu_device_ip_suspend_phase1(struct amdgpu_device *adev)
{
	int i, r;

2912 2913
	amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
	amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
2914

2915 2916 2917 2918 2919 2920 2921 2922
	/*
	 * Per PMFW team's suggestion, driver needs to handle gfxoff
	 * and df cstate features disablement for gpu reset(e.g. Mode1Reset)
	 * scenario. Add the missing df cstate disablement here.
	 */
	if (amdgpu_dpm_set_df_cstate(adev, DF_CSTATE_DISALLOW))
		dev_warn(adev->dev, "Failed to disallow df cstate");

2923 2924 2925
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
		if (!adev->ip_blocks[i].status.valid)
			continue;
2926

2927
		/* displays are handled separately */
2928 2929 2930 2931 2932 2933 2934 2935 2936 2937
		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_DCE)
			continue;

		/* XXX handle errors */
		r = adev->ip_blocks[i].version->funcs->suspend(adev);
		/* XXX handle errors */
		if (r) {
			DRM_ERROR("suspend of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
			return r;
2938
		}
2939 2940

		adev->ip_blocks[i].status.hw = false;
2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957
	}

	return 0;
}

/**
 * amdgpu_device_ip_suspend_phase2 - run suspend for hardware IPs (phase 2)
 *
 * @adev: amdgpu_device pointer
 *
 * Main suspend function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked, clockgating is disabled and the
 * suspend callbacks are run.  suspend puts the hardware and software state
 * in each IP into a state suitable for suspend.
 * Returns 0 on success, negative error code on failure.
 */
static int amdgpu_device_ip_suspend_phase2(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2958 2959 2960
{
	int i, r;

2961
	if (adev->in_s0ix)
2962
		amdgpu_dpm_gfx_state_change(adev, sGpuChangeState_D3Entry);
2963

A
Alex Deucher 已提交
2964
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2965
		if (!adev->ip_blocks[i].status.valid)
A
Alex Deucher 已提交
2966
			continue;
2967 2968 2969
		/* displays are handled in phase1 */
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)
			continue;
2970 2971 2972 2973 2974 2975
		/* PSP lost connection when err_event_athub occurs */
		if (amdgpu_ras_intr_triggered() &&
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
			adev->ip_blocks[i].status.hw = false;
			continue;
		}
2976 2977 2978 2979 2980 2981 2982 2983 2984 2985

		/* skip unnecessary suspend if we do not initialize them yet */
		if (adev->gmc.xgmi.pending_reset &&
		    !(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
		      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC ||
		      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
		      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH)) {
			adev->ip_blocks[i].status.hw = false;
			continue;
		}
2986

2987
		/* skip suspend of gfx/mes and psp for S0ix
2988 2989 2990 2991
		 * gfx is in gfxoff state, so on resume it will exit gfxoff just
		 * like at runtime. PSP is also part of the always on hardware
		 * so no need to suspend it.
		 */
2992
		if (adev->in_s0ix &&
2993
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP ||
2994 2995
		     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX ||
		     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_MES))
2996 2997
			continue;

2998 2999 3000 3001 3002 3003
		/* SDMA 5.x+ is part of GFX power domain so it's covered by GFXOFF */
		if (adev->in_s0ix &&
		    (adev->ip_versions[SDMA0_HWIP][0] >= IP_VERSION(5, 0, 0)) &&
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SDMA))
			continue;

3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015
		/* Once swPSP provides the IMU, RLC FW binaries to TOS during cold-boot.
		 * These are in TMR, hence are expected to be reused by PSP-TOS to reload
		 * from this location and RLC Autoload automatically also gets loaded
		 * from here based on PMFW -> PSP message during re-init sequence.
		 * Therefore, the psp suspend & resume should be skipped to avoid destroy
		 * the TMR and reload FWs again for IMU enabled APU ASICs.
		 */
		if (amdgpu_in_reset(adev) &&
		    (adev->flags & AMD_IS_APU) && adev->gfx.imu.funcs &&
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)
			continue;

A
Alex Deucher 已提交
3016
		/* XXX handle errors */
3017
		r = adev->ip_blocks[i].version->funcs->suspend(adev);
A
Alex Deucher 已提交
3018
		/* XXX handle errors */
3019
		if (r) {
3020 3021
			DRM_ERROR("suspend of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
3022
		}
3023
		adev->ip_blocks[i].status.hw = false;
3024
		/* handle putting the SMC in the appropriate state */
3025
		if (!amdgpu_sriov_vf(adev)) {
3026 3027 3028 3029 3030 3031 3032
			if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
				r = amdgpu_dpm_set_mp1_state(adev, adev->mp1_state);
				if (r) {
					DRM_ERROR("SMC failed to set mp1 state %d, %d\n",
							adev->mp1_state, r);
					return r;
				}
3033 3034
			}
		}
A
Alex Deucher 已提交
3035 3036 3037 3038 3039
	}

	return 0;
}

3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054
/**
 * amdgpu_device_ip_suspend - run suspend for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main suspend function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked, clockgating is disabled and the
 * suspend callbacks are run.  suspend puts the hardware and software state
 * in each IP into a state suitable for suspend.
 * Returns 0 on success, negative error code on failure.
 */
int amdgpu_device_ip_suspend(struct amdgpu_device *adev)
{
	int r;

3055 3056
	if (amdgpu_sriov_vf(adev)) {
		amdgpu_virt_fini_data_exchange(adev);
3057
		amdgpu_virt_request_full_gpu(adev, false);
3058
	}
3059

3060 3061 3062 3063 3064
	r = amdgpu_device_ip_suspend_phase1(adev);
	if (r)
		return r;
	r = amdgpu_device_ip_suspend_phase2(adev);

3065 3066 3067
	if (amdgpu_sriov_vf(adev))
		amdgpu_virt_release_full_gpu(adev, false);

3068 3069 3070
	return r;
}

3071
static int amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device *adev)
3072 3073 3074
{
	int i, r;

3075 3076
	static enum amd_ip_block_type ip_order[] = {
		AMD_IP_BLOCK_TYPE_COMMON,
3077
		AMD_IP_BLOCK_TYPE_GMC,
3078
		AMD_IP_BLOCK_TYPE_PSP,
3079 3080
		AMD_IP_BLOCK_TYPE_IH,
	};
3081

3082
	for (i = 0; i < adev->num_ip_blocks; i++) {
3083 3084
		int j;
		struct amdgpu_ip_block *block;
3085

3086 3087
		block = &adev->ip_blocks[i];
		block->status.hw = false;
3088

3089
		for (j = 0; j < ARRAY_SIZE(ip_order); j++) {
3090

3091
			if (block->version->type != ip_order[j] ||
3092 3093 3094 3095
				!block->status.valid)
				continue;

			r = block->version->funcs->hw_init(adev);
3096
			DRM_INFO("RE-INIT-early: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
3097 3098
			if (r)
				return r;
3099
			block->status.hw = true;
3100 3101 3102 3103 3104 3105
		}
	}

	return 0;
}

3106
static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev)
3107 3108 3109
{
	int i, r;

3110 3111 3112 3113 3114
	static enum amd_ip_block_type ip_order[] = {
		AMD_IP_BLOCK_TYPE_SMC,
		AMD_IP_BLOCK_TYPE_DCE,
		AMD_IP_BLOCK_TYPE_GFX,
		AMD_IP_BLOCK_TYPE_SDMA,
3115
		AMD_IP_BLOCK_TYPE_MES,
3116
		AMD_IP_BLOCK_TYPE_UVD,
3117
		AMD_IP_BLOCK_TYPE_VCE,
3118 3119
		AMD_IP_BLOCK_TYPE_VCN,
		AMD_IP_BLOCK_TYPE_JPEG
3120
	};
3121

3122 3123 3124
	for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
		int j;
		struct amdgpu_ip_block *block;
3125

3126 3127 3128 3129
		for (j = 0; j < adev->num_ip_blocks; j++) {
			block = &adev->ip_blocks[j];

			if (block->version->type != ip_order[i] ||
3130 3131
				!block->status.valid ||
				block->status.hw)
3132 3133
				continue;

3134 3135 3136 3137 3138
			if (block->version->type == AMD_IP_BLOCK_TYPE_SMC)
				r = block->version->funcs->resume(adev);
			else
				r = block->version->funcs->hw_init(adev);

3139
			DRM_INFO("RE-INIT-late: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
3140 3141
			if (r)
				return r;
3142
			block->status.hw = true;
3143 3144 3145 3146 3147 3148
		}
	}

	return 0;
}

3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160
/**
 * amdgpu_device_ip_resume_phase1 - run resume for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * First resume function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the resume callbacks are run for
 * COMMON, GMC, and IH.  resume puts the hardware into a functional state
 * after a suspend and updates the software state as necessary.  This
 * function is also used for restoring the GPU after a GPU reset.
 * Returns 0 on success, negative error code on failure.
 */
3161
static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev)
A
Alex Deucher 已提交
3162 3163 3164
{
	int i, r;

3165
	for (i = 0; i < adev->num_ip_blocks; i++) {
3166
		if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
3167 3168
			continue;
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
3169
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3170 3171
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP && amdgpu_sriov_vf(adev))) {
3172

3173 3174 3175 3176 3177 3178
			r = adev->ip_blocks[i].version->funcs->resume(adev);
			if (r) {
				DRM_ERROR("resume of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
3179
			adev->ip_blocks[i].status.hw = true;
3180 3181 3182 3183 3184 3185
		}
	}

	return 0;
}

3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198
/**
 * amdgpu_device_ip_resume_phase2 - run resume for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * First resume function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the resume callbacks are run for
 * all blocks except COMMON, GMC, and IH.  resume puts the hardware into a
 * functional state after a suspend and updates the software state as
 * necessary.  This function is also used for restoring the GPU after a GPU
 * reset.
 * Returns 0 on success, negative error code on failure.
 */
3199
static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev)
A
Alex Deucher 已提交
3200 3201 3202 3203
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
3204
		if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
A
Alex Deucher 已提交
3205
			continue;
3206
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
3207
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3208 3209
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)
3210
			continue;
3211
		r = adev->ip_blocks[i].version->funcs->resume(adev);
3212
		if (r) {
3213 3214
			DRM_ERROR("resume of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
3215
			return r;
3216
		}
3217
		adev->ip_blocks[i].status.hw = true;
A
Alex Deucher 已提交
3218 3219 3220 3221 3222
	}

	return 0;
}

3223 3224 3225 3226 3227 3228 3229
/**
 * amdgpu_device_ip_resume - run resume for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main resume function for hardware IPs.  The hardware IPs
 * are split into two resume functions because they are
3230
 * also used in recovering from a GPU reset and some additional
3231 3232 3233 3234
 * steps need to be take between them.  In this case (S3/S4) they are
 * run sequentially.
 * Returns 0 on success, negative error code on failure.
 */
3235
static int amdgpu_device_ip_resume(struct amdgpu_device *adev)
3236 3237 3238
{
	int r;

3239 3240 3241 3242 3243
	if (!adev->in_s0ix) {
		r = amdgpu_amdkfd_resume_iommu(adev);
		if (r)
			return r;
	}
3244

3245
	r = amdgpu_device_ip_resume_phase1(adev);
3246 3247
	if (r)
		return r;
3248 3249 3250 3251 3252

	r = amdgpu_device_fw_loading(adev);
	if (r)
		return r;

3253
	r = amdgpu_device_ip_resume_phase2(adev);
3254 3255 3256 3257

	return r;
}

3258 3259 3260 3261 3262 3263 3264
/**
 * amdgpu_device_detect_sriov_bios - determine if the board supports SR-IOV
 *
 * @adev: amdgpu_device pointer
 *
 * Query the VBIOS data tables to determine if the board supports SR-IOV.
 */
3265
static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
3266
{
M
Monk Liu 已提交
3267 3268
	if (amdgpu_sriov_vf(adev)) {
		if (adev->is_atom_fw) {
3269
			if (amdgpu_atomfirmware_gpu_virtualization_supported(adev))
M
Monk Liu 已提交
3270 3271 3272 3273 3274 3275 3276 3277
				adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
		} else {
			if (amdgpu_atombios_has_gpu_virtualization_table(adev))
				adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
		}

		if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS))
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
3278
	}
3279 3280
}

3281 3282 3283 3284 3285 3286 3287 3288
/**
 * amdgpu_device_asic_has_dc_support - determine if DC supports the asic
 *
 * @asic_type: AMD asic type
 *
 * Check if there is DC (new modesetting infrastructre) support for an asic.
 * returns true if DC has support, false if not.
 */
3289 3290 3291
bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type)
{
	switch (asic_type) {
3292 3293 3294 3295 3296 3297
#ifdef CONFIG_DRM_AMDGPU_SI
	case CHIP_HAINAN:
#endif
	case CHIP_TOPAZ:
		/* chips with no display hardware */
		return false;
3298
#if defined(CONFIG_DRM_AMD_DC)
3299 3300 3301 3302
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_VERDE:
	case CHIP_OLAND:
3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313
		/*
		 * We have systems in the wild with these ASICs that require
		 * LVDS and VGA support which is not supported with DC.
		 *
		 * Fallback to the non-DC driver here by default so as not to
		 * cause regressions.
		 */
#if defined(CONFIG_DRM_AMD_DC_SI)
		return amdgpu_dc > 0;
#else
		return false;
3314
#endif
3315
	case CHIP_BONAIRE:
3316
	case CHIP_KAVERI:
3317 3318
	case CHIP_KABINI:
	case CHIP_MULLINS:
3319 3320
		/*
		 * We have systems in the wild with these ASICs that require
3321
		 * VGA support which is not supported with DC.
3322 3323 3324 3325 3326
		 *
		 * Fallback to the non-DC driver here by default so as not to
		 * cause regressions.
		 */
		return amdgpu_dc > 0;
3327
	default:
3328
		return amdgpu_dc != 0;
3329
#else
3330
	default:
3331
		if (amdgpu_dc > 0)
3332
			DRM_INFO_ONCE("Display Core has been requested via kernel parameter but isn't supported by ASIC, ignoring\n");
3333
		return false;
3334
#endif
3335 3336 3337 3338 3339 3340
	}
}

/**
 * amdgpu_device_has_dc_support - check if dc is supported
 *
3341
 * @adev: amdgpu_device pointer
3342 3343 3344 3345 3346
 *
 * Returns true for supported, false for not supported
 */
bool amdgpu_device_has_dc_support(struct amdgpu_device *adev)
{
3347
	if (adev->enable_virtual_display ||
3348
	    (adev->harvest_ip_mask & AMD_HARVEST_IP_DMU_MASK))
X
Xiangliang Yu 已提交
3349 3350
		return false;

3351 3352 3353
	return amdgpu_device_asic_has_dc_support(adev->asic_type);
}

3354 3355 3356 3357
static void amdgpu_device_xgmi_reset_func(struct work_struct *__work)
{
	struct amdgpu_device *adev =
		container_of(__work, struct amdgpu_device, xgmi_reset_work);
3358
	struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
3359

3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372
	/* It's a bug to not have a hive within this function */
	if (WARN_ON(!hive))
		return;

	/*
	 * Use task barrier to synchronize all xgmi reset works across the
	 * hive. task_barrier_enter and task_barrier_exit will block
	 * until all the threads running the xgmi reset works reach
	 * those points. task_barrier_full will do both blocks.
	 */
	if (amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) {

		task_barrier_enter(&hive->tb);
3373
		adev->asic_reset_res = amdgpu_device_baco_enter(adev_to_drm(adev));
3374 3375 3376 3377 3378

		if (adev->asic_reset_res)
			goto fail;

		task_barrier_exit(&hive->tb);
3379
		adev->asic_reset_res = amdgpu_device_baco_exit(adev_to_drm(adev));
3380 3381 3382

		if (adev->asic_reset_res)
			goto fail;
3383

3384 3385 3386
		if (adev->mmhub.ras && adev->mmhub.ras->ras_block.hw_ops &&
		    adev->mmhub.ras->ras_block.hw_ops->reset_ras_error_count)
			adev->mmhub.ras->ras_block.hw_ops->reset_ras_error_count(adev);
3387 3388 3389 3390 3391
	} else {

		task_barrier_full(&hive->tb);
		adev->asic_reset_res =  amdgpu_asic_reset(adev);
	}
3392

3393
fail:
3394
	if (adev->asic_reset_res)
E
Evan Quan 已提交
3395
		DRM_WARN("ASIC reset failed with error, %d for drm dev, %s",
3396
			 adev->asic_reset_res, adev_to_drm(adev)->unique);
3397
	amdgpu_put_xgmi_hive(hive);
3398 3399
}

3400 3401 3402 3403 3404 3405 3406 3407 3408
static int amdgpu_device_get_job_timeout_settings(struct amdgpu_device *adev)
{
	char *input = amdgpu_lockup_timeout;
	char *timeout_setting = NULL;
	int index = 0;
	long timeout;
	int ret = 0;

	/*
3409 3410
	 * By default timeout for non compute jobs is 10000
	 * and 60000 for compute jobs.
3411
	 * In SR-IOV or passthrough mode, timeout for compute
J
Jiawei 已提交
3412
	 * jobs are 60000 by default.
3413 3414 3415
	 */
	adev->gfx_timeout = msecs_to_jiffies(10000);
	adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
3416 3417 3418
	if (amdgpu_sriov_vf(adev))
		adev->compute_timeout = amdgpu_sriov_is_pp_one_vf(adev) ?
					msecs_to_jiffies(60000) : msecs_to_jiffies(10000);
3419
	else
3420
		adev->compute_timeout =  msecs_to_jiffies(60000);
3421

3422
	if (strnlen(input, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
3423
		while ((timeout_setting = strsep(&input, ",")) &&
3424
				strnlen(timeout_setting, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
3425 3426 3427 3428 3429 3430 3431 3432 3433
			ret = kstrtol(timeout_setting, 0, &timeout);
			if (ret)
				return ret;

			if (timeout == 0) {
				index++;
				continue;
			} else if (timeout < 0) {
				timeout = MAX_SCHEDULE_TIMEOUT;
3434 3435
				dev_warn(adev->dev, "lockup timeout disabled");
				add_taint(TAINT_SOFTLOCKUP, LOCKDEP_STILL_OK);
3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460
			} else {
				timeout = msecs_to_jiffies(timeout);
			}

			switch (index++) {
			case 0:
				adev->gfx_timeout = timeout;
				break;
			case 1:
				adev->compute_timeout = timeout;
				break;
			case 2:
				adev->sdma_timeout = timeout;
				break;
			case 3:
				adev->video_timeout = timeout;
				break;
			default:
				break;
			}
		}
		/*
		 * There is only one value specified and
		 * it should apply to all non-compute jobs.
		 */
3461
		if (index == 1) {
3462
			adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
3463 3464 3465
			if (amdgpu_sriov_vf(adev) || amdgpu_passthrough(adev))
				adev->compute_timeout = adev->gfx_timeout;
		}
3466 3467 3468 3469
	}

	return ret;
}
3470

3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486
/**
 * amdgpu_device_check_iommu_direct_map - check if RAM direct mapped to GPU
 *
 * @adev: amdgpu_device pointer
 *
 * RAM direct mapped to GPU if IOMMU is not enabled or is pass through mode
 */
static void amdgpu_device_check_iommu_direct_map(struct amdgpu_device *adev)
{
	struct iommu_domain *domain;

	domain = iommu_get_domain_for_dev(adev->dev);
	if (!domain || domain->type == IOMMU_DOMAIN_IDENTITY)
		adev->ram_is_direct_mapped = true;
}

3487 3488 3489 3490 3491
static const struct attribute *amdgpu_dev_attributes[] = {
	&dev_attr_pcie_replay_count.attr,
	NULL
};

3492 3493 3494 3495 3496
static void amdgpu_device_set_mcbp(struct amdgpu_device *adev)
{
	if (amdgpu_mcbp == 1)
		adev->gfx.mcbp = true;

3497 3498 3499 3500 3501
	if ((adev->ip_versions[GC_HWIP][0] >= IP_VERSION(9, 0, 0)) &&
	    (adev->ip_versions[GC_HWIP][0] < IP_VERSION(10, 0, 0)) &&
	    adev->gfx.num_gfx_rings)
		adev->gfx.mcbp = true;

3502 3503 3504 3505 3506 3507 3508
	if (amdgpu_sriov_vf(adev))
		adev->gfx.mcbp = true;

	if (adev->gfx.mcbp)
		DRM_INFO("MCBP is enabled\n");
}

A
Alex Deucher 已提交
3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521
/**
 * amdgpu_device_init - initialize the driver
 *
 * @adev: amdgpu_device pointer
 * @flags: driver flags
 *
 * Initializes the driver info and hw (all asics).
 * Returns 0 for success or an error on failure.
 * Called at driver startup.
 */
int amdgpu_device_init(struct amdgpu_device *adev,
		       uint32_t flags)
{
3522 3523
	struct drm_device *ddev = adev_to_drm(adev);
	struct pci_dev *pdev = adev->pdev;
A
Alex Deucher 已提交
3524
	int r, i;
3525
	bool px = false;
3526
	u32 max_MBps;
3527
	int tmp;
A
Alex Deucher 已提交
3528 3529 3530

	adev->shutdown = false;
	adev->flags = flags;
3531 3532 3533 3534 3535 3536

	if (amdgpu_force_asic_type >= 0 && amdgpu_force_asic_type < CHIP_LAST)
		adev->asic_type = amdgpu_force_asic_type;
	else
		adev->asic_type = flags & AMD_ASIC_MASK;

A
Alex Deucher 已提交
3537
	adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
3538
	if (amdgpu_emu_mode == 1)
3539
		adev->usec_timeout *= 10;
3540
	adev->gmc.gart_size = 512 * 1024 * 1024;
A
Alex Deucher 已提交
3541 3542
	adev->accel_working = false;
	adev->num_rings = 0;
3543
	RCU_INIT_POINTER(adev->gang_submit, dma_fence_get_stub());
A
Alex Deucher 已提交
3544 3545 3546
	adev->mman.buffer_funcs = NULL;
	adev->mman.buffer_funcs_ring = NULL;
	adev->vm_manager.vm_pte_funcs = NULL;
3547
	adev->vm_manager.vm_pte_num_scheds = 0;
3548
	adev->gmc.gmc_funcs = NULL;
3549
	adev->harvest_ip_mask = 0x0;
3550
	adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
3551
	bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
A
Alex Deucher 已提交
3552 3553 3554 3555 3556

	adev->smc_rreg = &amdgpu_invalid_rreg;
	adev->smc_wreg = &amdgpu_invalid_wreg;
	adev->pcie_rreg = &amdgpu_invalid_rreg;
	adev->pcie_wreg = &amdgpu_invalid_wreg;
3557 3558
	adev->pcie_rreg_ext = &amdgpu_invalid_rreg_ext;
	adev->pcie_wreg_ext = &amdgpu_invalid_wreg_ext;
3559 3560
	adev->pciep_rreg = &amdgpu_invalid_rreg;
	adev->pciep_wreg = &amdgpu_invalid_wreg;
3561 3562
	adev->pcie_rreg64 = &amdgpu_invalid_rreg64;
	adev->pcie_wreg64 = &amdgpu_invalid_wreg64;
A
Alex Deucher 已提交
3563 3564 3565 3566
	adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
	adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
	adev->didt_rreg = &amdgpu_invalid_rreg;
	adev->didt_wreg = &amdgpu_invalid_wreg;
3567 3568
	adev->gc_cac_rreg = &amdgpu_invalid_rreg;
	adev->gc_cac_wreg = &amdgpu_invalid_wreg;
A
Alex Deucher 已提交
3569 3570 3571
	adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
	adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;

3572 3573 3574
	DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
		 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
		 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
A
Alex Deucher 已提交
3575 3576

	/* mutex initialization are all done here so we
3577 3578
	 * can recall function without having locking issues
	 */
3579
	mutex_init(&adev->firmware.mutex);
A
Alex Deucher 已提交
3580 3581 3582
	mutex_init(&adev->pm.mutex);
	mutex_init(&adev->gfx.gpu_clock_mutex);
	mutex_init(&adev->srbm_mutex);
3583
	mutex_init(&adev->gfx.pipe_reserve_mutex);
3584
	mutex_init(&adev->gfx.gfx_off_mutex);
3585
	mutex_init(&adev->gfx.partition_mutex);
A
Alex Deucher 已提交
3586 3587
	mutex_init(&adev->grbm_idx_mutex);
	mutex_init(&adev->mn_lock);
A
Alex Deucher 已提交
3588
	mutex_init(&adev->virt.vf_errors.lock);
A
Alex Deucher 已提交
3589
	hash_init(adev->mn_hash);
3590
	mutex_init(&adev->psp.mutex);
3591
	mutex_init(&adev->notifier_lock);
3592
	mutex_init(&adev->pm.stable_pstate_ctx_lock);
A
Alex Deucher 已提交
3593
	mutex_init(&adev->benchmark_mutex);
A
Alex Deucher 已提交
3594

3595
	amdgpu_device_init_apu_flags(adev);
3596

3597 3598 3599
	r = amdgpu_device_check_arguments(adev);
	if (r)
		return r;
A
Alex Deucher 已提交
3600 3601 3602 3603 3604 3605

	spin_lock_init(&adev->mmio_idx_lock);
	spin_lock_init(&adev->smc_idx_lock);
	spin_lock_init(&adev->pcie_idx_lock);
	spin_lock_init(&adev->uvd_ctx_idx_lock);
	spin_lock_init(&adev->didt_idx_lock);
3606
	spin_lock_init(&adev->gc_cac_idx_lock);
3607
	spin_lock_init(&adev->se_cac_idx_lock);
A
Alex Deucher 已提交
3608
	spin_lock_init(&adev->audio_endpt_idx_lock);
3609
	spin_lock_init(&adev->mm_stats.lock);
A
Alex Deucher 已提交
3610

3611 3612 3613
	INIT_LIST_HEAD(&adev->shadow_list);
	mutex_init(&adev->shadow_list_lock);

3614 3615
	INIT_LIST_HEAD(&adev->reset_list);

3616 3617
	INIT_LIST_HEAD(&adev->ras_list);

3618 3619
	INIT_DELAYED_WORK(&adev->delayed_init_work,
			  amdgpu_device_delayed_init_work_handler);
3620 3621
	INIT_DELAYED_WORK(&adev->gfx.gfx_off_delay_work,
			  amdgpu_device_delay_enable_gfx_off);
3622

3623 3624
	INIT_WORK(&adev->xgmi_reset_work, amdgpu_device_xgmi_reset_func);

3625
	adev->gfx.gfx_off_req_count = 1;
3626 3627
	adev->gfx.gfx_off_residency = 0;
	adev->gfx.gfx_off_entrycount = 0;
3628
	adev->pm.ac_power = power_supply_is_system_supplied() > 0;
3629

3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640
	atomic_set(&adev->throttling_logging_enabled, 1);
	/*
	 * If throttling continues, logging will be performed every minute
	 * to avoid log flooding. "-1" is subtracted since the thermal
	 * throttling interrupt comes every second. Thus, the total logging
	 * interval is 59 seconds(retelimited printk interval) + 1(waiting
	 * for throttling interrupt) = 60 seconds.
	 */
	ratelimit_state_init(&adev->throttling_logging_rs, (60 - 1) * HZ, 1);
	ratelimit_set_flags(&adev->throttling_logging_rs, RATELIMIT_MSG_ON_RELEASE);

3641 3642
	/* Registers mapping */
	/* TODO: block userspace mapping of io register */
3643 3644 3645 3646 3647 3648 3649
	if (adev->asic_type >= CHIP_BONAIRE) {
		adev->rmmio_base = pci_resource_start(adev->pdev, 5);
		adev->rmmio_size = pci_resource_len(adev->pdev, 5);
	} else {
		adev->rmmio_base = pci_resource_start(adev->pdev, 2);
		adev->rmmio_size = pci_resource_len(adev->pdev, 2);
	}
A
Alex Deucher 已提交
3650

3651 3652 3653
	for (i = 0; i < AMD_IP_BLOCK_TYPE_NUM; i++)
		atomic_set(&adev->pm.pwr_state[i], POWER_STATE_UNKNOWN);

A
Alex Deucher 已提交
3654
	adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
3655
	if (!adev->rmmio)
A
Alex Deucher 已提交
3656
		return -ENOMEM;
3657

A
Alex Deucher 已提交
3658
	DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
3659
	DRM_INFO("register mmio size: %u\n", (unsigned int)adev->rmmio_size);
A
Alex Deucher 已提交
3660

3661 3662 3663 3664 3665 3666 3667 3668 3669
	/*
	 * Reset domain needs to be present early, before XGMI hive discovered
	 * (if any) and intitialized to use reset sem and in_gpu reset flag
	 * early on during init and before calling to RREG32.
	 */
	adev->reset_domain = amdgpu_reset_create_reset_domain(SINGLE_DEVICE, "amdgpu-reset-dev");
	if (!adev->reset_domain)
		return -ENOMEM;

3670 3671 3672
	/* detect hw virtualization here */
	amdgpu_detect_virtualization(adev);

3673 3674
	amdgpu_device_get_pcie_info(adev);

3675 3676 3677
	r = amdgpu_device_get_job_timeout_settings(adev);
	if (r) {
		dev_err(adev->dev, "invalid lockup_timeout parameter syntax\n");
3678
		return r;
3679 3680
	}

A
Alex Deucher 已提交
3681
	/* early init functions */
3682
	r = amdgpu_device_ip_early_init(adev);
A
Alex Deucher 已提交
3683
	if (r)
3684
		return r;
A
Alex Deucher 已提交
3685

3686 3687
	amdgpu_device_set_mcbp(adev);

3688 3689 3690 3691 3692
	/* Get rid of things like offb */
	r = drm_aperture_remove_conflicting_pci_framebuffers(adev->pdev, &amdgpu_kms_driver);
	if (r)
		return r;

3693 3694 3695
	/* Enable TMZ based on IP_VERSION */
	amdgpu_gmc_tmz_set(adev);

3696
	amdgpu_gmc_noretry_set(adev);
3697 3698 3699 3700 3701 3702 3703
	/* Need to get xgmi info early to decide the reset behavior*/
	if (adev->gmc.xgmi.supported) {
		r = adev->gfxhub.funcs->get_xgmi_info(adev);
		if (r)
			return r;
	}

3704
	/* enable PCIE atomic ops */
3705 3706 3707 3708 3709
	if (amdgpu_sriov_vf(adev)) {
		if (adev->virt.fw_reserve.p_pf2vf)
			adev->have_atomics_support = ((struct amd_sriov_msg_pf2vf_info *)
						      adev->virt.fw_reserve.p_pf2vf)->pcie_atomic_ops_support_flags ==
				(PCI_EXP_DEVCAP2_ATOMIC_COMP32 | PCI_EXP_DEVCAP2_ATOMIC_COMP64);
3710 3711 3712
	/* APUs w/ gfx9 onwards doesn't reply on PCIe atomics, rather it is a
	 * internal path natively support atomics, set have_atomics_support to true.
	 */
3713 3714
	} else if ((adev->flags & AMD_IS_APU) &&
		   (adev->ip_versions[GC_HWIP][0] > IP_VERSION(9, 0, 0))) {
3715
		adev->have_atomics_support = true;
3716
	} else {
3717 3718 3719 3720
		adev->have_atomics_support =
			!pci_enable_atomic_ops_to_root(adev->pdev,
					  PCI_EXP_DEVCAP2_ATOMIC_COMP32 |
					  PCI_EXP_DEVCAP2_ATOMIC_COMP64);
3721 3722
	}

3723 3724 3725
	if (!adev->have_atomics_support)
		dev_info(adev->dev, "PCIE atomic ops is not supported\n");

3726
	/* doorbell bar mapping and doorbell index init*/
3727
	amdgpu_doorbell_init(adev);
3728

3729 3730 3731
	if (amdgpu_emu_mode == 1) {
		/* post the asic on emulation mode */
		emu_soc_asic_init(adev);
3732
		goto fence_driver_init;
3733
	}
3734

3735 3736
	amdgpu_reset_init(adev);

3737
	/* detect if we are with an SRIOV vbios */
3738 3739
	if (adev->bios)
		amdgpu_device_detect_sriov_bios(adev);
3740

3741 3742 3743
	/* check if we need to reset the asic
	 *  E.g., driver was not cleanly unloaded previously, etc.
	 */
3744
	if (!amdgpu_sriov_vf(adev) && amdgpu_asic_need_reset_on_init(adev)) {
3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755
		if (adev->gmc.xgmi.num_physical_nodes) {
			dev_info(adev->dev, "Pending hive reset.\n");
			adev->gmc.xgmi.pending_reset = true;
			/* Only need to init necessary block for SMU to handle the reset */
			for (i = 0; i < adev->num_ip_blocks; i++) {
				if (!adev->ip_blocks[i].status.valid)
					continue;
				if (!(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
				      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
				      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
				      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC)) {
3756
					DRM_DEBUG("IP %s disabled for hw_init.\n",
3757 3758 3759 3760 3761
						adev->ip_blocks[i].version->funcs->name);
					adev->ip_blocks[i].status.hw = true;
				}
			}
		} else {
3762 3763 3764 3765 3766
			tmp = amdgpu_reset_method;
			/* It should do a default reset when loading or reloading the driver,
			 * regardless of the module parameter reset_method.
			 */
			amdgpu_reset_method = AMD_RESET_METHOD_NONE;
3767
			r = amdgpu_asic_reset(adev);
3768
			amdgpu_reset_method = tmp;
3769 3770 3771 3772
			if (r) {
				dev_err(adev->dev, "asic reset on init failed\n");
				goto failed;
			}
3773 3774 3775
		}
	}

A
Alex Deucher 已提交
3776
	/* Post card if necessary */
A
Alex Deucher 已提交
3777
	if (amdgpu_device_need_post(adev)) {
A
Alex Deucher 已提交
3778
		if (!adev->bios) {
3779
			dev_err(adev->dev, "no vBIOS found\n");
3780 3781
			r = -EINVAL;
			goto failed;
A
Alex Deucher 已提交
3782
		}
3783
		DRM_INFO("GPU posting now...\n");
3784
		r = amdgpu_device_asic_init(adev);
3785 3786 3787 3788
		if (r) {
			dev_err(adev->dev, "gpu post error!\n");
			goto failed;
		}
A
Alex Deucher 已提交
3789 3790
	}

3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810
	if (adev->bios) {
		if (adev->is_atom_fw) {
			/* Initialize clocks */
			r = amdgpu_atomfirmware_get_clock_info(adev);
			if (r) {
				dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
				amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
				goto failed;
			}
		} else {
			/* Initialize clocks */
			r = amdgpu_atombios_get_clock_info(adev);
			if (r) {
				dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
				amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
				goto failed;
			}
			/* init i2c buses */
			if (!amdgpu_device_has_dc_support(adev))
				amdgpu_atombios_i2c_init(adev);
3811
		}
3812
	}
A
Alex Deucher 已提交
3813

3814
fence_driver_init:
A
Alex Deucher 已提交
3815
	/* Fence driver */
3816
	r = amdgpu_fence_driver_sw_init(adev);
3817
	if (r) {
3818
		dev_err(adev->dev, "amdgpu_fence_driver_sw_init failed\n");
A
Alex Deucher 已提交
3819
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
3820
		goto failed;
3821
	}
A
Alex Deucher 已提交
3822 3823

	/* init the mode config */
3824
	drm_mode_config_init(adev_to_drm(adev));
A
Alex Deucher 已提交
3825

3826
	r = amdgpu_device_ip_init(adev);
A
Alex Deucher 已提交
3827
	if (r) {
3828
		dev_err(adev->dev, "amdgpu_device_ip_init failed\n");
A
Alex Deucher 已提交
3829
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
3830
		goto release_ras_con;
A
Alex Deucher 已提交
3831 3832
	}

3833 3834
	amdgpu_fence_driver_hw_init(adev);

3835 3836
	dev_info(adev->dev,
		"SE %d, SH per SE %d, CU per SH %d, active_cu_number %d\n",
Y
Yong Zhao 已提交
3837 3838 3839 3840 3841
			adev->gfx.config.max_shader_engines,
			adev->gfx.config.max_sh_per_se,
			adev->gfx.config.max_cu_per_sh,
			adev->gfx.cu_info.number);

A
Alex Deucher 已提交
3842 3843
	adev->accel_working = true;

3844 3845
	amdgpu_vm_check_compute_bug(adev);

3846 3847 3848 3849 3850 3851 3852 3853
	/* Initialize the buffer migration limit. */
	if (amdgpu_moverate >= 0)
		max_MBps = amdgpu_moverate;
	else
		max_MBps = 8; /* Allow 8 MB/s. */
	/* Get a log2 for easy divisions. */
	adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));

3854 3855 3856 3857 3858
	r = amdgpu_atombios_sysfs_init(adev);
	if (r)
		drm_err(&adev->ddev,
			"registering atombios sysfs failed (%d).\n", r);

3859
	r = amdgpu_pm_sysfs_init(adev);
3860 3861
	if (r)
		DRM_ERROR("registering pm sysfs failed (%d).\n", r);
3862

3863
	r = amdgpu_ucode_sysfs_init(adev);
3864 3865
	if (r) {
		adev->ucode_sysfs_en = false;
3866
		DRM_ERROR("Creating firmware sysfs failed (%d).\n", r);
3867 3868
	} else
		adev->ucode_sysfs_en = true;
3869

3870 3871 3872 3873 3874 3875 3876
	/*
	 * Register gpu instance before amdgpu_device_enable_mgpu_fan_boost.
	 * Otherwise the mgpu fan boost feature will be skipped due to the
	 * gpu instance is counted less.
	 */
	amdgpu_register_gpu_instance(adev);

A
Alex Deucher 已提交
3877 3878 3879
	/* enable clockgating, etc. after ib tests, etc. since some blocks require
	 * explicit gating rather than handling it automatically.
	 */
3880 3881 3882 3883 3884
	if (!adev->gmc.xgmi.pending_reset) {
		r = amdgpu_device_ip_late_init(adev);
		if (r) {
			dev_err(adev->dev, "amdgpu_device_ip_late_init failed\n");
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
3885
			goto release_ras_con;
3886 3887 3888 3889 3890
		}
		/* must succeed. */
		amdgpu_ras_resume(adev);
		queue_delayed_work(system_wq, &adev->delayed_init_work,
				   msecs_to_jiffies(AMDGPU_RESUME_MS));
3891
	}
A
Alex Deucher 已提交
3892

3893 3894
	if (amdgpu_sriov_vf(adev)) {
		amdgpu_virt_release_full_gpu(adev, true);
3895
		flush_delayed_work(&adev->delayed_init_work);
3896
	}
3897

3898
	r = sysfs_create_files(&adev->dev->kobj, amdgpu_dev_attributes);
3899
	if (r)
3900
		dev_err(adev->dev, "Could not create amdgpu device attr\n");
3901

3902 3903
	amdgpu_fru_sysfs_init(adev);

3904 3905
	if (IS_ENABLED(CONFIG_PERF_EVENTS))
		r = amdgpu_pmu_init(adev);
J
Jonathan Kim 已提交
3906 3907 3908
	if (r)
		dev_err(adev->dev, "amdgpu_pmu_init failed\n");

3909 3910 3911 3912
	/* Have stored pci confspace at hand for restore in sudden PCI error */
	if (amdgpu_device_cache_pci_state(adev->pdev))
		pci_restore_state(pdev);

3913 3914
	/* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
	/* this will fail for cards that aren't VGA class devices, just
3915 3916
	 * ignore it
	 */
3917
	if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
3918
		vga_client_register(adev->pdev, amdgpu_device_vga_set_decode);
3919

3920 3921 3922 3923
	px = amdgpu_device_supports_px(ddev);

	if (px || (!pci_is_thunderbolt_attached(adev->pdev) &&
				apple_gmux_detect(NULL, NULL)))
3924 3925
		vga_switcheroo_register_client(adev->pdev,
					       &amdgpu_switcheroo_ops, px);
3926 3927

	if (px)
3928 3929
		vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);

3930 3931 3932 3933
	if (adev->gmc.xgmi.pending_reset)
		queue_delayed_work(system_wq, &mgpu_info.delayed_reset_work,
				   msecs_to_jiffies(AMDGPU_RESUME_MS));

3934 3935
	amdgpu_device_check_iommu_direct_map(adev);

A
Alex Deucher 已提交
3936
	return 0;
3937

3938
release_ras_con:
3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952
	if (amdgpu_sriov_vf(adev))
		amdgpu_virt_release_full_gpu(adev, true);

	/* failed in exclusive mode due to timeout */
	if (amdgpu_sriov_vf(adev) &&
		!amdgpu_sriov_runtime(adev) &&
		amdgpu_virt_mmio_blocked(adev) &&
		!amdgpu_virt_wait_reset(adev)) {
		dev_err(adev->dev, "VF exclusive mode timeout\n");
		/* Don't send request since VF is inactive. */
		adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
		adev->virt.ops = NULL;
		r = -EAGAIN;
	}
3953 3954
	amdgpu_release_ras_context(adev);

3955
failed:
3956
	amdgpu_vf_error_trans_all(adev);
3957

3958
	return r;
A
Alex Deucher 已提交
3959 3960
}

3961 3962
static void amdgpu_device_unmap_mmio(struct amdgpu_device *adev)
{
3963

3964 3965 3966 3967
	/* Clear all CPU mappings pointing to this device */
	unmap_mapping_range(adev->ddev.anon_inode->i_mapping, 0, 0, 1);

	/* Unmap all mapped bars - Doorbell, registers and VRAM */
3968
	amdgpu_doorbell_fini(adev);
3969 3970 3971 3972 3973 3974 3975 3976

	iounmap(adev->rmmio);
	adev->rmmio = NULL;
	if (adev->mman.aper_base_kaddr)
		iounmap(adev->mman.aper_base_kaddr);
	adev->mman.aper_base_kaddr = NULL;

	/* Memory manager related */
3977
	if (!adev->gmc.xgmi.connected_to_cpu && !adev->gmc.is_app_apu) {
3978 3979 3980 3981 3982
		arch_phys_wc_del(adev->gmc.vram_mtrr);
		arch_io_free_memtype_wc(adev->gmc.aper_base, adev->gmc.aper_size);
	}
}

A
Alex Deucher 已提交
3983
/**
3984
 * amdgpu_device_fini_hw - tear down the driver
A
Alex Deucher 已提交
3985 3986 3987 3988 3989 3990
 *
 * @adev: amdgpu_device pointer
 *
 * Tear down the driver info (all asics).
 * Called at driver shutdown.
 */
3991
void amdgpu_device_fini_hw(struct amdgpu_device *adev)
A
Alex Deucher 已提交
3992
{
3993
	dev_info(adev->dev, "amdgpu: finishing device.\n");
3994
	flush_delayed_work(&adev->delayed_init_work);
3995
	adev->shutdown = true;
3996

M
Monk Liu 已提交
3997 3998
	/* make sure IB test finished before entering exclusive mode
	 * to avoid preemption on IB test
3999
	 */
4000
	if (amdgpu_sriov_vf(adev)) {
M
Monk Liu 已提交
4001
		amdgpu_virt_request_full_gpu(adev, false);
4002 4003
		amdgpu_virt_fini_data_exchange(adev);
	}
M
Monk Liu 已提交
4004

4005 4006
	/* disable all interrupts */
	amdgpu_irq_disable_all(adev);
4007
	if (adev->mode_info.mode_config_initialized) {
4008
		if (!drm_drv_uses_atomic_modeset(adev_to_drm(adev)))
4009
			drm_helper_force_disable_all(adev_to_drm(adev));
4010
		else
4011
			drm_atomic_helper_shutdown(adev_to_drm(adev));
4012
	}
4013
	amdgpu_fence_driver_hw_fini(adev);
4014

4015
	if (adev->mman.initialized)
4016
		drain_workqueue(adev->mman.bdev.wq);
4017

4018
	if (adev->pm.sysfs_initialized)
4019
		amdgpu_pm_sysfs_fini(adev);
4020 4021 4022
	if (adev->ucode_sysfs_en)
		amdgpu_ucode_sysfs_fini(adev);
	sysfs_remove_files(&adev->dev->kobj, amdgpu_dev_attributes);
4023
	amdgpu_fru_sysfs_fini(adev);
4024

4025 4026 4027
	/* disable ras feature must before hw fini */
	amdgpu_ras_pre_fini(adev);

4028
	amdgpu_device_ip_fini_early(adev);
4029

4030 4031
	amdgpu_irq_fini_hw(adev);

4032 4033
	if (adev->mman.initialized)
		ttm_device_clear_dma_mappings(&adev->mman.bdev);
4034

4035
	amdgpu_gart_dummy_page_fini(adev);
4036

4037 4038
	if (drm_dev_is_unplugged(adev_to_drm(adev)))
		amdgpu_device_unmap_mmio(adev);
4039

4040 4041 4042 4043
}

void amdgpu_device_fini_sw(struct amdgpu_device *adev)
{
4044
	int idx;
4045
	bool px;
4046

4047
	amdgpu_fence_driver_sw_fini(adev);
4048
	amdgpu_device_ip_fini(adev);
4049
	amdgpu_ucode_release(&adev->firmware.gpu_info_fw);
A
Alex Deucher 已提交
4050
	adev->accel_working = false;
4051
	dma_fence_put(rcu_dereference_protected(adev->gang_submit, true));
4052 4053 4054

	amdgpu_reset_fini(adev);

A
Alex Deucher 已提交
4055
	/* free i2c buses */
4056 4057
	if (!amdgpu_device_has_dc_support(adev))
		amdgpu_i2c_fini(adev);
4058 4059 4060 4061

	if (amdgpu_emu_mode != 1)
		amdgpu_atombios_fini(adev);

A
Alex Deucher 已提交
4062 4063
	kfree(adev->bios);
	adev->bios = NULL;
4064 4065 4066 4067 4068

	px = amdgpu_device_supports_px(adev_to_drm(adev));

	if (px || (!pci_is_thunderbolt_attached(adev->pdev) &&
				apple_gmux_detect(NULL, NULL)))
4069
		vga_switcheroo_unregister_client(adev->pdev);
4070 4071

	if (px)
4072
		vga_switcheroo_fini_domain_pm_ops(adev->dev);
4073

4074
	if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
4075
		vga_client_unregister(adev->pdev);
4076

4077 4078 4079 4080
	if (drm_dev_enter(adev_to_drm(adev), &idx)) {

		iounmap(adev->rmmio);
		adev->rmmio = NULL;
4081
		amdgpu_doorbell_fini(adev);
4082 4083 4084
		drm_dev_exit(idx);
	}

4085 4086
	if (IS_ENABLED(CONFIG_PERF_EVENTS))
		amdgpu_pmu_fini(adev);
4087
	if (adev->mman.discovery_bin)
4088
		amdgpu_discovery_fini(adev);
4089

4090 4091 4092
	amdgpu_reset_put_reset_domain(adev->reset_domain);
	adev->reset_domain = NULL;

4093 4094
	kfree(adev->pci_state);

A
Alex Deucher 已提交
4095 4096
}

4097 4098 4099 4100 4101 4102 4103 4104 4105
/**
 * amdgpu_device_evict_resources - evict device resources
 * @adev: amdgpu device object
 *
 * Evicts all ttm device resources(vram BOs, gart table) from the lru list
 * of the vram memory type. Mainly used for evicting device resources
 * at suspend time.
 *
 */
4106
static int amdgpu_device_evict_resources(struct amdgpu_device *adev)
4107
{
4108 4109
	int ret;

4110 4111
	/* No need to evict vram on APUs for suspend to ram or s2idle */
	if ((adev->in_s3 || adev->in_s0ix) && (adev->flags & AMD_IS_APU))
4112
		return 0;
4113

4114 4115
	ret = amdgpu_ttm_evict_resources(adev, TTM_PL_VRAM);
	if (ret)
4116
		DRM_WARN("evicting device resources failed\n");
4117
	return ret;
4118
}
A
Alex Deucher 已提交
4119 4120 4121 4122 4123

/*
 * Suspend & resume.
 */
/**
4124
 * amdgpu_device_suspend - initiate device suspend
A
Alex Deucher 已提交
4125
 *
4126 4127
 * @dev: drm dev pointer
 * @fbcon : notify the fbdev of suspend
A
Alex Deucher 已提交
4128 4129 4130 4131 4132
 *
 * Puts the hw in the suspend state (all asics).
 * Returns 0 for success or an error on failure.
 * Called at driver suspend.
 */
4133
int amdgpu_device_suspend(struct drm_device *dev, bool fbcon)
A
Alex Deucher 已提交
4134
{
4135
	struct amdgpu_device *adev = drm_to_adev(dev);
4136
	int r = 0;
A
Alex Deucher 已提交
4137 4138 4139 4140

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

4141
	adev->in_suspend = true;
4142

4143 4144 4145 4146 4147
	/* Evict the majority of BOs before grabbing the full access */
	r = amdgpu_device_evict_resources(adev);
	if (r)
		return r;

4148 4149 4150 4151 4152 4153 4154
	if (amdgpu_sriov_vf(adev)) {
		amdgpu_virt_fini_data_exchange(adev);
		r = amdgpu_virt_request_full_gpu(adev, false);
		if (r)
			return r;
	}

4155 4156 4157
	if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DEV_D3))
		DRM_WARN("smart shift update failed\n");

4158
	if (fbcon)
4159
		drm_fb_helper_set_suspend_unlocked(adev_to_drm(adev)->fb_helper, true);
4160

4161
	cancel_delayed_work_sync(&adev->delayed_init_work);
4162

4163 4164
	amdgpu_ras_suspend(adev);

4165
	amdgpu_device_ip_suspend_phase1(adev);
4166

4167
	if (!adev->in_s0ix)
4168
		amdgpu_amdkfd_suspend(adev, adev->in_runpm);
4169

4170 4171 4172
	r = amdgpu_device_evict_resources(adev);
	if (r)
		return r;
A
Alex Deucher 已提交
4173

4174
	amdgpu_fence_driver_hw_fini(adev);
A
Alex Deucher 已提交
4175

4176
	amdgpu_device_ip_suspend_phase2(adev);
A
Alex Deucher 已提交
4177

4178 4179 4180
	if (amdgpu_sriov_vf(adev))
		amdgpu_virt_release_full_gpu(adev, false);

A
Alex Deucher 已提交
4181 4182 4183 4184
	return 0;
}

/**
4185
 * amdgpu_device_resume - initiate device resume
A
Alex Deucher 已提交
4186
 *
4187 4188
 * @dev: drm dev pointer
 * @fbcon : notify the fbdev of resume
A
Alex Deucher 已提交
4189 4190 4191 4192 4193
 *
 * Bring the hw back to operating state (all asics).
 * Returns 0 for success or an error on failure.
 * Called at driver resume.
 */
4194
int amdgpu_device_resume(struct drm_device *dev, bool fbcon)
A
Alex Deucher 已提交
4195
{
4196
	struct amdgpu_device *adev = drm_to_adev(dev);
4197
	int r = 0;
A
Alex Deucher 已提交
4198

4199 4200 4201 4202 4203 4204
	if (amdgpu_sriov_vf(adev)) {
		r = amdgpu_virt_request_full_gpu(adev, true);
		if (r)
			return r;
	}

A
Alex Deucher 已提交
4205 4206 4207
	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

4208
	if (adev->in_s0ix)
4209
		amdgpu_dpm_gfx_state_change(adev, sGpuChangeState_D0Entry);
4210

A
Alex Deucher 已提交
4211
	/* post card */
A
Alex Deucher 已提交
4212
	if (amdgpu_device_need_post(adev)) {
4213
		r = amdgpu_device_asic_init(adev);
J
jimqu 已提交
4214
		if (r)
4215
			dev_err(adev->dev, "amdgpu asic init failed\n");
J
jimqu 已提交
4216
	}
A
Alex Deucher 已提交
4217

4218
	r = amdgpu_device_ip_resume(adev);
4219

4220
	if (r) {
4221
		dev_err(adev->dev, "amdgpu_device_ip_resume failed (%d).\n", r);
4222
		goto exit;
4223
	}
4224
	amdgpu_fence_driver_hw_init(adev);
4225

4226
	r = amdgpu_device_ip_late_init(adev);
4227
	if (r)
4228
		goto exit;
A
Alex Deucher 已提交
4229

4230 4231 4232
	queue_delayed_work(system_wq, &adev->delayed_init_work,
			   msecs_to_jiffies(AMDGPU_RESUME_MS));

4233
	if (!adev->in_s0ix) {
4234 4235
		r = amdgpu_amdkfd_resume(adev, adev->in_runpm);
		if (r)
4236
			goto exit;
4237
	}
4238

4239 4240 4241 4242 4243 4244 4245 4246 4247
exit:
	if (amdgpu_sriov_vf(adev)) {
		amdgpu_virt_init_data_exchange(adev);
		amdgpu_virt_release_full_gpu(adev, true);
	}

	if (r)
		return r;

4248
	/* Make sure IB tests flushed */
4249
	flush_delayed_work(&adev->delayed_init_work);
4250

4251
	if (fbcon)
4252
		drm_fb_helper_set_suspend_unlocked(adev_to_drm(adev)->fb_helper, false);
A
Alex Deucher 已提交
4253

4254 4255
	amdgpu_ras_resume(adev);

A
Alex Deucher 已提交
4256 4257 4258 4259 4260 4261 4262 4263 4264 4265
	if (adev->mode_info.num_crtc) {
		/*
		 * Most of the connector probing functions try to acquire runtime pm
		 * refs to ensure that the GPU is powered on when connector polling is
		 * performed. Since we're calling this from a runtime PM callback,
		 * trying to acquire rpm refs will cause us to deadlock.
		 *
		 * Since we're guaranteed to be holding the rpm lock, it's safe to
		 * temporarily disable the rpm helpers so this doesn't deadlock us.
		 */
4266
#ifdef CONFIG_PM
A
Alex Deucher 已提交
4267
		dev->dev->power.disable_depth++;
4268
#endif
A
Alex Deucher 已提交
4269 4270 4271 4272
		if (!adev->dc_enabled)
			drm_helper_hpd_irq_event(dev);
		else
			drm_kms_helper_hotplug_event(dev);
4273
#ifdef CONFIG_PM
A
Alex Deucher 已提交
4274
		dev->dev->power.disable_depth--;
4275
#endif
A
Alex Deucher 已提交
4276
	}
4277 4278
	adev->in_suspend = false;

4279 4280 4281
	if (adev->enable_mes)
		amdgpu_mes_self_test(adev);

4282 4283 4284
	if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DEV_D0))
		DRM_WARN("smart shift update failed\n");

4285
	return 0;
A
Alex Deucher 已提交
4286 4287
}

4288 4289 4290 4291 4292 4293 4294 4295 4296 4297
/**
 * amdgpu_device_ip_check_soft_reset - did soft reset succeed
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and
 * the check_soft_reset callbacks are run.  check_soft_reset determines
 * if the asic is still hung or not.
 * Returns true if any of the IPs are still in a hung state, false if not.
 */
4298
static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev)
4299 4300 4301 4302
{
	int i;
	bool asic_hang = false;

4303 4304 4305
	if (amdgpu_sriov_vf(adev))
		return true;

4306 4307 4308
	if (amdgpu_asic_need_full_reset(adev))
		return true;

4309
	for (i = 0; i < adev->num_ip_blocks; i++) {
4310
		if (!adev->ip_blocks[i].status.valid)
4311
			continue;
4312 4313 4314 4315
		if (adev->ip_blocks[i].version->funcs->check_soft_reset)
			adev->ip_blocks[i].status.hang =
				adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
		if (adev->ip_blocks[i].status.hang) {
4316
			dev_info(adev->dev, "IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
4317 4318 4319 4320 4321 4322
			asic_hang = true;
		}
	}
	return asic_hang;
}

4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333
/**
 * amdgpu_device_ip_pre_soft_reset - prepare for soft reset
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and the
 * pre_soft_reset callbacks are run if the block is hung.  pre_soft_reset
 * handles any IP specific hardware or software state changes that are
 * necessary for a soft reset to succeed.
 * Returns 0 on success, negative error code on failure.
 */
4334
static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev)
4335 4336 4337 4338
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
4339
		if (!adev->ip_blocks[i].status.valid)
4340
			continue;
4341 4342 4343
		if (adev->ip_blocks[i].status.hang &&
		    adev->ip_blocks[i].version->funcs->pre_soft_reset) {
			r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
4344 4345 4346 4347 4348 4349 4350 4351
			if (r)
				return r;
		}
	}

	return 0;
}

4352 4353 4354 4355 4356 4357 4358 4359 4360
/**
 * amdgpu_device_ip_need_full_reset - check if a full asic reset is needed
 *
 * @adev: amdgpu_device pointer
 *
 * Some hardware IPs cannot be soft reset.  If they are hung, a full gpu
 * reset is necessary to recover.
 * Returns true if a full asic reset is required, false if not.
 */
4361
static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev)
4362
{
4363 4364
	int i;

4365 4366 4367
	if (amdgpu_asic_need_full_reset(adev))
		return true;

4368
	for (i = 0; i < adev->num_ip_blocks; i++) {
4369
		if (!adev->ip_blocks[i].status.valid)
4370
			continue;
4371 4372 4373
		if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
4374 4375
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
		     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
4376
			if (adev->ip_blocks[i].status.hang) {
4377
				dev_info(adev->dev, "Some block need full reset!\n");
4378 4379 4380
				return true;
			}
		}
4381 4382 4383 4384
	}
	return false;
}

4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395
/**
 * amdgpu_device_ip_soft_reset - do a soft reset
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and the
 * soft_reset callbacks are run if the block is hung.  soft_reset handles any
 * IP specific hardware or software state changes that are necessary to soft
 * reset the IP.
 * Returns 0 on success, negative error code on failure.
 */
4396
static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev)
4397 4398 4399 4400
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
4401
		if (!adev->ip_blocks[i].status.valid)
4402
			continue;
4403 4404 4405
		if (adev->ip_blocks[i].status.hang &&
		    adev->ip_blocks[i].version->funcs->soft_reset) {
			r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
4406 4407 4408 4409 4410 4411 4412 4413
			if (r)
				return r;
		}
	}

	return 0;
}

4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424
/**
 * amdgpu_device_ip_post_soft_reset - clean up from soft reset
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and the
 * post_soft_reset callbacks are run if the asic was hung.  post_soft_reset
 * handles any IP specific hardware or software state changes that are
 * necessary after the IP has been soft reset.
 * Returns 0 on success, negative error code on failure.
 */
4425
static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev)
4426 4427 4428 4429
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
4430
		if (!adev->ip_blocks[i].status.valid)
4431
			continue;
4432 4433 4434
		if (adev->ip_blocks[i].status.hang &&
		    adev->ip_blocks[i].version->funcs->post_soft_reset)
			r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
4435 4436 4437 4438 4439 4440 4441
		if (r)
			return r;
	}

	return 0;
}

4442
/**
4443
 * amdgpu_device_recover_vram - Recover some VRAM contents
4444 4445 4446 4447 4448 4449
 *
 * @adev: amdgpu_device pointer
 *
 * Restores the contents of VRAM buffers from the shadows in GTT.  Used to
 * restore things like GPUVM page tables after a GPU reset where
 * the contents of VRAM might be lost.
4450 4451 4452
 *
 * Returns:
 * 0 on success, negative error code on failure.
4453
 */
4454
static int amdgpu_device_recover_vram(struct amdgpu_device *adev)
4455 4456
{
	struct dma_fence *fence = NULL, *next = NULL;
4457
	struct amdgpu_bo *shadow;
4458
	struct amdgpu_bo_vm *vmbo;
4459
	long r = 1, tmo;
4460 4461

	if (amdgpu_sriov_runtime(adev))
4462
		tmo = msecs_to_jiffies(8000);
4463 4464 4465
	else
		tmo = msecs_to_jiffies(100);

4466
	dev_info(adev->dev, "recover vram bo from shadow start\n");
4467
	mutex_lock(&adev->shadow_list_lock);
4468
	list_for_each_entry(vmbo, &adev->shadow_list, shadow_list) {
4469 4470 4471 4472 4473
		/* If vm is compute context or adev is APU, shadow will be NULL */
		if (!vmbo->shadow)
			continue;
		shadow = vmbo->shadow;

4474
		/* No need to recover an evicted BO */
4475 4476 4477
		if (shadow->tbo.resource->mem_type != TTM_PL_TT ||
		    shadow->tbo.resource->start == AMDGPU_BO_INVALID_OFFSET ||
		    shadow->parent->tbo.resource->mem_type != TTM_PL_VRAM)
4478 4479 4480 4481 4482 4483
			continue;

		r = amdgpu_bo_restore_shadow(shadow, &next);
		if (r)
			break;

4484
		if (fence) {
4485
			tmo = dma_fence_wait_timeout(fence, false, tmo);
4486 4487
			dma_fence_put(fence);
			fence = next;
4488 4489
			if (tmo == 0) {
				r = -ETIMEDOUT;
4490
				break;
4491 4492 4493 4494
			} else if (tmo < 0) {
				r = tmo;
				break;
			}
4495 4496
		} else {
			fence = next;
4497 4498 4499 4500
		}
	}
	mutex_unlock(&adev->shadow_list_lock);

4501 4502
	if (fence)
		tmo = dma_fence_wait_timeout(fence, false, tmo);
4503 4504
	dma_fence_put(fence);

4505
	if (r < 0 || tmo <= 0) {
4506
		dev_err(adev->dev, "recover vram bo from shadow failed, r is %ld, tmo is %ld\n", r, tmo);
4507 4508
		return -EIO;
	}
4509

4510
	dev_info(adev->dev, "recover vram bo from shadow done\n");
4511
	return 0;
4512 4513
}

4514

4515
/**
4516
 * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf
4517
 *
4518
 * @adev: amdgpu_device pointer
4519
 * @from_hypervisor: request from hypervisor
4520 4521
 *
 * do VF FLR and reinitialize Asic
4522
 * return 0 means succeeded otherwise failed
4523 4524 4525
 */
static int amdgpu_device_reset_sriov(struct amdgpu_device *adev,
				     bool from_hypervisor)
4526 4527
{
	int r;
4528
	struct amdgpu_hive_info *hive = NULL;
4529
	int retry_limit = 0;
4530

4531
retry:
4532
	amdgpu_amdkfd_pre_reset(adev);
4533

4534 4535 4536 4537 4538 4539
	if (from_hypervisor)
		r = amdgpu_virt_request_full_gpu(adev, true);
	else
		r = amdgpu_virt_reset_gpu(adev);
	if (r)
		return r;
4540

4541 4542 4543
	/* some sw clean up VF needs to do before recover */
	amdgpu_virt_post_reset(adev);

4544
	/* Resume IP prior to SMC */
4545
	r = amdgpu_device_ip_reinit_early_sriov(adev);
4546 4547
	if (r)
		goto error;
4548

4549
	amdgpu_virt_init_data_exchange(adev);
4550

4551 4552 4553 4554
	r = amdgpu_device_fw_loading(adev);
	if (r)
		return r;

4555
	/* now we are okay to resume SMC/CP/SDMA */
4556
	r = amdgpu_device_ip_reinit_late_sriov(adev);
4557 4558
	if (r)
		goto error;
4559

4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570
	hive = amdgpu_get_xgmi_hive(adev);
	/* Update PSP FW topology after reset */
	if (hive && adev->gmc.xgmi.num_physical_nodes > 1)
		r = amdgpu_xgmi_update_topology(hive, adev);

	if (hive)
		amdgpu_put_xgmi_hive(hive);

	if (!r) {
		amdgpu_irq_gpu_reset_resume_helper(adev);
		r = amdgpu_ib_ring_tests(adev);
4571

4572
		amdgpu_amdkfd_post_reset(adev);
4573
	}
4574

4575
error:
4576
	if (!r && adev->virt.gim_feature & AMDGIM_FEATURE_GIM_FLR_VRAMLOST) {
4577
		amdgpu_inc_vram_lost(adev);
4578
		r = amdgpu_device_recover_vram(adev);
4579
	}
4580
	amdgpu_virt_release_full_gpu(adev, true);
4581

4582 4583 4584 4585 4586 4587 4588 4589
	if (AMDGPU_RETRY_SRIOV_RESET(r)) {
		if (retry_limit < AMDGPU_MAX_RETRY_LIMIT) {
			retry_limit++;
			goto retry;
		} else
			DRM_ERROR("GPU reset retry is beyond the retry limit\n");
	}

4590 4591 4592
	return r;
}

J
jqdeng 已提交
4593 4594 4595
/**
 * amdgpu_device_has_job_running - check if there is any job in mirror list
 *
4596
 * @adev: amdgpu_device pointer
J
jqdeng 已提交
4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611
 *
 * check if there is any job in mirror list
 */
bool amdgpu_device_has_job_running(struct amdgpu_device *adev)
{
	int i;
	struct drm_sched_job *job;

	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		struct amdgpu_ring *ring = adev->rings[i];

		if (!ring || !ring->sched.thread)
			continue;

		spin_lock(&ring->sched.job_list_lock);
4612 4613
		job = list_first_entry_or_null(&ring->sched.pending_list,
					       struct drm_sched_job, list);
J
jqdeng 已提交
4614 4615 4616 4617 4618 4619 4620
		spin_unlock(&ring->sched.job_list_lock);
		if (job)
			return true;
	}
	return false;
}

4621 4622 4623
/**
 * amdgpu_device_should_recover_gpu - check if we should try GPU recovery
 *
4624
 * @adev: amdgpu_device pointer
4625 4626 4627 4628 4629 4630 4631
 *
 * Check amdgpu_gpu_recovery and SRIOV status to see if we should try to recover
 * a hung GPU.
 */
bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev)
{

4632 4633 4634
	if (amdgpu_gpu_recovery == 0)
		goto disabled;

4635 4636 4637 4638
	/* Skip soft reset check in fatal error mode */
	if (!amdgpu_ras_is_poison_mode_supported(adev))
		return true;

4639 4640 4641 4642 4643
	if (amdgpu_sriov_vf(adev))
		return true;

	if (amdgpu_gpu_recovery == -1) {
		switch (adev->asic_type) {
4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658
#ifdef CONFIG_DRM_AMDGPU_SI
		case CHIP_VERDE:
		case CHIP_TAHITI:
		case CHIP_PITCAIRN:
		case CHIP_OLAND:
		case CHIP_HAINAN:
#endif
#ifdef CONFIG_DRM_AMDGPU_CIK
		case CHIP_KAVERI:
		case CHIP_KABINI:
		case CHIP_MULLINS:
#endif
		case CHIP_CARRIZO:
		case CHIP_STONEY:
		case CHIP_CYAN_SKILLFISH:
4659
			goto disabled;
4660 4661
		default:
			break;
4662
		}
4663 4664 4665
	}

	return true;
4666 4667

disabled:
4668
		dev_info(adev->dev, "GPU recovery disabled.\n");
4669
		return false;
4670 4671
}

4672 4673
int amdgpu_device_mode1_reset(struct amdgpu_device *adev)
{
4674 4675
	u32 i;
	int ret = 0;
4676

4677
	amdgpu_atombios_scratch_regs_engine_hung(adev, true);
4678

4679
	dev_info(adev->dev, "GPU mode1 reset\n");
4680

4681 4682
	/* disable BM */
	pci_clear_master(adev->pdev);
4683

4684
	amdgpu_device_cache_pci_state(adev->pdev);
4685

4686 4687 4688 4689 4690 4691 4692
	if (amdgpu_dpm_is_mode1_reset_supported(adev)) {
		dev_info(adev->dev, "GPU smu mode1 reset\n");
		ret = amdgpu_dpm_mode1_reset(adev);
	} else {
		dev_info(adev->dev, "GPU psp mode1 reset\n");
		ret = psp_gpu_reset(adev);
	}
4693

4694 4695
	if (ret)
		dev_err(adev->dev, "GPU mode1 reset failed\n");
4696

4697
	amdgpu_device_load_pci_state(adev->pdev);
4698

4699 4700 4701
	/* wait for asic to come out of reset */
	for (i = 0; i < adev->usec_timeout; i++) {
		u32 memsize = adev->nbio.funcs->get_memsize(adev);
4702

4703 4704 4705 4706
		if (memsize != 0xffffffff)
			break;
		udelay(1);
	}
4707

4708 4709
	amdgpu_atombios_scratch_regs_engine_hung(adev, false);
	return ret;
4710
}
4711

4712
int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev,
4713
				 struct amdgpu_reset_context *reset_context)
4714
{
4715
	int i, r = 0;
4716 4717 4718 4719 4720 4721
	struct amdgpu_job *job = NULL;
	bool need_full_reset =
		test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);

	if (reset_context->reset_req_dev == adev)
		job = reset_context->job;
4722

4723 4724 4725 4726 4727
	if (amdgpu_sriov_vf(adev)) {
		/* stop the data exchange thread */
		amdgpu_virt_fini_data_exchange(adev);
	}

4728 4729
	amdgpu_fence_driver_isr_toggle(adev, true);

4730
	/* block all schedulers and reset given job's ring */
4731 4732 4733
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		struct amdgpu_ring *ring = adev->rings[i];

C
Chunming Zhou 已提交
4734
		if (!ring || !ring->sched.thread)
4735
			continue;
4736

4737 4738 4739
		/* Clear job fence from fence drv to avoid force_completion
		 * leave NULL and vm flush fence in fence drv
		 */
4740
		amdgpu_fence_driver_clear_job_fences(ring);
4741

M
Monk Liu 已提交
4742 4743
		/* after all hw jobs are reset, hw fence is meaningless, so force_completion */
		amdgpu_fence_driver_force_completion(ring);
4744
	}
A
Alex Deucher 已提交
4745

4746 4747
	amdgpu_fence_driver_isr_toggle(adev, false);

4748
	if (job && job->vm)
4749 4750
		drm_sched_increase_karma(&job->base);

4751
	r = amdgpu_reset_prepare_hwcontext(adev, reset_context);
4752
	/* If reset handler not implemented, continue; otherwise return */
4753
	if (r == -EOPNOTSUPP)
4754 4755
		r = 0;
	else
4756 4757
		return r;

4758
	/* Don't suspend on bare metal if we are not going to HW reset the ASIC */
4759 4760 4761 4762 4763
	if (!amdgpu_sriov_vf(adev)) {

		if (!need_full_reset)
			need_full_reset = amdgpu_device_ip_need_full_reset(adev);

4764 4765
		if (!need_full_reset && amdgpu_gpu_recovery &&
		    amdgpu_device_ip_check_soft_reset(adev)) {
4766 4767 4768 4769
			amdgpu_device_ip_pre_soft_reset(adev);
			r = amdgpu_device_ip_soft_reset(adev);
			amdgpu_device_ip_post_soft_reset(adev);
			if (r || amdgpu_device_ip_check_soft_reset(adev)) {
4770
				dev_info(adev->dev, "soft reset failed, will fallback to full reset!\n");
4771 4772 4773 4774 4775 4776
				need_full_reset = true;
			}
		}

		if (need_full_reset)
			r = amdgpu_device_ip_suspend(adev);
4777 4778 4779 4780 4781
		if (need_full_reset)
			set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
		else
			clear_bit(AMDGPU_NEED_FULL_RESET,
				  &reset_context->flags);
4782 4783 4784 4785 4786
	}

	return r;
}

4787 4788 4789 4790
static int amdgpu_reset_reg_dumps(struct amdgpu_device *adev)
{
	int i;

4791
	lockdep_assert_held(&adev->reset_domain->sem);
4792 4793

	for (i = 0; i < adev->num_regs; i++) {
4794 4795 4796
		adev->reset_dump_reg_value[i] = RREG32(adev->reset_dump_reg_list[i]);
		trace_amdgpu_reset_reg_dumps(adev->reset_dump_reg_list[i],
					     adev->reset_dump_reg_value[i]);
4797 4798 4799 4800 4801
	}

	return 0;
}

4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854
#ifdef CONFIG_DEV_COREDUMP
static ssize_t amdgpu_devcoredump_read(char *buffer, loff_t offset,
		size_t count, void *data, size_t datalen)
{
	struct drm_printer p;
	struct amdgpu_device *adev = data;
	struct drm_print_iterator iter;
	int i;

	iter.data = buffer;
	iter.offset = 0;
	iter.start = offset;
	iter.remain = count;

	p = drm_coredump_printer(&iter);

	drm_printf(&p, "**** AMDGPU Device Coredump ****\n");
	drm_printf(&p, "kernel: " UTS_RELEASE "\n");
	drm_printf(&p, "module: " KBUILD_MODNAME "\n");
	drm_printf(&p, "time: %lld.%09ld\n", adev->reset_time.tv_sec, adev->reset_time.tv_nsec);
	if (adev->reset_task_info.pid)
		drm_printf(&p, "process_name: %s PID: %d\n",
			   adev->reset_task_info.process_name,
			   adev->reset_task_info.pid);

	if (adev->reset_vram_lost)
		drm_printf(&p, "VRAM is lost due to GPU reset!\n");
	if (adev->num_regs) {
		drm_printf(&p, "AMDGPU register dumps:\nOffset:     Value:\n");

		for (i = 0; i < adev->num_regs; i++)
			drm_printf(&p, "0x%08x: 0x%08x\n",
				   adev->reset_dump_reg_list[i],
				   adev->reset_dump_reg_value[i]);
	}

	return count - iter.remain;
}

static void amdgpu_devcoredump_free(void *data)
{
}

static void amdgpu_reset_capture_coredumpm(struct amdgpu_device *adev)
{
	struct drm_device *dev = adev_to_drm(adev);

	ktime_get_ts64(&adev->reset_time);
	dev_coredumpm(dev->dev, THIS_MODULE, adev, 0, GFP_KERNEL,
		      amdgpu_devcoredump_read, amdgpu_devcoredump_free);
}
#endif

4855 4856
int amdgpu_do_asic_reset(struct list_head *device_list_handle,
			 struct amdgpu_reset_context *reset_context)
4857 4858
{
	struct amdgpu_device *tmp_adev = NULL;
4859
	bool need_full_reset, skip_hw_reset, vram_lost = false;
4860
	int r = 0;
4861
	bool gpu_reset_for_dev_remove = 0;
4862

4863 4864 4865
	/* Try reset handler method first */
	tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
				    reset_list);
4866
	amdgpu_reset_reg_dumps(tmp_adev);
4867 4868

	reset_context->reset_device_list = device_list_handle;
4869
	r = amdgpu_reset_perform_reset(tmp_adev, reset_context);
4870
	/* If reset handler not implemented, continue; otherwise return */
4871
	if (r == -EOPNOTSUPP)
4872 4873
		r = 0;
	else
4874 4875 4876 4877 4878 4879 4880
		return r;

	/* Reset handler not implemented, use the default method */
	need_full_reset =
		test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
	skip_hw_reset = test_bit(AMDGPU_SKIP_HW_RESET, &reset_context->flags);

4881 4882 4883 4884
	gpu_reset_for_dev_remove =
		test_bit(AMDGPU_RESET_FOR_DEVICE_REMOVE, &reset_context->flags) &&
			test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);

4885
	/*
4886
	 * ASIC reset has to be done on all XGMI hive nodes ASAP
4887 4888
	 * to allow proper links negotiation in FW (within 1 sec)
	 */
4889
	if (!skip_hw_reset && need_full_reset) {
4890
		list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4891
			/* For XGMI run all resets in parallel to speed up the process */
4892
			if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
4893
				tmp_adev->gmc.xgmi.pending_reset = false;
4894
				if (!queue_work(system_unbound_wq, &tmp_adev->xgmi_reset_work))
4895 4896 4897 4898
					r = -EALREADY;
			} else
				r = amdgpu_asic_reset(tmp_adev);

4899
			if (r) {
4900
				dev_err(tmp_adev->dev, "ASIC reset failed with error, %d for drm dev, %s",
4901
					 r, adev_to_drm(tmp_adev)->unique);
4902
				break;
4903 4904 4905
			}
		}

4906 4907
		/* For XGMI wait for all resets to complete before proceed */
		if (!r) {
4908
			list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4909 4910 4911 4912 4913 4914 4915 4916 4917
				if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
					flush_work(&tmp_adev->xgmi_reset_work);
					r = tmp_adev->asic_reset_res;
					if (r)
						break;
				}
			}
		}
	}
4918

4919
	if (!r && amdgpu_ras_intr_triggered()) {
4920
		list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4921 4922 4923
			if (tmp_adev->mmhub.ras && tmp_adev->mmhub.ras->ras_block.hw_ops &&
			    tmp_adev->mmhub.ras->ras_block.hw_ops->reset_ras_error_count)
				tmp_adev->mmhub.ras->ras_block.hw_ops->reset_ras_error_count(tmp_adev);
4924 4925
		}

4926
		amdgpu_ras_intr_cleared();
4927
	}
4928

4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940
	/* Since the mode1 reset affects base ip blocks, the
	 * phase1 ip blocks need to be resumed. Otherwise there
	 * will be a BIOS signature error and the psp bootloader
	 * can't load kdb on the next amdgpu install.
	 */
	if (gpu_reset_for_dev_remove) {
		list_for_each_entry(tmp_adev, device_list_handle, reset_list)
			amdgpu_device_ip_resume_phase1(tmp_adev);

		goto end;
	}

4941
	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4942 4943
		if (need_full_reset) {
			/* post card */
4944 4945
			r = amdgpu_device_asic_init(tmp_adev);
			if (r) {
4946
				dev_warn(tmp_adev->dev, "asic atom init failed!");
4947
			} else {
4948
				dev_info(tmp_adev->dev, "GPU reset succeeded, trying to resume\n");
4949 4950 4951 4952
				r = amdgpu_amdkfd_resume_iommu(tmp_adev);
				if (r)
					goto out;

4953 4954 4955 4956 4957
				r = amdgpu_device_ip_resume_phase1(tmp_adev);
				if (r)
					goto out;

				vram_lost = amdgpu_device_check_vram_lost(tmp_adev);
4958 4959 4960 4961 4962 4963 4964 4965 4966
#ifdef CONFIG_DEV_COREDUMP
				tmp_adev->reset_vram_lost = vram_lost;
				memset(&tmp_adev->reset_task_info, 0,
						sizeof(tmp_adev->reset_task_info));
				if (reset_context->job && reset_context->job->vm)
					tmp_adev->reset_task_info =
						reset_context->job->vm->task_info;
				amdgpu_reset_capture_coredumpm(tmp_adev);
#endif
4967
				if (vram_lost) {
4968
					DRM_INFO("VRAM is lost due to GPU reset!\n");
4969
					amdgpu_inc_vram_lost(tmp_adev);
4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982
				}

				r = amdgpu_device_fw_loading(tmp_adev);
				if (r)
					return r;

				r = amdgpu_device_ip_resume_phase2(tmp_adev);
				if (r)
					goto out;

				if (vram_lost)
					amdgpu_device_fill_reset_magic(tmp_adev);

4983 4984 4985 4986 4987 4988
				/*
				 * Add this ASIC as tracked as reset was already
				 * complete successfully.
				 */
				amdgpu_register_gpu_instance(tmp_adev);

4989 4990
				if (!reset_context->hive &&
				    tmp_adev->gmc.xgmi.num_physical_nodes > 1)
4991 4992
					amdgpu_xgmi_add_device(tmp_adev);

4993 4994 4995 4996
				r = amdgpu_device_ip_late_init(tmp_adev);
				if (r)
					goto out;

4997
				drm_fb_helper_set_suspend_unlocked(adev_to_drm(tmp_adev)->fb_helper, false);
4998

4999 5000 5001 5002 5003 5004 5005 5006 5007 5008
				/*
				 * The GPU enters bad state once faulty pages
				 * by ECC has reached the threshold, and ras
				 * recovery is scheduled next. So add one check
				 * here to break recovery if it indeed exceeds
				 * bad page threshold, and remind user to
				 * retire this GPU or setting one bigger
				 * bad_page_threshold value to fix this once
				 * probing driver again.
				 */
5009
				if (!amdgpu_ras_eeprom_check_err_threshold(tmp_adev)) {
5010 5011 5012 5013 5014 5015
					/* must succeed. */
					amdgpu_ras_resume(tmp_adev);
				} else {
					r = -EINVAL;
					goto out;
				}
5016

5017
				/* Update PSP FW topology after reset */
5018 5019 5020 5021
				if (reset_context->hive &&
				    tmp_adev->gmc.xgmi.num_physical_nodes > 1)
					r = amdgpu_xgmi_update_topology(
						reset_context->hive, tmp_adev);
5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043
			}
		}

out:
		if (!r) {
			amdgpu_irq_gpu_reset_resume_helper(tmp_adev);
			r = amdgpu_ib_ring_tests(tmp_adev);
			if (r) {
				dev_err(tmp_adev->dev, "ib ring test failed (%d).\n", r);
				need_full_reset = true;
				r = -EAGAIN;
				goto end;
			}
		}

		if (!r)
			r = amdgpu_device_recover_vram(tmp_adev);
		else
			tmp_adev->asic_reset_res = r;
	}

end:
5044 5045 5046 5047
	if (need_full_reset)
		set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
	else
		clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
5048 5049 5050
	return r;
}

5051
static void amdgpu_device_set_mp1_state(struct amdgpu_device *adev)
5052
{
5053

5054 5055 5056 5057 5058 5059 5060 5061 5062 5063 5064
	switch (amdgpu_asic_reset_method(adev)) {
	case AMD_RESET_METHOD_MODE1:
		adev->mp1_state = PP_MP1_STATE_SHUTDOWN;
		break;
	case AMD_RESET_METHOD_MODE2:
		adev->mp1_state = PP_MP1_STATE_RESET;
		break;
	default:
		adev->mp1_state = PP_MP1_STATE_NONE;
		break;
	}
5065
}
A
Alex Deucher 已提交
5066

5067
static void amdgpu_device_unset_mp1_state(struct amdgpu_device *adev)
5068
{
5069
	amdgpu_vf_error_trans_all(adev);
5070
	adev->mp1_state = PP_MP1_STATE_NONE;
5071 5072
}

5073 5074 5075 5076 5077 5078 5079 5080 5081 5082
static void amdgpu_device_resume_display_audio(struct amdgpu_device *adev)
{
	struct pci_dev *p = NULL;

	p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
			adev->pdev->bus->number, 1);
	if (p) {
		pm_runtime_enable(&(p->dev));
		pm_runtime_resume(&(p->dev));
	}
5083 5084

	pci_dev_put(p);
5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114
}

static int amdgpu_device_suspend_display_audio(struct amdgpu_device *adev)
{
	enum amd_reset_method reset_method;
	struct pci_dev *p = NULL;
	u64 expires;

	/*
	 * For now, only BACO and mode1 reset are confirmed
	 * to suffer the audio issue without proper suspended.
	 */
	reset_method = amdgpu_asic_reset_method(adev);
	if ((reset_method != AMD_RESET_METHOD_BACO) &&
	     (reset_method != AMD_RESET_METHOD_MODE1))
		return -EINVAL;

	p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
			adev->pdev->bus->number, 1);
	if (!p)
		return -ENODEV;

	expires = pm_runtime_autosuspend_expiration(&(p->dev));
	if (!expires)
		/*
		 * If we cannot get the audio device autosuspend delay,
		 * a fixed 4S interval will be used. Considering 3S is
		 * the audio controller default autosuspend delay setting.
		 * 4S used here is guaranteed to cover that.
		 */
5115
		expires = ktime_get_mono_fast_ns() + NSEC_PER_SEC * 4ULL;
5116 5117 5118 5119 5120 5121 5122

	while (!pm_runtime_status_suspended(&(p->dev))) {
		if (!pm_runtime_suspend(&(p->dev)))
			break;

		if (expires < ktime_get_mono_fast_ns()) {
			dev_warn(adev->dev, "failed to suspend display audio\n");
5123
			pci_dev_put(p);
5124 5125 5126 5127 5128 5129 5130
			/* TODO: abort the succeeding gpu reset? */
			return -ETIMEDOUT;
		}
	}

	pm_runtime_disable(&(p->dev));

5131
	pci_dev_put(p);
5132 5133 5134
	return 0;
}

5135
static inline void amdgpu_device_stop_pending_resets(struct amdgpu_device *adev)
5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

#if defined(CONFIG_DEBUG_FS)
	if (!amdgpu_sriov_vf(adev))
		cancel_work(&adev->reset_work);
#endif

	if (adev->kfd.dev)
		cancel_work(&adev->kfd.reset_work);

	if (amdgpu_sriov_vf(adev))
		cancel_work(&adev->virt.flr_work);

	if (con && adev->ras_enabled)
		cancel_work(&con->recovery_work);

}

5155
/**
5156
 * amdgpu_device_gpu_recover - reset the asic and recover scheduler
5157
 *
5158
 * @adev: amdgpu_device pointer
5159
 * @job: which job trigger hang
5160
 * @reset_context: amdgpu reset context pointer
5161 5162 5163 5164 5165 5166
 *
 * Attempt to reset the GPU if it has hung (all asics).
 * Attempt to do soft-reset or full-reset and reinitialize Asic
 * Returns 0 for success or an error on failure.
 */

5167
int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
5168 5169
			      struct amdgpu_job *job,
			      struct amdgpu_reset_context *reset_context)
5170
{
5171
	struct list_head device_list, *device_list_handle =  NULL;
5172
	bool job_signaled = false;
5173 5174
	struct amdgpu_hive_info *hive = NULL;
	struct amdgpu_device *tmp_adev = NULL;
5175
	int i, r = 0;
5176
	bool need_emergency_restart = false;
5177
	bool audio_suspended = false;
5178 5179 5180 5181 5182
	bool gpu_reset_for_dev_remove = false;

	gpu_reset_for_dev_remove =
			test_bit(AMDGPU_RESET_FOR_DEVICE_REMOVE, &reset_context->flags) &&
				test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
5183

5184
	/*
5185 5186 5187 5188
	 * Special case: RAS triggered and full reset isn't supported
	 */
	need_emergency_restart = amdgpu_ras_need_emergency_restart(adev);

5189 5190 5191 5192
	/*
	 * Flush RAM to disk so that after reboot
	 * the user can read log and see why the system rebooted.
	 */
5193
	if (need_emergency_restart && amdgpu_ras_get_context(adev)->reboot) {
5194 5195 5196 5197 5198 5199
		DRM_WARN("Emergency reboot.");

		ksys_sync_helper();
		emergency_restart();
	}

5200
	dev_info(adev->dev, "GPU %s begin!\n",
5201
		need_emergency_restart ? "jobs stop":"reset");
5202

5203 5204
	if (!amdgpu_sriov_vf(adev))
		hive = amdgpu_get_xgmi_hive(adev);
5205
	if (hive)
5206
		mutex_lock(&hive->hive_lock);
5207

5208 5209
	reset_context->job = job;
	reset_context->hive = hive;
5210 5211 5212 5213 5214 5215
	/*
	 * Build list of devices to reset.
	 * In case we are in XGMI hive mode, resort the device list
	 * to put adev in the 1st position.
	 */
	INIT_LIST_HEAD(&device_list);
5216
	if (!amdgpu_sriov_vf(adev) && (adev->gmc.xgmi.num_physical_nodes > 1)) {
5217
		list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head) {
5218
			list_add_tail(&tmp_adev->reset_list, &device_list);
5219 5220 5221
			if (gpu_reset_for_dev_remove && adev->shutdown)
				tmp_adev->shutdown = true;
		}
5222 5223 5224
		if (!list_is_first(&adev->reset_list, &device_list))
			list_rotate_to_front(&adev->reset_list, &device_list);
		device_list_handle = &device_list;
5225
	} else {
5226
		list_add_tail(&adev->reset_list, &device_list);
5227 5228 5229
		device_list_handle = &device_list;
	}

5230 5231 5232
	/* We need to lock reset domain only once both for XGMI and single device */
	tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
				    reset_list);
5233
	amdgpu_device_lock_reset_domain(tmp_adev->reset_domain);
5234

5235
	/* block all schedulers and reset given job's ring */
5236
	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5237

5238
		amdgpu_device_set_mp1_state(tmp_adev);
5239

5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250 5251 5252
		/*
		 * Try to put the audio codec into suspend state
		 * before gpu reset started.
		 *
		 * Due to the power domain of the graphics device
		 * is shared with AZ power domain. Without this,
		 * we may change the audio hardware from behind
		 * the audio driver's back. That will trigger
		 * some audio codec errors.
		 */
		if (!amdgpu_device_suspend_display_audio(tmp_adev))
			audio_suspended = true;

5253 5254
		amdgpu_ras_set_error_query_ready(tmp_adev, false);

5255 5256
		cancel_delayed_work_sync(&tmp_adev->delayed_init_work);

5257
		if (!amdgpu_sriov_vf(tmp_adev))
5258
			amdgpu_amdkfd_pre_reset(tmp_adev);
5259

5260 5261 5262 5263 5264 5265
		/*
		 * Mark these ASICs to be reseted as untracked first
		 * And add them back after reset completed
		 */
		amdgpu_unregister_gpu_instance(tmp_adev);

5266
		drm_fb_helper_set_suspend_unlocked(adev_to_drm(tmp_adev)->fb_helper, true);
5267

5268
		/* disable ras on ALL IPs */
5269
		if (!need_emergency_restart &&
5270
		      amdgpu_device_ip_need_full_reset(tmp_adev))
5271 5272
			amdgpu_ras_suspend(tmp_adev);

5273 5274 5275 5276 5277 5278
		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
			struct amdgpu_ring *ring = tmp_adev->rings[i];

			if (!ring || !ring->sched.thread)
				continue;

5279
			drm_sched_stop(&ring->sched, job ? &job->base : NULL);
5280

5281
			if (need_emergency_restart)
5282
				amdgpu_job_stop_all_jobs_on_sched(&ring->sched);
5283
		}
5284
		atomic_inc(&tmp_adev->gpu_reset_counter);
5285 5286
	}

5287
	if (need_emergency_restart)
5288 5289
		goto skip_sched_resume;

5290 5291 5292 5293 5294 5295
	/*
	 * Must check guilty signal here since after this point all old
	 * HW fences are force signaled.
	 *
	 * job->base holds a reference to parent fence
	 */
5296
	if (job && dma_fence_is_signaled(&job->hw_fence)) {
5297 5298 5299 5300 5301
		job_signaled = true;
		dev_info(adev->dev, "Guilty job already signaled, skipping HW reset");
		goto skip_hw_reset;
	}

5302
retry:	/* Rest of adevs pre asic reset from XGMI hive. */
5303
	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5304 5305 5306 5307
		if (gpu_reset_for_dev_remove) {
			/* Workaroud for ASICs need to disable SMC first */
			amdgpu_device_smu_fini_early(tmp_adev);
		}
5308
		r = amdgpu_device_pre_asic_reset(tmp_adev, reset_context);
5309 5310
		/*TODO Should we stop ?*/
		if (r) {
5311
			dev_err(tmp_adev->dev, "GPU pre asic reset failed with err, %d for drm dev, %s ",
5312
				  r, adev_to_drm(tmp_adev)->unique);
5313 5314
			tmp_adev->asic_reset_res = r;
		}
5315 5316 5317 5318 5319

		/*
		 * Drop all pending non scheduler resets. Scheduler resets
		 * were already dropped during drm_sched_stop
		 */
5320
		amdgpu_device_stop_pending_resets(tmp_adev);
5321 5322 5323
	}

	/* Actual ASIC resets if needed.*/
5324
	/* Host driver will handle XGMI hive reset for SRIOV */
5325 5326 5327 5328
	if (amdgpu_sriov_vf(adev)) {
		r = amdgpu_device_reset_sriov(adev, job ? false : true);
		if (r)
			adev->asic_reset_res = r;
S
Stanley.Yang 已提交
5329

5330 5331 5332
		/* Aldebaran and gfx_11_0_3 support ras in SRIOV, so need resume ras during reset */
		if (adev->ip_versions[GC_HWIP][0] == IP_VERSION(9, 4, 2) ||
		    adev->ip_versions[GC_HWIP][0] == IP_VERSION(11, 0, 3))
S
Stanley.Yang 已提交
5333
			amdgpu_ras_resume(adev);
5334
	} else {
5335
		r = amdgpu_do_asic_reset(device_list_handle, reset_context);
5336
		if (r && r == -EAGAIN)
5337
			goto retry;
5338 5339 5340

		if (!r && gpu_reset_for_dev_remove)
			goto recover_end;
5341 5342
	}

5343 5344
skip_hw_reset:

5345
	/* Post ASIC reset for all devs .*/
5346
	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5347

5348 5349 5350 5351 5352 5353
		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
			struct amdgpu_ring *ring = tmp_adev->rings[i];

			if (!ring || !ring->sched.thread)
				continue;

5354
			drm_sched_start(&ring->sched, true);
5355 5356
		}

5357
		if (adev->enable_mes && adev->ip_versions[GC_HWIP][0] != IP_VERSION(11, 0, 3))
5358 5359
			amdgpu_mes_self_test(tmp_adev);

5360
		if (!drm_drv_uses_atomic_modeset(adev_to_drm(tmp_adev)) && !job_signaled)
5361
			drm_helper_resume_force_mode(adev_to_drm(tmp_adev));
5362

5363 5364 5365
		if (tmp_adev->asic_reset_res)
			r = tmp_adev->asic_reset_res;

5366
		tmp_adev->asic_reset_res = 0;
5367 5368 5369

		if (r) {
			/* bad news, how to tell it to userspace ? */
5370
			dev_info(tmp_adev->dev, "GPU reset(%d) failed\n", atomic_read(&tmp_adev->gpu_reset_counter));
5371 5372
			amdgpu_vf_error_put(tmp_adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
		} else {
5373
			dev_info(tmp_adev->dev, "GPU reset(%d) succeeded!\n", atomic_read(&tmp_adev->gpu_reset_counter));
5374 5375
			if (amdgpu_acpi_smart_shift_update(adev_to_drm(tmp_adev), AMDGPU_SS_DEV_D0))
				DRM_WARN("smart shift update failed\n");
5376
		}
5377
	}
5378

5379
skip_sched_resume:
5380
	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5381
		/* unlock kfd: SRIOV would do it separately */
5382
		if (!need_emergency_restart && !amdgpu_sriov_vf(tmp_adev))
5383
			amdgpu_amdkfd_post_reset(tmp_adev);
5384 5385 5386 5387 5388 5389 5390

		/* kfd_post_reset will do nothing if kfd device is not initialized,
		 * need to bring up kfd here if it's not be initialized before
		 */
		if (!adev->kfd.init_complete)
			amdgpu_amdkfd_device_init(adev);

5391 5392
		if (audio_suspended)
			amdgpu_device_resume_display_audio(tmp_adev);
5393 5394

		amdgpu_device_unset_mp1_state(tmp_adev);
5395 5396

		amdgpu_ras_set_error_query_ready(tmp_adev, true);
5397 5398
	}

5399
recover_end:
5400 5401 5402 5403
	tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
					    reset_list);
	amdgpu_device_unlock_reset_domain(tmp_adev->reset_domain);

5404 5405
	if (hive) {
		mutex_unlock(&hive->hive_lock);
5406
		amdgpu_put_xgmi_hive(hive);
5407
	}
5408

5409
	if (r)
5410
		dev_info(adev->dev, "GPU reset end with ret = %d\n", r);
5411 5412

	atomic_set(&adev->reset_domain->reset_res, r);
A
Alex Deucher 已提交
5413 5414 5415
	return r;
}

5416 5417 5418 5419 5420 5421 5422 5423 5424
/**
 * amdgpu_device_get_pcie_info - fence pcie info about the PCIE slot
 *
 * @adev: amdgpu_device pointer
 *
 * Fetchs and stores in the driver the PCIE capabilities (gen speed
 * and lanes) of the slot the device is in. Handles APUs and
 * virtualized environments where PCIE config space may not be available.
 */
5425
static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev)
5426
{
5427
	struct pci_dev *pdev;
5428 5429
	enum pci_bus_speed speed_cap, platform_speed_cap;
	enum pcie_link_width platform_link_width;
5430

5431 5432
	if (amdgpu_pcie_gen_cap)
		adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
5433

5434 5435
	if (amdgpu_pcie_lane_cap)
		adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
5436

5437
	/* covers APUs as well */
5438
	if (pci_is_root_bus(adev->pdev->bus) && !amdgpu_passthrough(adev)) {
5439 5440 5441 5442
		if (adev->pm.pcie_gen_mask == 0)
			adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
		if (adev->pm.pcie_mlw_mask == 0)
			adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
5443
		return;
5444
	}
5445

5446 5447 5448
	if (adev->pm.pcie_gen_mask && adev->pm.pcie_mlw_mask)
		return;

5449 5450
	pcie_bandwidth_available(adev->pdev, NULL,
				 &platform_speed_cap, &platform_link_width);
5451

5452
	if (adev->pm.pcie_gen_mask == 0) {
5453 5454 5455 5456 5457
		/* asic caps */
		pdev = adev->pdev;
		speed_cap = pcie_get_speed_cap(pdev);
		if (speed_cap == PCI_SPEED_UNKNOWN) {
			adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5458 5459 5460
						  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
						  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
		} else {
5461 5462 5463 5464 5465 5466 5467
			if (speed_cap == PCIE_SPEED_32_0GT)
				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN5);
			else if (speed_cap == PCIE_SPEED_16_0GT)
5468 5469 5470 5471 5472 5473 5474 5475 5476 5477 5478 5479 5480 5481 5482
				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4);
			else if (speed_cap == PCIE_SPEED_8_0GT)
				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
			else if (speed_cap == PCIE_SPEED_5_0GT)
				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2);
			else
				adev->pm.pcie_gen_mask |= CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1;
		}
		/* platform caps */
5483
		if (platform_speed_cap == PCI_SPEED_UNKNOWN) {
5484 5485 5486
			adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
						   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
		} else {
5487 5488 5489 5490 5491 5492 5493
			if (platform_speed_cap == PCIE_SPEED_32_0GT)
				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN5);
			else if (platform_speed_cap == PCIE_SPEED_16_0GT)
5494 5495 5496 5497
				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4);
5498
			else if (platform_speed_cap == PCIE_SPEED_8_0GT)
5499 5500 5501
				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3);
5502
			else if (platform_speed_cap == PCIE_SPEED_5_0GT)
5503 5504 5505 5506 5507
				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
			else
				adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;

5508 5509 5510
		}
	}
	if (adev->pm.pcie_mlw_mask == 0) {
5511
		if (platform_link_width == PCIE_LNK_WIDTH_UNKNOWN) {
5512 5513
			adev->pm.pcie_mlw_mask |= AMDGPU_DEFAULT_PCIE_MLW_MASK;
		} else {
5514
			switch (platform_link_width) {
5515
			case PCIE_LNK_X32:
5516 5517 5518 5519 5520 5521 5522 5523
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
5524
			case PCIE_LNK_X16:
5525 5526 5527 5528 5529 5530 5531
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
5532
			case PCIE_LNK_X12:
5533 5534 5535 5536 5537 5538
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
5539
			case PCIE_LNK_X8:
5540 5541 5542 5543 5544
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
5545
			case PCIE_LNK_X4:
5546 5547 5548 5549
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
5550
			case PCIE_LNK_X2:
5551 5552 5553
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
5554
			case PCIE_LNK_X1:
5555 5556 5557 5558 5559
				adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
				break;
			default:
				break;
			}
5560 5561 5562
		}
	}
}
A
Alex Deucher 已提交
5563

5564 5565 5566 5567 5568 5569 5570 5571 5572 5573 5574 5575 5576 5577 5578 5579 5580 5581
/**
 * amdgpu_device_is_peer_accessible - Check peer access through PCIe BAR
 *
 * @adev: amdgpu_device pointer
 * @peer_adev: amdgpu_device pointer for peer device trying to access @adev
 *
 * Return true if @peer_adev can access (DMA) @adev through the PCIe
 * BAR, i.e. @adev is "large BAR" and the BAR matches the DMA mask of
 * @peer_adev.
 */
bool amdgpu_device_is_peer_accessible(struct amdgpu_device *adev,
				      struct amdgpu_device *peer_adev)
{
#ifdef CONFIG_HSA_AMD_P2P
	uint64_t address_mask = peer_adev->dev->dma_mask ?
		~*peer_adev->dev->dma_mask : ~((1ULL << 32) - 1);
	resource_size_t aper_limit =
		adev->gmc.aper_base + adev->gmc.aper_size - 1;
5582 5583 5584
	bool p2p_access =
		!adev->gmc.xgmi.connected_to_cpu &&
		!(pci_p2pdma_distance(adev->pdev, peer_adev->dev, false) < 0);
5585 5586 5587 5588 5589 5590 5591 5592 5593 5594

	return pcie_p2p && p2p_access && (adev->gmc.visible_vram_size &&
		adev->gmc.real_vram_size == adev->gmc.visible_vram_size &&
		!(adev->gmc.aper_base & address_mask ||
		  aper_limit & address_mask));
#else
	return false;
#endif
}

5595 5596
int amdgpu_device_baco_enter(struct drm_device *dev)
{
5597
	struct amdgpu_device *adev = drm_to_adev(dev);
5598
	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
5599

5600
	if (!amdgpu_device_supports_baco(dev))
5601 5602
		return -ENOTSUPP;

5603
	if (ras && adev->ras_enabled &&
5604
	    adev->nbio.funcs->enable_doorbell_interrupt)
5605 5606
		adev->nbio.funcs->enable_doorbell_interrupt(adev, false);

5607
	return amdgpu_dpm_baco_enter(adev);
5608 5609 5610 5611
}

int amdgpu_device_baco_exit(struct drm_device *dev)
{
5612
	struct amdgpu_device *adev = drm_to_adev(dev);
5613
	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
5614
	int ret = 0;
5615

5616
	if (!amdgpu_device_supports_baco(dev))
5617 5618
		return -ENOTSUPP;

5619 5620 5621
	ret = amdgpu_dpm_baco_exit(adev);
	if (ret)
		return ret;
5622

5623
	if (ras && adev->ras_enabled &&
5624
	    adev->nbio.funcs->enable_doorbell_interrupt)
5625 5626
		adev->nbio.funcs->enable_doorbell_interrupt(adev, true);

5627 5628 5629 5630
	if (amdgpu_passthrough(adev) &&
	    adev->nbio.funcs->clear_doorbell_interrupt)
		adev->nbio.funcs->clear_doorbell_interrupt(adev);

5631
	return 0;
5632
}
5633 5634 5635 5636 5637 5638 5639 5640 5641 5642 5643 5644 5645 5646

/**
 * amdgpu_pci_error_detected - Called when a PCI error is detected.
 * @pdev: PCI device struct
 * @state: PCI channel state
 *
 * Description: Called when a PCI error is detected.
 *
 * Return: PCI_ERS_RESULT_NEED_RESET or PCI_ERS_RESULT_DISCONNECT.
 */
pci_ers_result_t amdgpu_pci_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	struct amdgpu_device *adev = drm_to_adev(dev);
5647
	int i;
5648 5649 5650

	DRM_INFO("PCI error: detected callback, state(%d)!!\n", state);

5651 5652 5653 5654 5655
	if (adev->gmc.xgmi.num_physical_nodes > 1) {
		DRM_WARN("No support for XGMI hive yet...");
		return PCI_ERS_RESULT_DISCONNECT;
	}

5656 5657
	adev->pci_channel_state = state;

5658 5659 5660
	switch (state) {
	case pci_channel_io_normal:
		return PCI_ERS_RESULT_CAN_RECOVER;
5661
	/* Fatal error, prepare for slot reset */
5662 5663
	case pci_channel_io_frozen:
		/*
5664
		 * Locking adev->reset_domain->sem will prevent any external access
5665 5666
		 * to GPU during PCI error recovery
		 */
5667
		amdgpu_device_lock_reset_domain(adev->reset_domain);
5668
		amdgpu_device_set_mp1_state(adev);
5669 5670 5671 5672 5673 5674 5675 5676 5677 5678 5679 5680 5681

		/*
		 * Block any work scheduling as we do for regular GPU reset
		 * for the duration of the recovery
		 */
		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
			struct amdgpu_ring *ring = adev->rings[i];

			if (!ring || !ring->sched.thread)
				continue;

			drm_sched_stop(&ring->sched, NULL);
		}
5682
		atomic_inc(&adev->gpu_reset_counter);
5683 5684 5685 5686 5687 5688 5689 5690 5691 5692 5693 5694 5695 5696 5697 5698 5699 5700 5701 5702 5703 5704 5705 5706 5707 5708 5709 5710 5711 5712 5713 5714 5715 5716 5717 5718 5719 5720 5721 5722
		return PCI_ERS_RESULT_NEED_RESET;
	case pci_channel_io_perm_failure:
		/* Permanent error, prepare for device removal */
		return PCI_ERS_RESULT_DISCONNECT;
	}

	return PCI_ERS_RESULT_NEED_RESET;
}

/**
 * amdgpu_pci_mmio_enabled - Enable MMIO and dump debug registers
 * @pdev: pointer to PCI device
 */
pci_ers_result_t amdgpu_pci_mmio_enabled(struct pci_dev *pdev)
{

	DRM_INFO("PCI error: mmio enabled callback!!\n");

	/* TODO - dump whatever for debugging purposes */

	/* This called only if amdgpu_pci_error_detected returns
	 * PCI_ERS_RESULT_CAN_RECOVER. Read/write to the device still
	 * works, no need to reset slot.
	 */

	return PCI_ERS_RESULT_RECOVERED;
}

/**
 * amdgpu_pci_slot_reset - Called when PCI slot has been reset.
 * @pdev: PCI device struct
 *
 * Description: This routine is called by the pci error recovery
 * code after the PCI slot has been reset, just before we
 * should resume normal operations.
 */
pci_ers_result_t amdgpu_pci_slot_reset(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	struct amdgpu_device *adev = drm_to_adev(dev);
5723
	int r, i;
5724
	struct amdgpu_reset_context reset_context;
5725
	u32 memsize;
5726
	struct list_head device_list;
5727 5728 5729

	DRM_INFO("PCI error: slot reset callback!!\n");

5730 5731
	memset(&reset_context, 0, sizeof(reset_context));

5732
	INIT_LIST_HEAD(&device_list);
5733
	list_add_tail(&adev->reset_list, &device_list);
5734

5735 5736 5737
	/* wait for asic to come out of reset */
	msleep(500);

5738
	/* Restore PCI confspace */
5739
	amdgpu_device_load_pci_state(pdev);
5740

5741 5742 5743 5744 5745 5746 5747 5748 5749 5750 5751 5752 5753
	/* confirm  ASIC came out of reset */
	for (i = 0; i < adev->usec_timeout; i++) {
		memsize = amdgpu_asic_get_config_memsize(adev);

		if (memsize != 0xffffffff)
			break;
		udelay(1);
	}
	if (memsize == 0xffffffff) {
		r = -ETIME;
		goto out;
	}

5754 5755 5756 5757 5758
	reset_context.method = AMD_RESET_METHOD_NONE;
	reset_context.reset_req_dev = adev;
	set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
	set_bit(AMDGPU_SKIP_HW_RESET, &reset_context.flags);

5759
	adev->no_hw_access = true;
5760
	r = amdgpu_device_pre_asic_reset(adev, &reset_context);
5761
	adev->no_hw_access = false;
5762 5763 5764
	if (r)
		goto out;

5765
	r = amdgpu_do_asic_reset(&device_list, &reset_context);
5766 5767 5768

out:
	if (!r) {
5769 5770 5771
		if (amdgpu_device_cache_pci_state(adev->pdev))
			pci_restore_state(adev->pdev);

5772 5773 5774
		DRM_INFO("PCIe error recovery succeeded\n");
	} else {
		DRM_ERROR("PCIe error recovery failed, err:%d", r);
5775 5776
		amdgpu_device_unset_mp1_state(adev);
		amdgpu_device_unlock_reset_domain(adev->reset_domain);
5777 5778 5779 5780 5781 5782 5783 5784 5785 5786
	}

	return r ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
}

/**
 * amdgpu_pci_resume() - resume normal ops after PCI reset
 * @pdev: pointer to PCI device
 *
 * Called when the error recovery driver tells us that its
5787
 * OK to resume normal operation.
5788 5789 5790 5791 5792
 */
void amdgpu_pci_resume(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	struct amdgpu_device *adev = drm_to_adev(dev);
5793
	int i;
5794 5795 5796


	DRM_INFO("PCI error: resume callback!!\n");
5797

5798 5799 5800 5801
	/* Only continue execution for the case of pci_channel_io_frozen */
	if (adev->pci_channel_state != pci_channel_io_frozen)
		return;

5802 5803 5804 5805 5806 5807 5808 5809 5810
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		struct amdgpu_ring *ring = adev->rings[i];

		if (!ring || !ring->sched.thread)
			continue;

		drm_sched_start(&ring->sched, true);
	}

5811 5812
	amdgpu_device_unset_mp1_state(adev);
	amdgpu_device_unlock_reset_domain(adev->reset_domain);
5813
}
5814 5815 5816 5817 5818 5819 5820 5821 5822 5823 5824 5825 5826 5827 5828 5829 5830 5831 5832 5833 5834 5835 5836 5837 5838 5839 5840 5841 5842 5843 5844 5845 5846 5847 5848 5849 5850 5851 5852 5853 5854 5855 5856 5857 5858 5859

bool amdgpu_device_cache_pci_state(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	struct amdgpu_device *adev = drm_to_adev(dev);
	int r;

	r = pci_save_state(pdev);
	if (!r) {
		kfree(adev->pci_state);

		adev->pci_state = pci_store_saved_state(pdev);

		if (!adev->pci_state) {
			DRM_ERROR("Failed to store PCI saved state");
			return false;
		}
	} else {
		DRM_WARN("Failed to save PCI state, err:%d\n", r);
		return false;
	}

	return true;
}

bool amdgpu_device_load_pci_state(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	struct amdgpu_device *adev = drm_to_adev(dev);
	int r;

	if (!adev->pci_state)
		return false;

	r = pci_load_saved_state(pdev, adev->pci_state);

	if (!r) {
		pci_restore_state(pdev);
	} else {
		DRM_WARN("Failed to load PCI state, err:%d\n", r);
		return false;
	}

	return true;
}

5860 5861 5862 5863
void amdgpu_device_flush_hdp(struct amdgpu_device *adev,
		struct amdgpu_ring *ring)
{
#ifdef CONFIG_X86_64
5864
	if ((adev->flags & AMD_IS_APU) && !amdgpu_passthrough(adev))
5865 5866 5867 5868 5869 5870 5871 5872 5873 5874
		return;
#endif
	if (adev->gmc.xgmi.connected_to_cpu)
		return;

	if (ring && ring->funcs->emit_hdp_flush)
		amdgpu_ring_emit_hdp_flush(ring);
	else
		amdgpu_asic_flush_hdp(adev, ring);
}
5875

5876 5877 5878 5879
void amdgpu_device_invalidate_hdp(struct amdgpu_device *adev,
		struct amdgpu_ring *ring)
{
#ifdef CONFIG_X86_64
5880
	if ((adev->flags & AMD_IS_APU) && !amdgpu_passthrough(adev))
5881 5882 5883 5884
		return;
#endif
	if (adev->gmc.xgmi.connected_to_cpu)
		return;
5885

5886 5887
	amdgpu_asic_invalidate_hdp(adev, ring);
}
5888

5889 5890 5891
int amdgpu_in_reset(struct amdgpu_device *adev)
{
	return atomic_read(&adev->reset_domain->in_gpu_reset);
T
Thomas Zimmermann 已提交
5892 5893
}

5894 5895 5896 5897 5898 5899 5900 5901 5902 5903 5904 5905 5906 5907 5908 5909 5910 5911 5912 5913 5914 5915 5916
/**
 * amdgpu_device_halt() - bring hardware to some kind of halt state
 *
 * @adev: amdgpu_device pointer
 *
 * Bring hardware to some kind of halt state so that no one can touch it
 * any more. It will help to maintain error context when error occurred.
 * Compare to a simple hang, the system will keep stable at least for SSH
 * access. Then it should be trivial to inspect the hardware state and
 * see what's going on. Implemented as following:
 *
 * 1. drm_dev_unplug() makes device inaccessible to user space(IOCTLs, etc),
 *    clears all CPU mappings to device, disallows remappings through page faults
 * 2. amdgpu_irq_disable_all() disables all interrupts
 * 3. amdgpu_fence_driver_hw_fini() signals all HW fences
 * 4. set adev->no_hw_access to avoid potential crashes after setp 5
 * 5. amdgpu_device_unmap_mmio() clears all MMIO mappings
 * 6. pci_disable_device() and pci_wait_for_pending_transaction()
 *    flush any in flight DMA operations
 */
void amdgpu_device_halt(struct amdgpu_device *adev)
{
	struct pci_dev *pdev = adev->pdev;
5917
	struct drm_device *ddev = adev_to_drm(adev);
5918

5919
	amdgpu_xcp_dev_unplug(adev);
5920 5921 5922 5923 5924 5925 5926 5927 5928 5929 5930 5931 5932
	drm_dev_unplug(ddev);

	amdgpu_irq_disable_all(adev);

	amdgpu_fence_driver_hw_fini(adev);

	adev->no_hw_access = true;

	amdgpu_device_unmap_mmio(adev);

	pci_disable_device(pdev);
	pci_wait_for_pending_transaction(pdev);
}
5933 5934 5935 5936 5937 5938 5939 5940 5941 5942 5943 5944 5945 5946 5947 5948 5949 5950 5951 5952 5953 5954 5955 5956 5957 5958 5959 5960 5961 5962 5963 5964 5965

u32 amdgpu_device_pcie_port_rreg(struct amdgpu_device *adev,
				u32 reg)
{
	unsigned long flags, address, data;
	u32 r;

	address = adev->nbio.funcs->get_pcie_port_index_offset(adev);
	data = adev->nbio.funcs->get_pcie_port_data_offset(adev);

	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
	WREG32(address, reg * 4);
	(void)RREG32(address);
	r = RREG32(data);
	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
	return r;
}

void amdgpu_device_pcie_port_wreg(struct amdgpu_device *adev,
				u32 reg, u32 v)
{
	unsigned long flags, address, data;

	address = adev->nbio.funcs->get_pcie_port_index_offset(adev);
	data = adev->nbio.funcs->get_pcie_port_data_offset(adev);

	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
	WREG32(address, reg * 4);
	(void)RREG32(address);
	WREG32(data, v);
	(void)RREG32(data);
	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
}
5966 5967 5968 5969 5970 5971 5972 5973 5974 5975 5976 5977 5978 5979 5980 5981 5982 5983 5984 5985 5986 5987 5988 5989 5990 5991 5992 5993 5994 5995 5996 5997 5998

/**
 * amdgpu_device_switch_gang - switch to a new gang
 * @adev: amdgpu_device pointer
 * @gang: the gang to switch to
 *
 * Try to switch to a new gang.
 * Returns: NULL if we switched to the new gang or a reference to the current
 * gang leader.
 */
struct dma_fence *amdgpu_device_switch_gang(struct amdgpu_device *adev,
					    struct dma_fence *gang)
{
	struct dma_fence *old = NULL;

	do {
		dma_fence_put(old);
		rcu_read_lock();
		old = dma_fence_get_rcu_safe(&adev->gang_submit);
		rcu_read_unlock();

		if (old == gang)
			break;

		if (!dma_fence_is_signaled(old))
			return old;

	} while (cmpxchg((struct dma_fence __force **)&adev->gang_submit,
			 old, gang) != old);

	dma_fence_put(old);
	return NULL;
}
5999 6000 6001 6002 6003 6004 6005 6006 6007 6008 6009 6010 6011 6012 6013 6014 6015 6016 6017 6018 6019 6020 6021 6022 6023 6024 6025 6026 6027 6028 6029 6030 6031 6032 6033 6034 6035 6036 6037 6038 6039

bool amdgpu_device_has_display_hardware(struct amdgpu_device *adev)
{
	switch (adev->asic_type) {
#ifdef CONFIG_DRM_AMDGPU_SI
	case CHIP_HAINAN:
#endif
	case CHIP_TOPAZ:
		/* chips with no display hardware */
		return false;
#ifdef CONFIG_DRM_AMDGPU_SI
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_VERDE:
	case CHIP_OLAND:
#endif
#ifdef CONFIG_DRM_AMDGPU_CIK
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
#endif
	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_POLARIS10:
	case CHIP_POLARIS11:
	case CHIP_POLARIS12:
	case CHIP_VEGAM:
	case CHIP_CARRIZO:
	case CHIP_STONEY:
		/* chips with display hardware */
		return true;
	default:
		/* IP discovery */
		if (!adev->ip_versions[DCE_HWIP][0] ||
		    (adev->harvest_ip_mask & AMD_HARVEST_IP_DMU_MASK))
			return false;
		return true;
	}
}
6040 6041 6042 6043 6044 6045 6046 6047 6048 6049 6050 6051 6052 6053 6054 6055 6056 6057 6058 6059 6060 6061 6062 6063 6064 6065 6066 6067

uint32_t amdgpu_device_wait_on_rreg(struct amdgpu_device *adev,
		uint32_t inst, uint32_t reg_addr, char reg_name[],
		uint32_t expected_value, uint32_t mask)
{
	uint32_t ret = 0;
	uint32_t old_ = 0;
	uint32_t tmp_ = RREG32(reg_addr);
	uint32_t loop = adev->usec_timeout;

	while ((tmp_ & (mask)) != (expected_value)) {
		if (old_ != tmp_) {
			loop = adev->usec_timeout;
			old_ = tmp_;
		} else
			udelay(1);
		tmp_ = RREG32(reg_addr);
		loop--;
		if (!loop) {
			DRM_WARN("Register(%d) [%s] failed to reach value 0x%08x != 0x%08xn",
				  inst, reg_name, (uint32_t)expected_value,
				  (uint32_t)(tmp_ & (mask)));
			ret = -ETIMEDOUT;
			break;
		}
	}
	return ret;
}