trm290.c 10.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 *  Copyright (c) 1997-1998  Mark Lord
3
 *  Copyright (c) 2007       MontaVista Software, Inc. <source@mvista.com>
4
 *
L
Linus Torvalds 已提交
5 6 7
 *  May be copied or modified under the terms of the GNU General Public License
 *
 *  June 22, 2004 - get rid of check_region
8
 *                   - Jesper Juhl
L
Linus Torvalds 已提交
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157
 *
 */

/*
 * This module provides support for the bus-master IDE DMA function
 * of the Tekram TRM290 chip, used on a variety of PCI IDE add-on boards,
 * including a "Precision Instruments" board.  The TRM290 pre-dates
 * the sff-8038 standard (ide-dma.c) by a few months, and differs
 * significantly enough to warrant separate routines for some functions,
 * while re-using others from ide-dma.c.
 *
 * EXPERIMENTAL!  It works for me (a sample of one).
 *
 * Works reliably for me in DMA mode (READs only),
 * DMA WRITEs are disabled by default (see #define below);
 *
 * DMA is not enabled automatically for this chipset,
 * but can be turned on manually (with "hdparm -d1") at run time.
 *
 * I need volunteers with "spare" drives for further testing
 * and development, and maybe to help figure out the peculiarities.
 * Even knowing the registers (below), some things behave strangely.
 */

#define TRM290_NO_DMA_WRITES	/* DMA writes seem unreliable sometimes */

/*
 * TRM-290 PCI-IDE2 Bus Master Chip
 * ================================
 * The configuration registers are addressed in normal I/O port space
 * and are used as follows:
 *
 * trm290_base depends on jumper settings, and is probed for by ide-dma.c
 *
 * trm290_base+2 when WRITTEN: chiptest register (byte, write-only)
 *	bit7 must always be written as "1"
 *	bits6-2 undefined
 *	bit1 1=legacy_compatible_mode, 0=native_pci_mode
 *	bit0 1=test_mode, 0=normal(default)
 *
 * trm290_base+2 when READ: status register (byte, read-only)
 *	bits7-2 undefined
 *	bit1 channel0 busmaster interrupt status 0=none, 1=asserted
 *	bit0 channel0 interrupt status 0=none, 1=asserted
 *
 * trm290_base+3 Interrupt mask register
 *	bits7-5 undefined
 *	bit4 legacy_header: 1=present, 0=absent
 *	bit3 channel1 busmaster interrupt status 0=none, 1=asserted (read only)
 *	bit2 channel1 interrupt status 0=none, 1=asserted (read only)
 *	bit1 channel1 interrupt mask: 1=masked, 0=unmasked(default)
 *	bit0 channel0 interrupt mask: 1=masked, 0=unmasked(default)
 *
 * trm290_base+1 "CPR" Config Pointer Register (byte)
 *	bit7 1=autoincrement CPR bits 2-0 after each access of CDR
 *	bit6 1=min. 1 wait-state posted write cycle (default), 0=0 wait-state
 *	bit5 0=enabled master burst access (default), 1=disable  (write only)
 *	bit4 PCI DEVSEL# timing select: 1=medium(default), 0=fast
 *	bit3 0=primary IDE channel, 1=secondary IDE channel
 *	bits2-0 register index for accesses through CDR port
 *
 * trm290_base+0 "CDR" Config Data Register (word)
 *	two sets of seven config registers,
 *	selected by CPR bit 3 (channel) and CPR bits 2-0 (index 0 to 6),
 *	each index defined below:
 *
 * Index-0 Base address register for command block (word)
 *	defaults: 0x1f0 for primary, 0x170 for secondary
 *
 * Index-1 general config register (byte)
 *	bit7 1=DMA enable, 0=DMA disable
 *	bit6 1=activate IDE_RESET, 0=no action (default)
 *	bit5 1=enable IORDY, 0=disable IORDY (default)
 *	bit4 0=16-bit data port(default), 1=8-bit (XT) data port
 *	bit3 interrupt polarity: 1=active_low, 0=active_high(default)
 *	bit2 power-saving-mode(?): 1=enable, 0=disable(default) (write only)
 *	bit1 bus_master_mode(?): 1=enable, 0=disable(default)
 *	bit0 enable_io_ports: 1=enable(default), 0=disable
 *
 * Index-2 read-ahead counter preload bits 0-7 (byte, write only)
 *	bits7-0 bits7-0 of readahead count
 *
 * Index-3 read-ahead config register (byte, write only)
 *	bit7 1=enable_readahead, 0=disable_readahead(default)
 *	bit6 1=clear_FIFO, 0=no_action
 *	bit5 undefined
 *	bit4 mode4 timing control: 1=enable, 0=disable(default)
 *	bit3 undefined
 *	bit2 undefined
 *	bits1-0 bits9-8 of read-ahead count
 *
 * Index-4 base address register for control block (word)
 *	defaults: 0x3f6 for primary, 0x376 for secondary
 *
 * Index-5 data port timings (shared by both drives) (byte)
 *	standard PCI "clk" (clock) counts, default value = 0xf5
 *
 *	bits7-6 setup time:  00=1clk, 01=2clk, 10=3clk, 11=4clk
 *	bits5-3 hold time:	000=1clk, 001=2clk, 010=3clk,
 *				011=4clk, 100=5clk, 101=6clk,
 *				110=8clk, 111=12clk
 *	bits2-0 active time:	000=2clk, 001=3clk, 010=4clk,
 *				011=5clk, 100=6clk, 101=8clk,
 *				110=12clk, 111=16clk
 *
 * Index-6 command/control port timings (shared by both drives) (byte)
 *	same layout as Index-5, default value = 0xde
 *
 * Suggested CDR programming for PIO mode0 (600ns):
 *	0x01f0,0x21,0xff,0x80,0x03f6,0xf5,0xde	; primary
 *	0x0170,0x21,0xff,0x80,0x0376,0xf5,0xde	; secondary
 *
 * Suggested CDR programming for PIO mode3 (180ns):
 *	0x01f0,0x21,0xff,0x80,0x03f6,0x09,0xde	; primary
 *	0x0170,0x21,0xff,0x80,0x0376,0x09,0xde	; secondary
 *
 * Suggested CDR programming for PIO mode4 (120ns):
 *	0x01f0,0x21,0xff,0x80,0x03f6,0x00,0xde	; primary
 *	0x0170,0x21,0xff,0x80,0x0376,0x00,0xde	; secondary
 *
 */

#include <linux/types.h>
#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/ioport.h>
#include <linux/interrupt.h>
#include <linux/blkdev.h>
#include <linux/init.h>
#include <linux/hdreg.h>
#include <linux/pci.h>
#include <linux/ide.h>

#include <asm/io.h>

static void trm290_prepare_drive (ide_drive_t *drive, unsigned int use_dma)
{
	ide_hwif_t *hwif = HWIF(drive);
	u16 reg = 0;
	unsigned long flags;

	/* select PIO or DMA */
	reg = use_dma ? (0x21 | 0x82) : (0x21 & ~0x82);

	local_irq_save(flags);

	if (reg != hwif->select_data) {
		hwif->select_data = reg;
		/* set PIO/DMA */
158 159
		outb(0x51 | (hwif->channel << 3), hwif->config_data + 1);
		outw(reg & 0xff, hwif->config_data);
L
Linus Torvalds 已提交
160 161 162 163
	}

	/* enable IRQ if not probing */
	if (drive->present) {
164
		reg = inw(hwif->config_data + 3);
L
Linus Torvalds 已提交
165 166
		reg &= 0x13;
		reg &= ~(1 << hwif->channel);
167
		outw(reg, hwif->config_data + 3);
L
Linus Torvalds 已提交
168 169 170 171 172 173 174 175 176 177
	}

	local_irq_restore(flags);
}

static void trm290_selectproc (ide_drive_t *drive)
{
	trm290_prepare_drive(drive, drive->using_dma);
}

178
static void trm290_dma_exec_cmd(ide_drive_t *drive, u8 command)
L
Linus Torvalds 已提交
179
{
180
	ide_execute_command(drive, command, &ide_dma_intr, WAIT_CMD, NULL);
L
Linus Torvalds 已提交
181 182
}

183
static int trm290_dma_setup(ide_drive_t *drive)
L
Linus Torvalds 已提交
184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205
{
	ide_hwif_t *hwif = drive->hwif;
	struct request *rq = hwif->hwgroup->rq;
	unsigned int count, rw;

	if (rq_data_dir(rq)) {
#ifdef TRM290_NO_DMA_WRITES
		/* always use PIO for writes */
		trm290_prepare_drive(drive, 0);	/* select PIO xfer */
		return 1;
#endif
		rw = 1;
	} else
		rw = 2;

	if (!(count = ide_build_dmatable(drive, rq))) {
		/* try PIO instead of DMA */
		trm290_prepare_drive(drive, 0); /* select PIO xfer */
		return 1;
	}
	/* select DMA xfer */
	trm290_prepare_drive(drive, 1);
206
	outl(hwif->dmatable_dma | rw, hwif->dma_base);
L
Linus Torvalds 已提交
207 208
	drive->waiting_for_dma = 1;
	/* start DMA */
209
	outw(count * 2 - 1, hwif->dma_base + 2);
L
Linus Torvalds 已提交
210 211 212
	return 0;
}

213
static void trm290_dma_start(ide_drive_t *drive)
L
Linus Torvalds 已提交
214 215 216
{
}

217
static int trm290_dma_end(ide_drive_t *drive)
L
Linus Torvalds 已提交
218
{
219
	u16 status;
L
Linus Torvalds 已提交
220 221 222 223

	drive->waiting_for_dma = 0;
	/* purge DMA mappings */
	ide_destroy_dmatable(drive);
224 225
	status = inw(HWIF(drive)->dma_base + 2);
	return status != 0x00ff;
L
Linus Torvalds 已提交
226 227
}

228
static int trm290_dma_test_irq(ide_drive_t *drive)
L
Linus Torvalds 已提交
229
{
230
	u16 status;
L
Linus Torvalds 已提交
231

232 233
	status = inw(HWIF(drive)->dma_base + 2);
	return status == 0x00ff;
L
Linus Torvalds 已提交
234 235
}

236
static void trm290_dma_host_set(ide_drive_t *drive, int on)
237 238 239
{
}

L
Linus Torvalds 已提交
240 241
static void __devinit init_hwif_trm290(ide_hwif_t *hwif)
{
242
	struct pci_dev *dev	= to_pci_dev(hwif->dev);
243
	unsigned int  cfg_base	= pci_resource_start(dev, 4);
L
Linus Torvalds 已提交
244 245 246
	unsigned long flags;
	u8 reg = 0;

247 248 249 250 251 252 253 254 255 256
	if ((dev->class & 5) && cfg_base)
		printk(KERN_INFO "TRM290: chip");
	else {
		cfg_base = 0x3df0;
		printk(KERN_INFO "TRM290: using default");
	}
	printk(KERN_CONT " config base at 0x%04x\n", cfg_base);
	hwif->config_data = cfg_base;
	hwif->dma_base = (cfg_base + 4) ^ (hwif->channel ? 0x80 : 0);

257
	printk(KERN_INFO "    %s: BM-DMA at 0x%04lx-0x%04lx\n",
258 259
	       hwif->name, hwif->dma_base, hwif->dma_base + 3);

260
	if (ide_allocate_dma_engine(hwif))
261
		return;
L
Linus Torvalds 已提交
262 263 264

	local_irq_save(flags);
	/* put config reg into first byte of hwif->select_data */
265
	outb(0x51 | (hwif->channel << 3), hwif->config_data + 1);
L
Linus Torvalds 已提交
266 267
	/* select PIO as default */
	hwif->select_data = 0x21;
268
	outb(hwif->select_data, hwif->config_data);
L
Linus Torvalds 已提交
269
	/* get IRQ info */
270
	reg = inb(hwif->config_data + 3);
L
Linus Torvalds 已提交
271 272
	/* mask IRQs for both ports */
	reg = (reg & 0x10) | 0x03;
273
	outb(reg, hwif->config_data + 3);
L
Linus Torvalds 已提交
274 275
	local_irq_restore(flags);

276
	if (reg & 0x10)
L
Linus Torvalds 已提交
277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293
		/* legacy mode */
		hwif->irq = hwif->channel ? 15 : 14;
	else if (!hwif->irq && hwif->mate && hwif->mate->irq)
		/* sharing IRQ with mate */
		hwif->irq = hwif->mate->irq;

#if 1
	{
	/*
	 * My trm290-based card doesn't seem to work with all possible values
	 * for the control basereg, so this kludge ensures that we use only
	 * values that are known to work.  Ugh.		-ml
	 */
		u16 new, old, compat = hwif->channel ? 0x374 : 0x3f4;
		static u16 next_offset = 0;
		u8 old_mask;

294 295
		outb(0x54 | (hwif->channel << 3), hwif->config_data + 1);
		old = inw(hwif->config_data);
L
Linus Torvalds 已提交
296
		old &= ~1;
297
		old_mask = inb(old + 2);
L
Linus Torvalds 已提交
298 299 300 301
		if (old != compat && old_mask == 0xff) {
			/* leave lower 10 bits untouched */
			compat += (next_offset += 0x400);
			hwif->io_ports[IDE_CONTROL_OFFSET] = compat + 2;
302 303
			outw(compat | 1, hwif->config_data);
			new = inw(hwif->config_data);
L
Linus Torvalds 已提交
304 305 306 307 308 309 310 311
			printk(KERN_INFO "%s: control basereg workaround: "
				"old=0x%04x, new=0x%04x\n",
				hwif->name, old, new & ~1);
		}
	}
#endif
}

312 313 314 315
static const struct ide_port_ops trm290_port_ops = {
	.selectproc		= trm290_selectproc,
};

316 317 318 319 320 321 322
static struct ide_dma_ops trm290_dma_ops = {
	.dma_host_set		= trm290_dma_host_set,
	.dma_setup 		= trm290_dma_setup,
	.dma_exec_cmd		= trm290_dma_exec_cmd,
	.dma_start 		= trm290_dma_start,
	.dma_end		= trm290_dma_end,
	.dma_test_irq		= trm290_dma_test_irq,
323 324
	.dma_lost_irq		= ide_dma_lost_irq,
	.dma_timeout		= ide_dma_timeout,
325 326
};

327
static const struct ide_port_info trm290_chipset __devinitdata = {
L
Linus Torvalds 已提交
328 329
	.name		= "TRM290",
	.init_hwif	= init_hwif_trm290,
330
	.chipset	= ide_trm290,
331
	.port_ops	= &trm290_port_ops,
332
	.dma_ops	= &trm290_dma_ops,
333
	.host_flags	= IDE_HFLAG_NO_ATAPI_DMA |
334
#if 0 /* play it safe for now */
335
			  IDE_HFLAG_TRUST_BIOS_FOR_DMA |
336
#endif
337
			  IDE_HFLAG_NO_AUTODMA |
338
			  IDE_HFLAG_NO_LBA48,
L
Linus Torvalds 已提交
339 340 341 342 343 344 345
};

static int __devinit trm290_init_one(struct pci_dev *dev, const struct pci_device_id *id)
{
	return ide_setup_pci_device(dev, &trm290_chipset);
}

346 347
static const struct pci_device_id trm290_pci_tbl[] = {
	{ PCI_VDEVICE(TEKRAM, PCI_DEVICE_ID_TEKRAM_DC290), 0 },
L
Linus Torvalds 已提交
348 349 350 351 352 353 354 355 356 357
	{ 0, },
};
MODULE_DEVICE_TABLE(pci, trm290_pci_tbl);

static struct pci_driver driver = {
	.name		= "TRM290_IDE",
	.id_table	= trm290_pci_tbl,
	.probe		= trm290_init_one,
};

358
static int __init trm290_ide_init(void)
L
Linus Torvalds 已提交
359 360 361 362 363 364 365 366 367
{
	return ide_pci_register_driver(&driver);
}

module_init(trm290_ide_init);

MODULE_AUTHOR("Mark Lord");
MODULE_DESCRIPTION("PCI driver module for Tekram TRM290 IDE");
MODULE_LICENSE("GPL");