sec-irq.c 10.9 KB
Newer Older
S
Sangbeom Kim 已提交
1
/*
2
 * sec-irq.c
S
Sangbeom Kim 已提交
3
 *
4
 * Copyright (c) 2011-2014 Samsung Electronics Co., Ltd
S
Sangbeom Kim 已提交
5 6 7 8 9 10 11 12 13 14 15 16
 *              http://www.samsung.com
 *
 *  This program is free software; you can redistribute  it and/or modify it
 *  under  the terms of  the GNU General  Public License as published by the
 *  Free Software Foundation;  either version 2 of the  License, or (at your
 *  option) any later version.
 *
 */

#include <linux/device.h>
#include <linux/interrupt.h>
#include <linux/irq.h>
S
Sangbeom Kim 已提交
17 18
#include <linux/regmap.h>

S
Sangbeom Kim 已提交
19 20
#include <linux/mfd/samsung/core.h>
#include <linux/mfd/samsung/irq.h>
S
Sangbeom Kim 已提交
21
#include <linux/mfd/samsung/s2mps11.h>
22
#include <linux/mfd/samsung/s2mps14.h>
23
#include <linux/mfd/samsung/s2mpu02.h>
S
Sangbeom Kim 已提交
24 25
#include <linux/mfd/samsung/s5m8763.h>
#include <linux/mfd/samsung/s5m8767.h>
S
Sangbeom Kim 已提交
26

27
static const struct regmap_irq s2mps11_irqs[] = {
S
Sangbeom Kim 已提交
28
	[S2MPS11_IRQ_PWRONF] = {
29
		.reg_offset = 0,
S
Sangbeom Kim 已提交
30 31 32
		.mask = S2MPS11_IRQ_PWRONF_MASK,
	},
	[S2MPS11_IRQ_PWRONR] = {
33
		.reg_offset = 0,
S
Sangbeom Kim 已提交
34 35 36
		.mask = S2MPS11_IRQ_PWRONR_MASK,
	},
	[S2MPS11_IRQ_JIGONBF] = {
37
		.reg_offset = 0,
S
Sangbeom Kim 已提交
38 39 40
		.mask = S2MPS11_IRQ_JIGONBF_MASK,
	},
	[S2MPS11_IRQ_JIGONBR] = {
41
		.reg_offset = 0,
S
Sangbeom Kim 已提交
42 43 44
		.mask = S2MPS11_IRQ_JIGONBR_MASK,
	},
	[S2MPS11_IRQ_ACOKBF] = {
45
		.reg_offset = 0,
S
Sangbeom Kim 已提交
46 47 48
		.mask = S2MPS11_IRQ_ACOKBF_MASK,
	},
	[S2MPS11_IRQ_ACOKBR] = {
49
		.reg_offset = 0,
S
Sangbeom Kim 已提交
50 51 52
		.mask = S2MPS11_IRQ_ACOKBR_MASK,
	},
	[S2MPS11_IRQ_PWRON1S] = {
53
		.reg_offset = 0,
S
Sangbeom Kim 已提交
54 55 56
		.mask = S2MPS11_IRQ_PWRON1S_MASK,
	},
	[S2MPS11_IRQ_MRB] = {
57
		.reg_offset = 0,
S
Sangbeom Kim 已提交
58 59 60
		.mask = S2MPS11_IRQ_MRB_MASK,
	},
	[S2MPS11_IRQ_RTC60S] = {
61
		.reg_offset = 1,
S
Sangbeom Kim 已提交
62 63
		.mask = S2MPS11_IRQ_RTC60S_MASK,
	},
64
	[S2MPS11_IRQ_RTCA1] = {
65
		.reg_offset = 1,
66
		.mask = S2MPS11_IRQ_RTCA1_MASK,
S
Sangbeom Kim 已提交
67
	},
68 69 70 71
	[S2MPS11_IRQ_RTCA0] = {
		.reg_offset = 1,
		.mask = S2MPS11_IRQ_RTCA0_MASK,
	},
S
Sangbeom Kim 已提交
72
	[S2MPS11_IRQ_SMPL] = {
73
		.reg_offset = 1,
S
Sangbeom Kim 已提交
74 75 76
		.mask = S2MPS11_IRQ_SMPL_MASK,
	},
	[S2MPS11_IRQ_RTC1S] = {
77
		.reg_offset = 1,
S
Sangbeom Kim 已提交
78 79 80
		.mask = S2MPS11_IRQ_RTC1S_MASK,
	},
	[S2MPS11_IRQ_WTSR] = {
81
		.reg_offset = 1,
S
Sangbeom Kim 已提交
82 83 84
		.mask = S2MPS11_IRQ_WTSR_MASK,
	},
	[S2MPS11_IRQ_INT120C] = {
85
		.reg_offset = 2,
S
Sangbeom Kim 已提交
86 87 88
		.mask = S2MPS11_IRQ_INT120C_MASK,
	},
	[S2MPS11_IRQ_INT140C] = {
89
		.reg_offset = 2,
S
Sangbeom Kim 已提交
90 91
		.mask = S2MPS11_IRQ_INT140C_MASK,
	},
S
Sangbeom Kim 已提交
92 93
};

94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163
static const struct regmap_irq s2mps14_irqs[] = {
	[S2MPS14_IRQ_PWRONF] = {
		.reg_offset = 0,
		.mask = S2MPS11_IRQ_PWRONF_MASK,
	},
	[S2MPS14_IRQ_PWRONR] = {
		.reg_offset = 0,
		.mask = S2MPS11_IRQ_PWRONR_MASK,
	},
	[S2MPS14_IRQ_JIGONBF] = {
		.reg_offset = 0,
		.mask = S2MPS11_IRQ_JIGONBF_MASK,
	},
	[S2MPS14_IRQ_JIGONBR] = {
		.reg_offset = 0,
		.mask = S2MPS11_IRQ_JIGONBR_MASK,
	},
	[S2MPS14_IRQ_ACOKBF] = {
		.reg_offset = 0,
		.mask = S2MPS11_IRQ_ACOKBF_MASK,
	},
	[S2MPS14_IRQ_ACOKBR] = {
		.reg_offset = 0,
		.mask = S2MPS11_IRQ_ACOKBR_MASK,
	},
	[S2MPS14_IRQ_PWRON1S] = {
		.reg_offset = 0,
		.mask = S2MPS11_IRQ_PWRON1S_MASK,
	},
	[S2MPS14_IRQ_MRB] = {
		.reg_offset = 0,
		.mask = S2MPS11_IRQ_MRB_MASK,
	},
	[S2MPS14_IRQ_RTC60S] = {
		.reg_offset = 1,
		.mask = S2MPS11_IRQ_RTC60S_MASK,
	},
	[S2MPS14_IRQ_RTCA1] = {
		.reg_offset = 1,
		.mask = S2MPS11_IRQ_RTCA1_MASK,
	},
	[S2MPS14_IRQ_RTCA0] = {
		.reg_offset = 1,
		.mask = S2MPS11_IRQ_RTCA0_MASK,
	},
	[S2MPS14_IRQ_SMPL] = {
		.reg_offset = 1,
		.mask = S2MPS11_IRQ_SMPL_MASK,
	},
	[S2MPS14_IRQ_RTC1S] = {
		.reg_offset = 1,
		.mask = S2MPS11_IRQ_RTC1S_MASK,
	},
	[S2MPS14_IRQ_WTSR] = {
		.reg_offset = 1,
		.mask = S2MPS11_IRQ_WTSR_MASK,
	},
	[S2MPS14_IRQ_INT120C] = {
		.reg_offset = 2,
		.mask = S2MPS11_IRQ_INT120C_MASK,
	},
	[S2MPS14_IRQ_INT140C] = {
		.reg_offset = 2,
		.mask = S2MPS11_IRQ_INT140C_MASK,
	},
	[S2MPS14_IRQ_TSD] = {
		.reg_offset = 2,
		.mask = S2MPS14_IRQ_TSD_MASK,
	},
};
S
Sangbeom Kim 已提交
164

165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235
static const struct regmap_irq s2mpu02_irqs[] = {
	[S2MPU02_IRQ_PWRONF] = {
		.reg_offset = 0,
		.mask = S2MPS11_IRQ_PWRONF_MASK,
	},
	[S2MPU02_IRQ_PWRONR] = {
		.reg_offset = 0,
		.mask = S2MPS11_IRQ_PWRONR_MASK,
	},
	[S2MPU02_IRQ_JIGONBF] = {
		.reg_offset = 0,
		.mask = S2MPS11_IRQ_JIGONBF_MASK,
	},
	[S2MPU02_IRQ_JIGONBR] = {
		.reg_offset = 0,
		.mask = S2MPS11_IRQ_JIGONBR_MASK,
	},
	[S2MPU02_IRQ_ACOKBF] = {
		.reg_offset = 0,
		.mask = S2MPS11_IRQ_ACOKBF_MASK,
	},
	[S2MPU02_IRQ_ACOKBR] = {
		.reg_offset = 0,
		.mask = S2MPS11_IRQ_ACOKBR_MASK,
	},
	[S2MPU02_IRQ_PWRON1S] = {
		.reg_offset = 0,
		.mask = S2MPS11_IRQ_PWRON1S_MASK,
	},
	[S2MPU02_IRQ_MRB] = {
		.reg_offset = 0,
		.mask = S2MPS11_IRQ_MRB_MASK,
	},
	[S2MPU02_IRQ_RTC60S] = {
		.reg_offset = 1,
		.mask = S2MPS11_IRQ_RTC60S_MASK,
	},
	[S2MPU02_IRQ_RTCA1] = {
		.reg_offset = 1,
		.mask = S2MPS11_IRQ_RTCA1_MASK,
	},
	[S2MPU02_IRQ_RTCA0] = {
		.reg_offset = 1,
		.mask = S2MPS11_IRQ_RTCA0_MASK,
	},
	[S2MPU02_IRQ_SMPL] = {
		.reg_offset = 1,
		.mask = S2MPS11_IRQ_SMPL_MASK,
	},
	[S2MPU02_IRQ_RTC1S] = {
		.reg_offset = 1,
		.mask = S2MPS11_IRQ_RTC1S_MASK,
	},
	[S2MPU02_IRQ_WTSR] = {
		.reg_offset = 1,
		.mask = S2MPS11_IRQ_WTSR_MASK,
	},
	[S2MPU02_IRQ_INT120C] = {
		.reg_offset = 2,
		.mask = S2MPS11_IRQ_INT120C_MASK,
	},
	[S2MPU02_IRQ_INT140C] = {
		.reg_offset = 2,
		.mask = S2MPS11_IRQ_INT140C_MASK,
	},
	[S2MPU02_IRQ_TSD] = {
		.reg_offset = 2,
		.mask = S2MPS14_IRQ_TSD_MASK,
	},
};

236
static const struct regmap_irq s5m8767_irqs[] = {
S
Sangbeom Kim 已提交
237
	[S5M8767_IRQ_PWRR] = {
238
		.reg_offset = 0,
S
Sangbeom Kim 已提交
239 240 241
		.mask = S5M8767_IRQ_PWRR_MASK,
	},
	[S5M8767_IRQ_PWRF] = {
242
		.reg_offset = 0,
S
Sangbeom Kim 已提交
243 244 245
		.mask = S5M8767_IRQ_PWRF_MASK,
	},
	[S5M8767_IRQ_PWR1S] = {
246
		.reg_offset = 0,
S
Sangbeom Kim 已提交
247 248 249
		.mask = S5M8767_IRQ_PWR1S_MASK,
	},
	[S5M8767_IRQ_JIGR] = {
250
		.reg_offset = 0,
S
Sangbeom Kim 已提交
251 252 253
		.mask = S5M8767_IRQ_JIGR_MASK,
	},
	[S5M8767_IRQ_JIGF] = {
254
		.reg_offset = 0,
S
Sangbeom Kim 已提交
255 256 257
		.mask = S5M8767_IRQ_JIGF_MASK,
	},
	[S5M8767_IRQ_LOWBAT2] = {
258
		.reg_offset = 0,
S
Sangbeom Kim 已提交
259 260 261
		.mask = S5M8767_IRQ_LOWBAT2_MASK,
	},
	[S5M8767_IRQ_LOWBAT1] = {
262
		.reg_offset = 0,
S
Sangbeom Kim 已提交
263 264 265
		.mask = S5M8767_IRQ_LOWBAT1_MASK,
	},
	[S5M8767_IRQ_MRB] = {
266
		.reg_offset = 1,
S
Sangbeom Kim 已提交
267 268 269
		.mask = S5M8767_IRQ_MRB_MASK,
	},
	[S5M8767_IRQ_DVSOK2] = {
270
		.reg_offset = 1,
S
Sangbeom Kim 已提交
271 272 273
		.mask = S5M8767_IRQ_DVSOK2_MASK,
	},
	[S5M8767_IRQ_DVSOK3] = {
274
		.reg_offset = 1,
S
Sangbeom Kim 已提交
275 276 277
		.mask = S5M8767_IRQ_DVSOK3_MASK,
	},
	[S5M8767_IRQ_DVSOK4] = {
278
		.reg_offset = 1,
S
Sangbeom Kim 已提交
279 280 281
		.mask = S5M8767_IRQ_DVSOK4_MASK,
	},
	[S5M8767_IRQ_RTC60S] = {
282
		.reg_offset = 2,
S
Sangbeom Kim 已提交
283 284 285
		.mask = S5M8767_IRQ_RTC60S_MASK,
	},
	[S5M8767_IRQ_RTCA1] = {
286
		.reg_offset = 2,
S
Sangbeom Kim 已提交
287 288 289
		.mask = S5M8767_IRQ_RTCA1_MASK,
	},
	[S5M8767_IRQ_RTCA2] = {
290
		.reg_offset = 2,
S
Sangbeom Kim 已提交
291 292 293
		.mask = S5M8767_IRQ_RTCA2_MASK,
	},
	[S5M8767_IRQ_SMPL] = {
294
		.reg_offset = 2,
S
Sangbeom Kim 已提交
295 296 297
		.mask = S5M8767_IRQ_SMPL_MASK,
	},
	[S5M8767_IRQ_RTC1S] = {
298
		.reg_offset = 2,
S
Sangbeom Kim 已提交
299 300 301
		.mask = S5M8767_IRQ_RTC1S_MASK,
	},
	[S5M8767_IRQ_WTSR] = {
302
		.reg_offset = 2,
S
Sangbeom Kim 已提交
303 304 305 306
		.mask = S5M8767_IRQ_WTSR_MASK,
	},
};

307
static const struct regmap_irq s5m8763_irqs[] = {
S
Sangbeom Kim 已提交
308
	[S5M8763_IRQ_DCINF] = {
309
		.reg_offset = 0,
S
Sangbeom Kim 已提交
310 311 312
		.mask = S5M8763_IRQ_DCINF_MASK,
	},
	[S5M8763_IRQ_DCINR] = {
313
		.reg_offset = 0,
S
Sangbeom Kim 已提交
314 315 316
		.mask = S5M8763_IRQ_DCINR_MASK,
	},
	[S5M8763_IRQ_JIGF] = {
317
		.reg_offset = 0,
S
Sangbeom Kim 已提交
318 319 320
		.mask = S5M8763_IRQ_JIGF_MASK,
	},
	[S5M8763_IRQ_JIGR] = {
321
		.reg_offset = 0,
S
Sangbeom Kim 已提交
322 323 324
		.mask = S5M8763_IRQ_JIGR_MASK,
	},
	[S5M8763_IRQ_PWRONF] = {
325
		.reg_offset = 0,
S
Sangbeom Kim 已提交
326 327 328
		.mask = S5M8763_IRQ_PWRONF_MASK,
	},
	[S5M8763_IRQ_PWRONR] = {
329
		.reg_offset = 0,
S
Sangbeom Kim 已提交
330 331 332
		.mask = S5M8763_IRQ_PWRONR_MASK,
	},
	[S5M8763_IRQ_WTSREVNT] = {
333
		.reg_offset = 1,
S
Sangbeom Kim 已提交
334 335 336
		.mask = S5M8763_IRQ_WTSREVNT_MASK,
	},
	[S5M8763_IRQ_SMPLEVNT] = {
337
		.reg_offset = 1,
S
Sangbeom Kim 已提交
338 339 340
		.mask = S5M8763_IRQ_SMPLEVNT_MASK,
	},
	[S5M8763_IRQ_ALARM1] = {
341
		.reg_offset = 1,
S
Sangbeom Kim 已提交
342 343 344
		.mask = S5M8763_IRQ_ALARM1_MASK,
	},
	[S5M8763_IRQ_ALARM0] = {
345
		.reg_offset = 1,
S
Sangbeom Kim 已提交
346 347 348
		.mask = S5M8763_IRQ_ALARM0_MASK,
	},
	[S5M8763_IRQ_ONKEY1S] = {
349
		.reg_offset = 2,
S
Sangbeom Kim 已提交
350 351 352
		.mask = S5M8763_IRQ_ONKEY1S_MASK,
	},
	[S5M8763_IRQ_TOPOFFR] = {
353
		.reg_offset = 2,
S
Sangbeom Kim 已提交
354 355 356
		.mask = S5M8763_IRQ_TOPOFFR_MASK,
	},
	[S5M8763_IRQ_DCINOVPR] = {
357
		.reg_offset = 2,
S
Sangbeom Kim 已提交
358 359 360
		.mask = S5M8763_IRQ_DCINOVPR_MASK,
	},
	[S5M8763_IRQ_CHGRSTF] = {
361
		.reg_offset = 2,
S
Sangbeom Kim 已提交
362 363 364
		.mask = S5M8763_IRQ_CHGRSTF_MASK,
	},
	[S5M8763_IRQ_DONER] = {
365
		.reg_offset = 2,
S
Sangbeom Kim 已提交
366 367 368
		.mask = S5M8763_IRQ_DONER_MASK,
	},
	[S5M8763_IRQ_CHGFAULT] = {
369
		.reg_offset = 2,
S
Sangbeom Kim 已提交
370 371 372
		.mask = S5M8763_IRQ_CHGFAULT_MASK,
	},
	[S5M8763_IRQ_LOBAT1] = {
373
		.reg_offset = 3,
S
Sangbeom Kim 已提交
374 375 376
		.mask = S5M8763_IRQ_LOBAT1_MASK,
	},
	[S5M8763_IRQ_LOBAT2] = {
377
		.reg_offset = 3,
S
Sangbeom Kim 已提交
378 379 380 381
		.mask = S5M8763_IRQ_LOBAT2_MASK,
	},
};

382
static const struct regmap_irq_chip s2mps11_irq_chip = {
S
Sangbeom Kim 已提交
383 384 385 386 387 388 389 390
	.name = "s2mps11",
	.irqs = s2mps11_irqs,
	.num_irqs = ARRAY_SIZE(s2mps11_irqs),
	.num_regs = 3,
	.status_base = S2MPS11_REG_INT1,
	.mask_base = S2MPS11_REG_INT1M,
	.ack_base = S2MPS11_REG_INT1,
};
S
Sangbeom Kim 已提交
391

392 393 394 395 396 397 398 399 400 401 402 403 404
#define S2MPS1X_IRQ_CHIP_COMMON_DATA		\
	.irqs = s2mps14_irqs,			\
	.num_irqs = ARRAY_SIZE(s2mps14_irqs),	\
	.num_regs = 3,				\
	.status_base = S2MPS14_REG_INT1,	\
	.mask_base = S2MPS14_REG_INT1M,		\
	.ack_base = S2MPS14_REG_INT1		\

static const struct regmap_irq_chip s2mps13_irq_chip = {
	.name = "s2mps13",
	S2MPS1X_IRQ_CHIP_COMMON_DATA,
};

405 406
static const struct regmap_irq_chip s2mps14_irq_chip = {
	.name = "s2mps14",
407
	S2MPS1X_IRQ_CHIP_COMMON_DATA,
408 409
};

410 411 412 413 414
static const struct regmap_irq_chip s2mps15_irq_chip = {
	.name = "s2mps15",
	S2MPS1X_IRQ_CHIP_COMMON_DATA,
};

415 416 417 418 419 420 421 422 423 424
static const struct regmap_irq_chip s2mpu02_irq_chip = {
	.name = "s2mpu02",
	.irqs = s2mpu02_irqs,
	.num_irqs = ARRAY_SIZE(s2mpu02_irqs),
	.num_regs = 3,
	.status_base = S2MPU02_REG_INT1,
	.mask_base = S2MPU02_REG_INT1M,
	.ack_base = S2MPU02_REG_INT1,
};

425
static const struct regmap_irq_chip s5m8767_irq_chip = {
S
Sangbeom Kim 已提交
426
	.name = "s5m8767",
S
Sangbeom Kim 已提交
427 428 429 430 431 432
	.irqs = s5m8767_irqs,
	.num_irqs = ARRAY_SIZE(s5m8767_irqs),
	.num_regs = 3,
	.status_base = S5M8767_REG_INT1,
	.mask_base = S5M8767_REG_INT1M,
	.ack_base = S5M8767_REG_INT1,
S
Sangbeom Kim 已提交
433 434
};

435
static const struct regmap_irq_chip s5m8763_irq_chip = {
S
Sangbeom Kim 已提交
436
	.name = "s5m8763",
S
Sangbeom Kim 已提交
437 438 439 440 441 442
	.irqs = s5m8763_irqs,
	.num_irqs = ARRAY_SIZE(s5m8763_irqs),
	.num_regs = 4,
	.status_base = S5M8763_REG_IRQ1,
	.mask_base = S5M8763_REG_IRQM1,
	.ack_base = S5M8763_REG_IRQ1,
S
Sangbeom Kim 已提交
443 444
};

445
int sec_irq_init(struct sec_pmic_dev *sec_pmic)
S
Sangbeom Kim 已提交
446 447
{
	int ret = 0;
448
	int type = sec_pmic->device_type;
449
	const struct regmap_irq_chip *sec_irq_chip;
S
Sangbeom Kim 已提交
450

451 452
	if (!sec_pmic->irq) {
		dev_warn(sec_pmic->dev,
S
Sangbeom Kim 已提交
453
			 "No interrupt specified, no interrupts\n");
454
		sec_pmic->irq_base = 0;
S
Sangbeom Kim 已提交
455 456 457 458 459
		return 0;
	}

	switch (type) {
	case S5M8763X:
460
		sec_irq_chip = &s5m8763_irq_chip;
S
Sangbeom Kim 已提交
461 462
		break;
	case S5M8767X:
463
		sec_irq_chip = &s5m8767_irq_chip;
S
Sangbeom Kim 已提交
464
		break;
S
Sangbeom Kim 已提交
465
	case S2MPS11X:
466
		sec_irq_chip = &s2mps11_irq_chip;
S
Sangbeom Kim 已提交
467
		break;
468 469 470
	case S2MPS13X:
		sec_irq_chip = &s2mps13_irq_chip;
		break;
471
	case S2MPS14X:
472 473
		sec_irq_chip = &s2mps14_irq_chip;
		break;
474 475 476
	case S2MPS15X:
		sec_irq_chip = &s2mps15_irq_chip;
		break;
477 478
	case S2MPU02:
		sec_irq_chip = &s2mpu02_irq_chip;
479
		break;
S
Sangbeom Kim 已提交
480
	default:
481
		dev_err(sec_pmic->dev, "Unknown device type %lu\n",
S
Sangbeom Kim 已提交
482 483
			sec_pmic->device_type);
		return -EINVAL;
S
Sangbeom Kim 已提交
484 485
	}

486 487 488 489
	ret = regmap_add_irq_chip(sec_pmic->regmap_pmic, sec_pmic->irq,
			  IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
			  sec_pmic->irq_base, sec_irq_chip,
			  &sec_pmic->irq_data);
S
Sangbeom Kim 已提交
490 491
	if (ret != 0) {
		dev_err(sec_pmic->dev, "Failed to register IRQ chip: %d\n", ret);
492 493
		return ret;
	}
S
Sangbeom Kim 已提交
494

495 496 497 498 499 500
	/*
	 * The rtc-s5m driver requests S2MPS14_IRQ_RTCA0 also for S2MPS11
	 * so the interrupt number must be consistent.
	 */
	BUILD_BUG_ON(((enum s2mps14_irq)S2MPS11_IRQ_RTCA0) != S2MPS14_IRQ_RTCA0);

S
Sangbeom Kim 已提交
501 502 503
	return 0;
}

504
void sec_irq_exit(struct sec_pmic_dev *sec_pmic)
S
Sangbeom Kim 已提交
505
{
S
Sangbeom Kim 已提交
506
	regmap_del_irq_chip(sec_pmic->irq, sec_pmic->irq_data);
S
Sangbeom Kim 已提交
507
}