mpc8572ds.dts 12.7 KB
Newer Older
1 2 3
/*
 * MPC8572 DS Device Tree Source
 *
4
 * Copyright 2007, 2008 Freescale Semiconductor Inc.
5 6 7 8 9 10 11
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 */

12
/dts-v1/;
13 14 15 16 17 18
/ {
	model = "fsl,MPC8572DS";
	compatible = "fsl,MPC8572DS";
	#address-cells = <1>;
	#size-cells = <1>;

19 20 21 22 23 24 25 26 27 28 29 30
	aliases {
		ethernet0 = &enet0;
		ethernet1 = &enet1;
		ethernet2 = &enet2;
		ethernet3 = &enet3;
		serial0 = &serial0;
		serial1 = &serial1;
		pci0 = &pci0;
		pci1 = &pci1;
		pci2 = &pci2;
	};

31 32 33 34 35 36
	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		PowerPC,8572@0 {
			device_type = "cpu";
37 38 39 40 41
			reg = <0x0>;
			d-cache-line-size = <32>;	// 32 bytes
			i-cache-line-size = <32>;	// 32 bytes
			d-cache-size = <0x8000>;		// L1, 32K
			i-cache-size = <0x8000>;		// L1, 32K
42
			timebase-frequency = <0>;
43 44 45 46 47 48
			bus-frequency = <0>;
			clock-frequency = <0>;
		};

		PowerPC,8572@1 {
			device_type = "cpu";
49 50 51 52 53
			reg = <0x1>;
			d-cache-line-size = <32>;	// 32 bytes
			i-cache-line-size = <32>;	// 32 bytes
			d-cache-size = <0x8000>;		// L1, 32K
			i-cache-size = <0x8000>;		// L1, 32K
54
			timebase-frequency = <0>;
55 56 57 58 59 60 61
			bus-frequency = <0>;
			clock-frequency = <0>;
		};
	};

	memory {
		device_type = "memory";
62
		reg = <0x0 0x0>;	// Filled by U-Boot
63 64 65 66 67 68
	};

	soc8572@ffe00000 {
		#address-cells = <1>;
		#size-cells = <1>;
		device_type = "soc";
69 70
		ranges = <0x0 0xffe00000 0x100000>;
		reg = <0xffe00000 0x1000>;	// CCSRBAR & soc regs, remove once parse code for immrbase fixed
71 72 73 74
		bus-frequency = <0>;		// Filled out by uboot.

		memory-controller@2000 {
			compatible = "fsl,mpc8572-memory-controller";
75
			reg = <0x2000 0x1000>;
76
			interrupt-parent = <&mpic>;
77
			interrupts = <18 2>;
78 79 80 81
		};

		memory-controller@6000 {
			compatible = "fsl,mpc8572-memory-controller";
82
			reg = <0x6000 0x1000>;
83
			interrupt-parent = <&mpic>;
84
			interrupts = <18 2>;
85 86 87 88
		};

		l2-cache-controller@20000 {
			compatible = "fsl,mpc8572-l2-cache-controller";
89 90 91
			reg = <0x20000 0x1000>;
			cache-line-size = <32>;	// 32 bytes
			cache-size = <0x80000>;	// L2, 512K
92
			interrupt-parent = <&mpic>;
93
			interrupts = <16 2>;
94 95 96
		};

		i2c@3000 {
97 98 99
			#address-cells = <1>;
			#size-cells = <0>;
			cell-index = <0>;
100
			compatible = "fsl-i2c";
101 102
			reg = <0x3000 0x100>;
			interrupts = <43 2>;
103 104 105 106 107
			interrupt-parent = <&mpic>;
			dfsrr;
		};

		i2c@3100 {
108 109 110
			#address-cells = <1>;
			#size-cells = <0>;
			cell-index = <1>;
111
			compatible = "fsl-i2c";
112 113
			reg = <0x3100 0x100>;
			interrupts = <43 2>;
114 115 116 117 118 119 120
			interrupt-parent = <&mpic>;
			dfsrr;
		};

		mdio@24520 {
			#address-cells = <1>;
			#size-cells = <0>;
121
			compatible = "fsl,gianfar-mdio";
122
			reg = <0x24520 0x20>;
123

124 125
			phy0: ethernet-phy@0 {
				interrupt-parent = <&mpic>;
126 127
				interrupts = <10 1>;
				reg = <0x0>;
128 129 130
			};
			phy1: ethernet-phy@1 {
				interrupt-parent = <&mpic>;
131 132
				interrupts = <10 1>;
				reg = <0x1>;
133 134 135
			};
			phy2: ethernet-phy@2 {
				interrupt-parent = <&mpic>;
136 137
				interrupts = <10 1>;
				reg = <0x2>;
138 139 140
			};
			phy3: ethernet-phy@3 {
				interrupt-parent = <&mpic>;
141 142
				interrupts = <10 1>;
				reg = <0x3>;
143 144 145
			};
		};

146 147
		enet0: ethernet@24000 {
			cell-index = <0>;
148 149 150
			device_type = "network";
			model = "eTSEC";
			compatible = "gianfar";
151
			reg = <0x24000 0x1000>;
152
			local-mac-address = [ 00 00 00 00 00 00 ];
153
			interrupts = <29 2 30 2 34 2>;
154 155 156 157 158
			interrupt-parent = <&mpic>;
			phy-handle = <&phy0>;
			phy-connection-type = "rgmii-id";
		};

159 160
		enet1: ethernet@25000 {
			cell-index = <1>;
161 162 163
			device_type = "network";
			model = "eTSEC";
			compatible = "gianfar";
164
			reg = <0x25000 0x1000>;
165
			local-mac-address = [ 00 00 00 00 00 00 ];
166
			interrupts = <35 2 36 2 40 2>;
167 168 169 170 171
			interrupt-parent = <&mpic>;
			phy-handle = <&phy1>;
			phy-connection-type = "rgmii-id";
		};

172 173
		enet2: ethernet@26000 {
			cell-index = <2>;
174 175 176
			device_type = "network";
			model = "eTSEC";
			compatible = "gianfar";
177
			reg = <0x26000 0x1000>;
178
			local-mac-address = [ 00 00 00 00 00 00 ];
179
			interrupts = <31 2 32 2 33 2>;
180 181 182 183 184
			interrupt-parent = <&mpic>;
			phy-handle = <&phy2>;
			phy-connection-type = "rgmii-id";
		};

185 186
		enet3: ethernet@27000 {
			cell-index = <3>;
187 188 189
			device_type = "network";
			model = "eTSEC";
			compatible = "gianfar";
190
			reg = <0x27000 0x1000>;
191
			local-mac-address = [ 00 00 00 00 00 00 ];
192
			interrupts = <37 2 38 2 39 2>;
193 194 195 196 197
			interrupt-parent = <&mpic>;
			phy-handle = <&phy3>;
			phy-connection-type = "rgmii-id";
		};

198 199
		serial0: serial@4500 {
			cell-index = <0>;
200 201
			device_type = "serial";
			compatible = "ns16550";
202
			reg = <0x4500 0x100>;
203
			clock-frequency = <0>;
204
			interrupts = <42 2>;
205 206 207
			interrupt-parent = <&mpic>;
		};

208 209
		serial1: serial@4600 {
			cell-index = <1>;
210 211
			device_type = "serial";
			compatible = "ns16550";
212
			reg = <0x4600 0x100>;
213
			clock-frequency = <0>;
214
			interrupts = <42 2>;
215 216 217 218 219
			interrupt-parent = <&mpic>;
		};

		global-utilities@e0000 {	//global utilities block
			compatible = "fsl,mpc8572-guts";
220
			reg = <0xe0000 0x1000>;
221 222 223
			fsl,has-rstcr;
		};

224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239
		msi@41600 {
			compatible = "fsl,mpc8572-msi", "fsl,mpic-msi";
			reg = <0x41600 0x80>;
			msi-available-ranges = <0 0x100>;
			interrupts = <
				0xe0 0
				0xe1 0
				0xe2 0
				0xe3 0
				0xe4 0
				0xe5 0
				0xe6 0
				0xe7 0>;
			interrupt-parent = <&mpic>;
		};

240 241 242 243
		mpic: pic@40000 {
			interrupt-controller;
			#address-cells = <0>;
			#interrupt-cells = <2>;
244
			reg = <0x40000 0x40000>;
245 246 247 248 249
			compatible = "chrp,open-pic";
			device_type = "open-pic";
		};
	};

250 251
	pci0: pcie@ffe08000 {
		cell-index = <0>;
252 253 254 255 256
		compatible = "fsl,mpc8548-pcie";
		device_type = "pci";
		#interrupt-cells = <1>;
		#size-cells = <2>;
		#address-cells = <3>;
257 258 259 260 261
		reg = <0xffe08000 0x1000>;
		bus-range = <0 255>;
		ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
			  0x1000000 0x0 0x0 0xffc00000 0x0 0x10000>;
		clock-frequency = <33333333>;
262
		interrupt-parent = <&mpic>;
263 264
		interrupts = <24 2>;
		interrupt-map-mask = <0xff00 0x0 0x0 0x7>;
265
		interrupt-map = <
266
			/* IDSEL 0x11 func 0 - PCI slot 1 */
267 268 269 270
			0x8800 0x0 0x0 0x1 &mpic 0x2 0x1
			0x8800 0x0 0x0 0x2 &mpic 0x3 0x1
			0x8800 0x0 0x0 0x3 &mpic 0x4 0x1
			0x8800 0x0 0x0 0x4 &mpic 0x1 0x1
271

272
			/* IDSEL 0x11 func 1 - PCI slot 1 */
273 274 275 276
			0x8900 0x0 0x0 0x1 &mpic 0x2 0x1
			0x8900 0x0 0x0 0x2 &mpic 0x3 0x1
			0x8900 0x0 0x0 0x3 &mpic 0x4 0x1
			0x8900 0x0 0x0 0x4 &mpic 0x1 0x1
277 278

			/* IDSEL 0x11 func 2 - PCI slot 1 */
279 280 281 282
			0x8a00 0x0 0x0 0x1 &mpic 0x2 0x1
			0x8a00 0x0 0x0 0x2 &mpic 0x3 0x1
			0x8a00 0x0 0x0 0x3 &mpic 0x4 0x1
			0x8a00 0x0 0x0 0x4 &mpic 0x1 0x1
283 284

			/* IDSEL 0x11 func 3 - PCI slot 1 */
285 286 287 288
			0x8b00 0x0 0x0 0x1 &mpic 0x2 0x1
			0x8b00 0x0 0x0 0x2 &mpic 0x3 0x1
			0x8b00 0x0 0x0 0x3 &mpic 0x4 0x1
			0x8b00 0x0 0x0 0x4 &mpic 0x1 0x1
289 290

			/* IDSEL 0x11 func 4 - PCI slot 1 */
291 292 293 294
			0x8c00 0x0 0x0 0x1 &mpic 0x2 0x1
			0x8c00 0x0 0x0 0x2 &mpic 0x3 0x1
			0x8c00 0x0 0x0 0x3 &mpic 0x4 0x1
			0x8c00 0x0 0x0 0x4 &mpic 0x1 0x1
295 296

			/* IDSEL 0x11 func 5 - PCI slot 1 */
297 298 299 300
			0x8d00 0x0 0x0 0x1 &mpic 0x2 0x1
			0x8d00 0x0 0x0 0x2 &mpic 0x3 0x1
			0x8d00 0x0 0x0 0x3 &mpic 0x4 0x1
			0x8d00 0x0 0x0 0x4 &mpic 0x1 0x1
301 302

			/* IDSEL 0x11 func 6 - PCI slot 1 */
303 304 305 306
			0x8e00 0x0 0x0 0x1 &mpic 0x2 0x1
			0x8e00 0x0 0x0 0x2 &mpic 0x3 0x1
			0x8e00 0x0 0x0 0x3 &mpic 0x4 0x1
			0x8e00 0x0 0x0 0x4 &mpic 0x1 0x1
307 308

			/* IDSEL 0x11 func 7 - PCI slot 1 */
309 310 311 312
			0x8f00 0x0 0x0 0x1 &mpic 0x2 0x1
			0x8f00 0x0 0x0 0x2 &mpic 0x3 0x1
			0x8f00 0x0 0x0 0x3 &mpic 0x4 0x1
			0x8f00 0x0 0x0 0x4 &mpic 0x1 0x1
313 314

			/* IDSEL 0x12 func 0 - PCI slot 2 */
315 316 317 318
			0x9000 0x0 0x0 0x1 &mpic 0x3 0x1
			0x9000 0x0 0x0 0x2 &mpic 0x4 0x1
			0x9000 0x0 0x0 0x3 &mpic 0x1 0x1
			0x9000 0x0 0x0 0x4 &mpic 0x2 0x1
319

320
			/* IDSEL 0x12 func 1 - PCI slot 2 */
321 322 323 324
			0x9100 0x0 0x0 0x1 &mpic 0x3 0x1
			0x9100 0x0 0x0 0x2 &mpic 0x4 0x1
			0x9100 0x0 0x0 0x3 &mpic 0x1 0x1
			0x9100 0x0 0x0 0x4 &mpic 0x2 0x1
325 326

			/* IDSEL 0x12 func 2 - PCI slot 2 */
327 328 329 330
			0x9200 0x0 0x0 0x1 &mpic 0x3 0x1
			0x9200 0x0 0x0 0x2 &mpic 0x4 0x1
			0x9200 0x0 0x0 0x3 &mpic 0x1 0x1
			0x9200 0x0 0x0 0x4 &mpic 0x2 0x1
331 332

			/* IDSEL 0x12 func 3 - PCI slot 2 */
333 334 335 336
			0x9300 0x0 0x0 0x1 &mpic 0x3 0x1
			0x9300 0x0 0x0 0x2 &mpic 0x4 0x1
			0x9300 0x0 0x0 0x3 &mpic 0x1 0x1
			0x9300 0x0 0x0 0x4 &mpic 0x2 0x1
337 338

			/* IDSEL 0x12 func 4 - PCI slot 2 */
339 340 341 342
			0x9400 0x0 0x0 0x1 &mpic 0x3 0x1
			0x9400 0x0 0x0 0x2 &mpic 0x4 0x1
			0x9400 0x0 0x0 0x3 &mpic 0x1 0x1
			0x9400 0x0 0x0 0x4 &mpic 0x2 0x1
343 344

			/* IDSEL 0x12 func 5 - PCI slot 2 */
345 346 347 348
			0x9500 0x0 0x0 0x1 &mpic 0x3 0x1
			0x9500 0x0 0x0 0x2 &mpic 0x4 0x1
			0x9500 0x0 0x0 0x3 &mpic 0x1 0x1
			0x9500 0x0 0x0 0x4 &mpic 0x2 0x1
349 350

			/* IDSEL 0x12 func 6 - PCI slot 2 */
351 352 353 354
			0x9600 0x0 0x0 0x1 &mpic 0x3 0x1
			0x9600 0x0 0x0 0x2 &mpic 0x4 0x1
			0x9600 0x0 0x0 0x3 &mpic 0x1 0x1
			0x9600 0x0 0x0 0x4 &mpic 0x2 0x1
355 356

			/* IDSEL 0x12 func 7 - PCI slot 2 */
357 358 359 360
			0x9700 0x0 0x0 0x1 &mpic 0x3 0x1
			0x9700 0x0 0x0 0x2 &mpic 0x4 0x1
			0x9700 0x0 0x0 0x3 &mpic 0x1 0x1
			0x9700 0x0 0x0 0x4 &mpic 0x2 0x1
361

362
			// IDSEL 0x1c  USB
363 364 365 366
			0xe000 0x0 0x0 0x1 &i8259 0xc 0x2
			0xe100 0x0 0x0 0x2 &i8259 0x9 0x2
			0xe200 0x0 0x0 0x3 &i8259 0xa 0x2
			0xe300 0x0 0x0 0x4 &i8259 0xb 0x2
367 368

			// IDSEL 0x1d  Audio
369
			0xe800 0x0 0x0 0x1 &i8259 0x6 0x2
370 371

			// IDSEL 0x1e Legacy
372 373
			0xf000 0x0 0x0 0x1 &i8259 0x7 0x2
			0xf100 0x0 0x0 0x1 &i8259 0x7 0x2
374 375

			// IDSEL 0x1f IDE/SATA
376 377
			0xf800 0x0 0x0 0x1 &i8259 0xe 0x2
			0xf900 0x0 0x0 0x1 &i8259 0x5 0x2
378 379 380 381

			>;

		pcie@0 {
382
			reg = <0x0 0x0 0x0 0x0 0x0>;
383 384 385
			#size-cells = <2>;
			#address-cells = <3>;
			device_type = "pci";
386 387 388
			ranges = <0x2000000 0x0 0x80000000
				  0x2000000 0x0 0x80000000
				  0x0 0x20000000
389

390 391 392
				  0x1000000 0x0 0x0
				  0x1000000 0x0 0x0
				  0x0 0x100000>;
393
			uli1575@0 {
394
				reg = <0x0 0x0 0x0 0x0 0x0>;
395 396
				#size-cells = <2>;
				#address-cells = <3>;
397 398 399
				ranges = <0x2000000 0x0 0x80000000
					  0x2000000 0x0 0x80000000
					  0x0 0x20000000
400

401 402 403
					  0x1000000 0x0 0x0
					  0x1000000 0x0 0x0
					  0x0 0x100000>;
404 405 406 407 408
				isa@1e {
					device_type = "isa";
					#interrupt-cells = <2>;
					#size-cells = <1>;
					#address-cells = <2>;
409 410 411
					reg = <0xf000 0x0 0x0 0x0 0x0>;
					ranges = <0x1 0x0 0x1000000 0x0 0x0
						  0x1000>;
412 413 414
					interrupt-parent = <&i8259>;

					i8259: interrupt-controller@20 {
415 416 417
						reg = <0x1 0x20 0x2
						       0x1 0xa0 0x2
						       0x1 0x4d0 0x2>;
418 419 420 421 422 423 424 425 426 427 428 429
						interrupt-controller;
						device_type = "interrupt-controller";
						#address-cells = <0>;
						#interrupt-cells = <2>;
						compatible = "chrp,iic";
						interrupts = <9 2>;
						interrupt-parent = <&mpic>;
					};

					i8042@60 {
						#size-cells = <0>;
						#address-cells = <1>;
430 431
						reg = <0x1 0x60 0x1 0x1 0x64 0x1>;
						interrupts = <1 3 12 3>;
432 433 434 435
						interrupt-parent =
							<&i8259>;

						keyboard@0 {
436
							reg = <0x0>;
437 438 439 440
							compatible = "pnpPNP,303";
						};

						mouse@1 {
441
							reg = <0x1>;
442 443 444 445 446 447
							compatible = "pnpPNP,f03";
						};
					};

					rtc@70 {
						compatible = "pnpPNP,b00";
448
						reg = <0x1 0x70 0x2>;
449 450 451
					};

					gpio@400 {
452
						reg = <0x1 0x400 0x80>;
453 454 455 456 457 458 459
					};
				};
			};
		};

	};

460 461
	pci1: pcie@ffe09000 {
		cell-index = <1>;
462 463 464 465 466
		compatible = "fsl,mpc8548-pcie";
		device_type = "pci";
		#interrupt-cells = <1>;
		#size-cells = <2>;
		#address-cells = <3>;
467 468 469 470 471
		reg = <0xffe09000 0x1000>;
		bus-range = <0 255>;
		ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x20000000
			  0x1000000 0x0 0x0 0xffc10000 0x0 0x10000>;
		clock-frequency = <33333333>;
472
		interrupt-parent = <&mpic>;
473 474
		interrupts = <26 2>;
		interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
475 476
		interrupt-map = <
			/* IDSEL 0x0 */
477 478 479 480
			0000 0x0 0x0 0x1 &mpic 0x4 0x1
			0000 0x0 0x0 0x2 &mpic 0x5 0x1
			0000 0x0 0x0 0x3 &mpic 0x6 0x1
			0000 0x0 0x0 0x4 &mpic 0x7 0x1
481 482
			>;
		pcie@0 {
483
			reg = <0x0 0x0 0x0 0x0 0x0>;
484 485 486
			#size-cells = <2>;
			#address-cells = <3>;
			device_type = "pci";
487 488 489
			ranges = <0x2000000 0x0 0xa0000000
				  0x2000000 0x0 0xa0000000
				  0x0 0x20000000
490

491 492 493
				  0x1000000 0x0 0x0
				  0x1000000 0x0 0x0
				  0x0 0x100000>;
494 495 496
		};
	};

497 498
	pci2: pcie@ffe0a000 {
		cell-index = <2>;
499 500 501 502 503
		compatible = "fsl,mpc8548-pcie";
		device_type = "pci";
		#interrupt-cells = <1>;
		#size-cells = <2>;
		#address-cells = <3>;
504 505 506 507 508
		reg = <0xffe0a000 0x1000>;
		bus-range = <0 255>;
		ranges = <0x2000000 0x0 0xc0000000 0xc0000000 0x0 0x20000000
			  0x1000000 0x0 0x0 0xffc20000 0x0 0x10000>;
		clock-frequency = <33333333>;
509
		interrupt-parent = <&mpic>;
510 511
		interrupts = <27 2>;
		interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
512 513
		interrupt-map = <
			/* IDSEL 0x0 */
514 515 516 517
			0000 0x0 0x0 0x1 &mpic 0x0 0x1
			0000 0x0 0x0 0x2 &mpic 0x1 0x1
			0000 0x0 0x0 0x3 &mpic 0x2 0x1
			0000 0x0 0x0 0x4 &mpic 0x3 0x1
518 519
			>;
		pcie@0 {
520
			reg = <0x0 0x0 0x0 0x0 0x0>;
521 522 523
			#size-cells = <2>;
			#address-cells = <3>;
			device_type = "pci";
524 525 526
			ranges = <0x2000000 0x0 0xc0000000
				  0x2000000 0x0 0xc0000000
				  0x0 0x20000000
527

528 529 530
				  0x1000000 0x0 0x0
				  0x1000000 0x0 0x0
				  0x0 0x100000>;
531 532 533
		};
	};
};