libata-sff.c 74.6 KB
Newer Older
1
/*
D
Dave Jones 已提交
2
 *  libata-sff.c - helper library for PCI IDE BMDMA
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37
 *
 *  Maintained by:  Jeff Garzik <jgarzik@pobox.com>
 *    		    Please ALWAYS copy linux-ide@vger.kernel.org
 *		    on emails.
 *
 *  Copyright 2003-2006 Red Hat, Inc.  All rights reserved.
 *  Copyright 2003-2006 Jeff Garzik
 *
 *
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 2, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *  GNU General Public License for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with this program; see the file COPYING.  If not, write to
 *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
 *
 *
 *  libata documentation is available via 'make {ps|pdf}docs',
 *  as Documentation/DocBook/libata.*
 *
 *  Hardware documentation available from http://www.t13.org/ and
 *  http://www.sata-io.org/
 *
 */

#include <linux/kernel.h>
#include <linux/pci.h>
#include <linux/libata.h>
T
Tejun Heo 已提交
38
#include <linux/highmem.h>
39 40 41

#include "libata.h"

T
Tejun Heo 已提交
42 43 44
const struct ata_port_operations ata_sff_port_ops = {
	.inherits		= &ata_base_port_ops,

T
Tejun Heo 已提交
45 46
	.qc_prep		= ata_sff_qc_prep,
	.qc_issue		= ata_sff_qc_issue,
47
	.qc_fill_rtf		= ata_sff_qc_fill_rtf,
T
Tejun Heo 已提交
48 49 50

	.freeze			= ata_sff_freeze,
	.thaw			= ata_sff_thaw,
51
	.prereset		= ata_sff_prereset,
T
Tejun Heo 已提交
52
	.softreset		= ata_sff_softreset,
53
	.hardreset		= sata_sff_hardreset,
54
	.postreset		= ata_sff_postreset,
T
Tejun Heo 已提交
55 56 57
	.error_handler		= ata_sff_error_handler,
	.post_internal_cmd	= ata_sff_post_internal_cmd,

T
Tejun Heo 已提交
58 59 60 61 62 63 64
	.sff_dev_select		= ata_sff_dev_select,
	.sff_check_status	= ata_sff_check_status,
	.sff_tf_load		= ata_sff_tf_load,
	.sff_tf_read		= ata_sff_tf_read,
	.sff_exec_command	= ata_sff_exec_command,
	.sff_data_xfer		= ata_sff_data_xfer,
	.sff_irq_on		= ata_sff_irq_on,
65
	.sff_irq_clear		= ata_sff_irq_clear,
T
Tejun Heo 已提交
66 67 68

	.port_start		= ata_sff_port_start,
};
69
EXPORT_SYMBOL_GPL(ata_sff_port_ops);
T
Tejun Heo 已提交
70 71 72 73

const struct ata_port_operations ata_bmdma_port_ops = {
	.inherits		= &ata_sff_port_ops,

T
Tejun Heo 已提交
74
	.mode_filter		= ata_bmdma_mode_filter,
T
Tejun Heo 已提交
75 76 77 78 79 80

	.bmdma_setup		= ata_bmdma_setup,
	.bmdma_start		= ata_bmdma_start,
	.bmdma_stop		= ata_bmdma_stop,
	.bmdma_status		= ata_bmdma_status,
};
81
EXPORT_SYMBOL_GPL(ata_bmdma_port_ops);
T
Tejun Heo 已提交
82

A
Alan Cox 已提交
83 84 85 86 87 88 89
const struct ata_port_operations ata_bmdma32_port_ops = {
	.inherits		= &ata_bmdma_port_ops,

	.sff_data_xfer		= ata_sff_data_xfer32,
};
EXPORT_SYMBOL_GPL(ata_bmdma32_port_ops);

T
Tejun Heo 已提交
90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177
/**
 *	ata_fill_sg - Fill PCI IDE PRD table
 *	@qc: Metadata associated with taskfile to be transferred
 *
 *	Fill PCI IDE PRD (scatter-gather) table with segments
 *	associated with the current disk command.
 *
 *	LOCKING:
 *	spin_lock_irqsave(host lock)
 *
 */
static void ata_fill_sg(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct scatterlist *sg;
	unsigned int si, pi;

	pi = 0;
	for_each_sg(qc->sg, sg, qc->n_elem, si) {
		u32 addr, offset;
		u32 sg_len, len;

		/* determine if physical DMA addr spans 64K boundary.
		 * Note h/w doesn't support 64-bit, so we unconditionally
		 * truncate dma_addr_t to u32.
		 */
		addr = (u32) sg_dma_address(sg);
		sg_len = sg_dma_len(sg);

		while (sg_len) {
			offset = addr & 0xffff;
			len = sg_len;
			if ((offset + sg_len) > 0x10000)
				len = 0x10000 - offset;

			ap->prd[pi].addr = cpu_to_le32(addr);
			ap->prd[pi].flags_len = cpu_to_le32(len & 0xffff);
			VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", pi, addr, len);

			pi++;
			sg_len -= len;
			addr += len;
		}
	}

	ap->prd[pi - 1].flags_len |= cpu_to_le32(ATA_PRD_EOT);
}

/**
 *	ata_fill_sg_dumb - Fill PCI IDE PRD table
 *	@qc: Metadata associated with taskfile to be transferred
 *
 *	Fill PCI IDE PRD (scatter-gather) table with segments
 *	associated with the current disk command. Perform the fill
 *	so that we avoid writing any length 64K records for
 *	controllers that don't follow the spec.
 *
 *	LOCKING:
 *	spin_lock_irqsave(host lock)
 *
 */
static void ata_fill_sg_dumb(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct scatterlist *sg;
	unsigned int si, pi;

	pi = 0;
	for_each_sg(qc->sg, sg, qc->n_elem, si) {
		u32 addr, offset;
		u32 sg_len, len, blen;

		/* determine if physical DMA addr spans 64K boundary.
		 * Note h/w doesn't support 64-bit, so we unconditionally
		 * truncate dma_addr_t to u32.
		 */
		addr = (u32) sg_dma_address(sg);
		sg_len = sg_dma_len(sg);

		while (sg_len) {
			offset = addr & 0xffff;
			len = sg_len;
			if ((offset + sg_len) > 0x10000)
				len = 0x10000 - offset;

			blen = len & 0xffff;
			ap->prd[pi].addr = cpu_to_le32(addr);
			if (blen == 0) {
178 179 180
				/* Some PATA chipsets like the CS5530 can't
				   cope with 0x0000 meaning 64K as the spec
				   says */
T
Tejun Heo 已提交
181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197
				ap->prd[pi].flags_len = cpu_to_le32(0x8000);
				blen = 0x8000;
				ap->prd[++pi].addr = cpu_to_le32(addr + 0x8000);
			}
			ap->prd[pi].flags_len = cpu_to_le32(blen);
			VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", pi, addr, len);

			pi++;
			sg_len -= len;
			addr += len;
		}
	}

	ap->prd[pi - 1].flags_len |= cpu_to_le32(ATA_PRD_EOT);
}

/**
T
Tejun Heo 已提交
198
 *	ata_sff_qc_prep - Prepare taskfile for submission
T
Tejun Heo 已提交
199 200 201 202 203 204 205
 *	@qc: Metadata associated with taskfile to be prepared
 *
 *	Prepare ATA taskfile for submission.
 *
 *	LOCKING:
 *	spin_lock_irqsave(host lock)
 */
T
Tejun Heo 已提交
206
void ata_sff_qc_prep(struct ata_queued_cmd *qc)
T
Tejun Heo 已提交
207 208 209 210 211 212
{
	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
		return;

	ata_fill_sg(qc);
}
213
EXPORT_SYMBOL_GPL(ata_sff_qc_prep);
T
Tejun Heo 已提交
214 215

/**
T
Tejun Heo 已提交
216
 *	ata_sff_dumb_qc_prep - Prepare taskfile for submission
T
Tejun Heo 已提交
217 218 219 220 221 222 223
 *	@qc: Metadata associated with taskfile to be prepared
 *
 *	Prepare ATA taskfile for submission.
 *
 *	LOCKING:
 *	spin_lock_irqsave(host lock)
 */
T
Tejun Heo 已提交
224
void ata_sff_dumb_qc_prep(struct ata_queued_cmd *qc)
T
Tejun Heo 已提交
225 226 227 228 229 230
{
	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
		return;

	ata_fill_sg_dumb(qc);
}
231
EXPORT_SYMBOL_GPL(ata_sff_dumb_qc_prep);
T
Tejun Heo 已提交
232

233
/**
T
Tejun Heo 已提交
234
 *	ata_sff_check_status - Read device status reg & clear interrupt
235 236 237 238 239 240 241 242 243
 *	@ap: port where the device is
 *
 *	Reads ATA taskfile status register for currently-selected device
 *	and return its value. This also clears pending interrupts
 *      from this device
 *
 *	LOCKING:
 *	Inherited from caller.
 */
T
Tejun Heo 已提交
244
u8 ata_sff_check_status(struct ata_port *ap)
245 246 247
{
	return ioread8(ap->ioaddr.status_addr);
}
248
EXPORT_SYMBOL_GPL(ata_sff_check_status);
249 250

/**
T
Tejun Heo 已提交
251
 *	ata_sff_altstatus - Read device alternate status reg
252 253 254 255 256 257 258 259 260 261 262
 *	@ap: port where the device is
 *
 *	Reads ATA taskfile alternate status register for
 *	currently-selected device and return its value.
 *
 *	Note: may NOT be used as the check_altstatus() entry in
 *	ata_port_operations.
 *
 *	LOCKING:
 *	Inherited from caller.
 */
263
static u8 ata_sff_altstatus(struct ata_port *ap)
T
Tejun Heo 已提交
264
{
T
Tejun Heo 已提交
265 266
	if (ap->ops->sff_check_altstatus)
		return ap->ops->sff_check_altstatus(ap);
T
Tejun Heo 已提交
267 268 269 270

	return ioread8(ap->ioaddr.altstatus_addr);
}

271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290
/**
 *	ata_sff_irq_status - Check if the device is busy
 *	@ap: port where the device is
 *
 *	Determine if the port is currently busy. Uses altstatus
 *	if available in order to avoid clearing shared IRQ status
 *	when finding an IRQ source. Non ctl capable devices don't
 *	share interrupt lines fortunately for us.
 *
 *	LOCKING:
 *	Inherited from caller.
 */
static u8 ata_sff_irq_status(struct ata_port *ap)
{
	u8 status;

	if (ap->ops->sff_check_altstatus || ap->ioaddr.altstatus_addr) {
		status = ata_sff_altstatus(ap);
		/* Not us: We are busy */
		if (status & ATA_BUSY)
291
			return status;
292 293
	}
	/* Clear INTRQ latch */
294
	status = ap->ops->sff_check_status(ap);
295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334
	return status;
}

/**
 *	ata_sff_sync - Flush writes
 *	@ap: Port to wait for.
 *
 *	CAUTION:
 *	If we have an mmio device with no ctl and no altstatus
 *	method this will fail. No such devices are known to exist.
 *
 *	LOCKING:
 *	Inherited from caller.
 */

static void ata_sff_sync(struct ata_port *ap)
{
	if (ap->ops->sff_check_altstatus)
		ap->ops->sff_check_altstatus(ap);
	else if (ap->ioaddr.altstatus_addr)
		ioread8(ap->ioaddr.altstatus_addr);
}

/**
 *	ata_sff_pause		-	Flush writes and wait 400nS
 *	@ap: Port to pause for.
 *
 *	CAUTION:
 *	If we have an mmio device with no ctl and no altstatus
 *	method this will fail. No such devices are known to exist.
 *
 *	LOCKING:
 *	Inherited from caller.
 */

void ata_sff_pause(struct ata_port *ap)
{
	ata_sff_sync(ap);
	ndelay(400);
}
335
EXPORT_SYMBOL_GPL(ata_sff_pause);
336 337 338 339 340 341 342 343

/**
 *	ata_sff_dma_pause	-	Pause before commencing DMA
 *	@ap: Port to pause for.
 *
 *	Perform I/O fencing and ensure sufficient cycle delays occur
 *	for the HDMA1:0 transition
 */
344

345 346 347 348 349 350 351 352 353 354 355 356 357
void ata_sff_dma_pause(struct ata_port *ap)
{
	if (ap->ops->sff_check_altstatus || ap->ioaddr.altstatus_addr) {
		/* An altstatus read will cause the needed delay without
		   messing up the IRQ status */
		ata_sff_altstatus(ap);
		return;
	}
	/* There are no DMA controllers without ctl. BUG here to ensure
	   we never violate the HDMA1:0 transition timing and risk
	   corruption. */
	BUG();
}
358
EXPORT_SYMBOL_GPL(ata_sff_dma_pause);
359

T
Tejun Heo 已提交
360
/**
T
Tejun Heo 已提交
361
 *	ata_sff_busy_sleep - sleep until BSY clears, or timeout
T
Tejun Heo 已提交
362
 *	@ap: port containing status register to be polled
363 364
 *	@tmout_pat: impatience timeout in msecs
 *	@tmout: overall timeout in msecs
T
Tejun Heo 已提交
365 366 367 368 369 370 371 372 373 374
 *
 *	Sleep until ATA Status register bit BSY clears,
 *	or a timeout occurs.
 *
 *	LOCKING:
 *	Kernel thread context (may sleep).
 *
 *	RETURNS:
 *	0 on success, -errno otherwise.
 */
T
Tejun Heo 已提交
375 376
int ata_sff_busy_sleep(struct ata_port *ap,
		       unsigned long tmout_pat, unsigned long tmout)
T
Tejun Heo 已提交
377 378 379 380
{
	unsigned long timer_start, timeout;
	u8 status;

T
Tejun Heo 已提交
381
	status = ata_sff_busy_wait(ap, ATA_BUSY, 300);
T
Tejun Heo 已提交
382
	timer_start = jiffies;
383
	timeout = ata_deadline(timer_start, tmout_pat);
T
Tejun Heo 已提交
384 385 386
	while (status != 0xff && (status & ATA_BUSY) &&
	       time_before(jiffies, timeout)) {
		msleep(50);
T
Tejun Heo 已提交
387
		status = ata_sff_busy_wait(ap, ATA_BUSY, 3);
T
Tejun Heo 已提交
388 389 390 391 392 393 394
	}

	if (status != 0xff && (status & ATA_BUSY))
		ata_port_printk(ap, KERN_WARNING,
				"port is slow to respond, please be patient "
				"(Status 0x%x)\n", status);

395
	timeout = ata_deadline(timer_start, tmout);
T
Tejun Heo 已提交
396 397 398
	while (status != 0xff && (status & ATA_BUSY) &&
	       time_before(jiffies, timeout)) {
		msleep(50);
T
Tejun Heo 已提交
399
		status = ap->ops->sff_check_status(ap);
T
Tejun Heo 已提交
400 401 402 403 404 405 406 407
	}

	if (status == 0xff)
		return -ENODEV;

	if (status & ATA_BUSY) {
		ata_port_printk(ap, KERN_ERR, "port failed to respond "
				"(%lu secs, Status 0x%x)\n",
408
				DIV_ROUND_UP(tmout, 1000), status);
T
Tejun Heo 已提交
409 410 411 412 413
		return -EBUSY;
	}

	return 0;
}
414
EXPORT_SYMBOL_GPL(ata_sff_busy_sleep);
T
Tejun Heo 已提交
415

416 417 418 419
static int ata_sff_check_ready(struct ata_link *link)
{
	u8 status = link->ap->ops->sff_check_status(link->ap);

420
	return ata_check_ready(status);
421 422
}

T
Tejun Heo 已提交
423
/**
T
Tejun Heo 已提交
424
 *	ata_sff_wait_ready - sleep until BSY clears, or timeout
425
 *	@link: SFF link to wait ready status for
T
Tejun Heo 已提交
426 427 428 429 430 431 432 433 434 435 436
 *	@deadline: deadline jiffies for the operation
 *
 *	Sleep until ATA Status register bit BSY clears, or timeout
 *	occurs.
 *
 *	LOCKING:
 *	Kernel thread context (may sleep).
 *
 *	RETURNS:
 *	0 on success, -errno otherwise.
 */
437
int ata_sff_wait_ready(struct ata_link *link, unsigned long deadline)
T
Tejun Heo 已提交
438
{
439
	return ata_wait_ready(link, deadline, ata_sff_check_ready);
T
Tejun Heo 已提交
440
}
441
EXPORT_SYMBOL_GPL(ata_sff_wait_ready);
T
Tejun Heo 已提交
442 443

/**
T
Tejun Heo 已提交
444
 *	ata_sff_dev_select - Select device 0/1 on ATA bus
T
Tejun Heo 已提交
445 446 447 448 449 450 451 452 453 454 455 456
 *	@ap: ATA channel to manipulate
 *	@device: ATA device (numbered from zero) to select
 *
 *	Use the method defined in the ATA specification to
 *	make either device 0, or device 1, active on the
 *	ATA channel.  Works with both PIO and MMIO.
 *
 *	May be used as the dev_select() entry in ata_port_operations.
 *
 *	LOCKING:
 *	caller.
 */
T
Tejun Heo 已提交
457
void ata_sff_dev_select(struct ata_port *ap, unsigned int device)
T
Tejun Heo 已提交
458 459 460 461 462 463 464 465 466
{
	u8 tmp;

	if (device == 0)
		tmp = ATA_DEVICE_OBS;
	else
		tmp = ATA_DEVICE_OBS | ATA_DEV1;

	iowrite8(tmp, ap->ioaddr.device_addr);
T
Tejun Heo 已提交
467
	ata_sff_pause(ap);	/* needed; also flushes, for mmio */
T
Tejun Heo 已提交
468
}
469
EXPORT_SYMBOL_GPL(ata_sff_dev_select);
T
Tejun Heo 已提交
470 471 472 473 474 475 476 477 478 479 480 481

/**
 *	ata_dev_select - Select device 0/1 on ATA bus
 *	@ap: ATA channel to manipulate
 *	@device: ATA device (numbered from zero) to select
 *	@wait: non-zero to wait for Status register BSY bit to clear
 *	@can_sleep: non-zero if context allows sleeping
 *
 *	Use the method defined in the ATA specification to
 *	make either device 0, or device 1, active on the
 *	ATA channel.
 *
T
Tejun Heo 已提交
482 483 484
 *	This is a high-level version of ata_sff_dev_select(), which
 *	additionally provides the services of inserting the proper
 *	pauses and status polling, where needed.
T
Tejun Heo 已提交
485 486 487 488 489 490 491 492 493 494 495 496 497 498
 *
 *	LOCKING:
 *	caller.
 */
void ata_dev_select(struct ata_port *ap, unsigned int device,
			   unsigned int wait, unsigned int can_sleep)
{
	if (ata_msg_probe(ap))
		ata_port_printk(ap, KERN_INFO, "ata_dev_select: ENTER, "
				"device %u, wait %u\n", device, wait);

	if (wait)
		ata_wait_idle(ap);

T
Tejun Heo 已提交
499
	ap->ops->sff_dev_select(ap, device);
T
Tejun Heo 已提交
500 501 502 503 504 505 506 507 508

	if (wait) {
		if (can_sleep && ap->link.device[device].class == ATA_DEV_ATAPI)
			msleep(150);
		ata_wait_idle(ap);
	}
}

/**
T
Tejun Heo 已提交
509
 *	ata_sff_irq_on - Enable interrupts on a port.
T
Tejun Heo 已提交
510 511 512 513 514 515 516 517
 *	@ap: Port on which interrupts are enabled.
 *
 *	Enable interrupts on a legacy IDE device using MMIO or PIO,
 *	wait for idle, clear any pending interrupts.
 *
 *	LOCKING:
 *	Inherited from caller.
 */
T
Tejun Heo 已提交
518
u8 ata_sff_irq_on(struct ata_port *ap)
T
Tejun Heo 已提交
519 520 521 522 523 524 525 526 527 528 529
{
	struct ata_ioports *ioaddr = &ap->ioaddr;
	u8 tmp;

	ap->ctl &= ~ATA_NIEN;
	ap->last_ctl = ap->ctl;

	if (ioaddr->ctl_addr)
		iowrite8(ap->ctl, ioaddr->ctl_addr);
	tmp = ata_wait_idle(ap);

T
Tejun Heo 已提交
530
	ap->ops->sff_irq_clear(ap);
T
Tejun Heo 已提交
531 532 533

	return tmp;
}
534
EXPORT_SYMBOL_GPL(ata_sff_irq_on);
T
Tejun Heo 已提交
535 536

/**
T
Tejun Heo 已提交
537
 *	ata_sff_irq_clear - Clear PCI IDE BMDMA interrupt.
T
Tejun Heo 已提交
538 539 540 541 542 543 544 545 546
 *	@ap: Port associated with this ATA transaction.
 *
 *	Clear interrupt and error flags in DMA status register.
 *
 *	May be used as the irq_clear() entry in ata_port_operations.
 *
 *	LOCKING:
 *	spin_lock_irqsave(host lock)
 */
T
Tejun Heo 已提交
547
void ata_sff_irq_clear(struct ata_port *ap)
T
Tejun Heo 已提交
548 549 550 551 552 553 554 555
{
	void __iomem *mmio = ap->ioaddr.bmdma_addr;

	if (!mmio)
		return;

	iowrite8(ioread8(mmio + ATA_DMA_STATUS), mmio + ATA_DMA_STATUS);
}
556
EXPORT_SYMBOL_GPL(ata_sff_irq_clear);
T
Tejun Heo 已提交
557 558

/**
T
Tejun Heo 已提交
559
 *	ata_sff_tf_load - send taskfile registers to host controller
T
Tejun Heo 已提交
560 561 562 563 564 565 566 567
 *	@ap: Port to which output is sent
 *	@tf: ATA taskfile register set
 *
 *	Outputs ATA taskfile to standard ATA host controller.
 *
 *	LOCKING:
 *	Inherited from caller.
 */
T
Tejun Heo 已提交
568
void ata_sff_tf_load(struct ata_port *ap, const struct ata_taskfile *tf)
T
Tejun Heo 已提交
569 570 571 572 573 574 575 576 577 578 579 580
{
	struct ata_ioports *ioaddr = &ap->ioaddr;
	unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;

	if (tf->ctl != ap->last_ctl) {
		if (ioaddr->ctl_addr)
			iowrite8(tf->ctl, ioaddr->ctl_addr);
		ap->last_ctl = tf->ctl;
		ata_wait_idle(ap);
	}

	if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
581
		WARN_ON_ONCE(!ioaddr->ctl_addr);
T
Tejun Heo 已提交
582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615
		iowrite8(tf->hob_feature, ioaddr->feature_addr);
		iowrite8(tf->hob_nsect, ioaddr->nsect_addr);
		iowrite8(tf->hob_lbal, ioaddr->lbal_addr);
		iowrite8(tf->hob_lbam, ioaddr->lbam_addr);
		iowrite8(tf->hob_lbah, ioaddr->lbah_addr);
		VPRINTK("hob: feat 0x%X nsect 0x%X, lba 0x%X 0x%X 0x%X\n",
			tf->hob_feature,
			tf->hob_nsect,
			tf->hob_lbal,
			tf->hob_lbam,
			tf->hob_lbah);
	}

	if (is_addr) {
		iowrite8(tf->feature, ioaddr->feature_addr);
		iowrite8(tf->nsect, ioaddr->nsect_addr);
		iowrite8(tf->lbal, ioaddr->lbal_addr);
		iowrite8(tf->lbam, ioaddr->lbam_addr);
		iowrite8(tf->lbah, ioaddr->lbah_addr);
		VPRINTK("feat 0x%X nsect 0x%X lba 0x%X 0x%X 0x%X\n",
			tf->feature,
			tf->nsect,
			tf->lbal,
			tf->lbam,
			tf->lbah);
	}

	if (tf->flags & ATA_TFLAG_DEVICE) {
		iowrite8(tf->device, ioaddr->device_addr);
		VPRINTK("device 0x%X\n", tf->device);
	}

	ata_wait_idle(ap);
}
616
EXPORT_SYMBOL_GPL(ata_sff_tf_load);
T
Tejun Heo 已提交
617 618

/**
T
Tejun Heo 已提交
619
 *	ata_sff_tf_read - input device's ATA taskfile shadow registers
T
Tejun Heo 已提交
620 621 622 623 624 625 626 627 628 629 630
 *	@ap: Port from which input is read
 *	@tf: ATA taskfile register set for storing input
 *
 *	Reads ATA taskfile registers for currently-selected device
 *	into @tf. Assumes the device has a fully SFF compliant task file
 *	layout and behaviour. If you device does not (eg has a different
 *	status method) then you will need to provide a replacement tf_read
 *
 *	LOCKING:
 *	Inherited from caller.
 */
T
Tejun Heo 已提交
631
void ata_sff_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
T
Tejun Heo 已提交
632 633 634
{
	struct ata_ioports *ioaddr = &ap->ioaddr;

T
Tejun Heo 已提交
635
	tf->command = ata_sff_check_status(ap);
T
Tejun Heo 已提交
636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653
	tf->feature = ioread8(ioaddr->error_addr);
	tf->nsect = ioread8(ioaddr->nsect_addr);
	tf->lbal = ioread8(ioaddr->lbal_addr);
	tf->lbam = ioread8(ioaddr->lbam_addr);
	tf->lbah = ioread8(ioaddr->lbah_addr);
	tf->device = ioread8(ioaddr->device_addr);

	if (tf->flags & ATA_TFLAG_LBA48) {
		if (likely(ioaddr->ctl_addr)) {
			iowrite8(tf->ctl | ATA_HOB, ioaddr->ctl_addr);
			tf->hob_feature = ioread8(ioaddr->error_addr);
			tf->hob_nsect = ioread8(ioaddr->nsect_addr);
			tf->hob_lbal = ioread8(ioaddr->lbal_addr);
			tf->hob_lbam = ioread8(ioaddr->lbam_addr);
			tf->hob_lbah = ioread8(ioaddr->lbah_addr);
			iowrite8(tf->ctl, ioaddr->ctl_addr);
			ap->last_ctl = tf->ctl;
		} else
654
			WARN_ON_ONCE(1);
T
Tejun Heo 已提交
655 656
	}
}
657
EXPORT_SYMBOL_GPL(ata_sff_tf_read);
T
Tejun Heo 已提交
658 659

/**
T
Tejun Heo 已提交
660
 *	ata_sff_exec_command - issue ATA command to host controller
T
Tejun Heo 已提交
661 662 663 664 665 666 667 668 669
 *	@ap: port to which command is being issued
 *	@tf: ATA taskfile register set
 *
 *	Issues ATA command, with proper synchronization with interrupt
 *	handler / other threads.
 *
 *	LOCKING:
 *	spin_lock_irqsave(host lock)
 */
T
Tejun Heo 已提交
670
void ata_sff_exec_command(struct ata_port *ap, const struct ata_taskfile *tf)
T
Tejun Heo 已提交
671 672 673 674
{
	DPRINTK("ata%u: cmd 0x%X\n", ap->print_id, tf->command);

	iowrite8(tf->command, ap->ioaddr.command_addr);
T
Tejun Heo 已提交
675
	ata_sff_pause(ap);
T
Tejun Heo 已提交
676
}
677
EXPORT_SYMBOL_GPL(ata_sff_exec_command);
T
Tejun Heo 已提交
678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693

/**
 *	ata_tf_to_host - issue ATA taskfile to host controller
 *	@ap: port to which command is being issued
 *	@tf: ATA taskfile register set
 *
 *	Issues ATA taskfile register set to ATA host controller,
 *	with proper synchronization with interrupt handler and
 *	other threads.
 *
 *	LOCKING:
 *	spin_lock_irqsave(host lock)
 */
static inline void ata_tf_to_host(struct ata_port *ap,
				  const struct ata_taskfile *tf)
{
T
Tejun Heo 已提交
694 695
	ap->ops->sff_tf_load(ap, tf);
	ap->ops->sff_exec_command(ap, tf);
T
Tejun Heo 已提交
696 697 698
}

/**
T
Tejun Heo 已提交
699
 *	ata_sff_data_xfer - Transfer data by PIO
T
Tejun Heo 已提交
700 701 702 703 704 705 706 707 708 709 710 711 712
 *	@dev: device to target
 *	@buf: data buffer
 *	@buflen: buffer length
 *	@rw: read/write
 *
 *	Transfer data from/to the device data register by PIO.
 *
 *	LOCKING:
 *	Inherited from caller.
 *
 *	RETURNS:
 *	Bytes consumed.
 */
T
Tejun Heo 已提交
713 714
unsigned int ata_sff_data_xfer(struct ata_device *dev, unsigned char *buf,
			       unsigned int buflen, int rw)
T
Tejun Heo 已提交
715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742
{
	struct ata_port *ap = dev->link->ap;
	void __iomem *data_addr = ap->ioaddr.data_addr;
	unsigned int words = buflen >> 1;

	/* Transfer multiple of 2 bytes */
	if (rw == READ)
		ioread16_rep(data_addr, buf, words);
	else
		iowrite16_rep(data_addr, buf, words);

	/* Transfer trailing 1 byte, if any. */
	if (unlikely(buflen & 0x01)) {
		__le16 align_buf[1] = { 0 };
		unsigned char *trailing_buf = buf + buflen - 1;

		if (rw == READ) {
			align_buf[0] = cpu_to_le16(ioread16(data_addr));
			memcpy(trailing_buf, align_buf, 1);
		} else {
			memcpy(align_buf, trailing_buf, 1);
			iowrite16(le16_to_cpu(align_buf[0]), data_addr);
		}
		words++;
	}

	return words << 1;
}
743
EXPORT_SYMBOL_GPL(ata_sff_data_xfer);
T
Tejun Heo 已提交
744

A
Alan Cox 已提交
745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775
/**
 *	ata_sff_data_xfer32 - Transfer data by PIO
 *	@dev: device to target
 *	@buf: data buffer
 *	@buflen: buffer length
 *	@rw: read/write
 *
 *	Transfer data from/to the device data register by PIO using 32bit
 *	I/O operations.
 *
 *	LOCKING:
 *	Inherited from caller.
 *
 *	RETURNS:
 *	Bytes consumed.
 */

unsigned int ata_sff_data_xfer32(struct ata_device *dev, unsigned char *buf,
			       unsigned int buflen, int rw)
{
	struct ata_port *ap = dev->link->ap;
	void __iomem *data_addr = ap->ioaddr.data_addr;
	unsigned int words = buflen >> 2;
	int slop = buflen & 3;

	/* Transfer multiple of 4 bytes */
	if (rw == READ)
		ioread32_rep(data_addr, buf, words);
	else
		iowrite32_rep(data_addr, buf, words);

776
	/* Transfer trailing bytes, if any */
A
Alan Cox 已提交
777
	if (unlikely(slop)) {
778 779 780 781 782 783 784 785 786
		unsigned char pad[4];

		/* Point buf to the tail of buffer */
		buf += buflen - slop;

		/*
		 * Use io*_rep() accessors here as well to avoid pointlessly
		 * swapping bytes to and fro on the big endian machines...
		 */
A
Alan Cox 已提交
787
		if (rw == READ) {
788 789 790 791 792
			if (slop < 3)
				ioread16_rep(data_addr, pad, 1);
			else
				ioread32_rep(data_addr, pad, 1);
			memcpy(buf, pad, slop);
A
Alan Cox 已提交
793
		} else {
794 795 796 797 798
			memcpy(pad, buf, slop);
			if (slop < 3)
				iowrite16_rep(data_addr, pad, 1);
			else
				iowrite32_rep(data_addr, pad, 1);
A
Alan Cox 已提交
799 800
		}
	}
801
	return (buflen + 1) & ~1;
A
Alan Cox 已提交
802 803 804
}
EXPORT_SYMBOL_GPL(ata_sff_data_xfer32);

T
Tejun Heo 已提交
805
/**
T
Tejun Heo 已提交
806
 *	ata_sff_data_xfer_noirq - Transfer data by PIO
T
Tejun Heo 已提交
807 808 809 810 811 812 813 814 815 816 817 818 819 820
 *	@dev: device to target
 *	@buf: data buffer
 *	@buflen: buffer length
 *	@rw: read/write
 *
 *	Transfer data from/to the device data register by PIO. Do the
 *	transfer with interrupts disabled.
 *
 *	LOCKING:
 *	Inherited from caller.
 *
 *	RETURNS:
 *	Bytes consumed.
 */
T
Tejun Heo 已提交
821 822
unsigned int ata_sff_data_xfer_noirq(struct ata_device *dev, unsigned char *buf,
				     unsigned int buflen, int rw)
T
Tejun Heo 已提交
823 824 825 826 827
{
	unsigned long flags;
	unsigned int consumed;

	local_irq_save(flags);
T
Tejun Heo 已提交
828
	consumed = ata_sff_data_xfer(dev, buf, buflen, rw);
T
Tejun Heo 已提交
829 830 831 832
	local_irq_restore(flags);

	return consumed;
}
833
EXPORT_SYMBOL_GPL(ata_sff_data_xfer_noirq);
T
Tejun Heo 已提交
834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871

/**
 *	ata_pio_sector - Transfer a sector of data.
 *	@qc: Command on going
 *
 *	Transfer qc->sect_size bytes of data from/to the ATA device.
 *
 *	LOCKING:
 *	Inherited from caller.
 */
static void ata_pio_sector(struct ata_queued_cmd *qc)
{
	int do_write = (qc->tf.flags & ATA_TFLAG_WRITE);
	struct ata_port *ap = qc->ap;
	struct page *page;
	unsigned int offset;
	unsigned char *buf;

	if (qc->curbytes == qc->nbytes - qc->sect_size)
		ap->hsm_task_state = HSM_ST_LAST;

	page = sg_page(qc->cursg);
	offset = qc->cursg->offset + qc->cursg_ofs;

	/* get the current page and offset */
	page = nth_page(page, (offset >> PAGE_SHIFT));
	offset %= PAGE_SIZE;

	DPRINTK("data %s\n", qc->tf.flags & ATA_TFLAG_WRITE ? "write" : "read");

	if (PageHighMem(page)) {
		unsigned long flags;

		/* FIXME: use a bounce buffer */
		local_irq_save(flags);
		buf = kmap_atomic(page, KM_IRQ0);

		/* do the actual data transfer */
T
Tejun Heo 已提交
872 873
		ap->ops->sff_data_xfer(qc->dev, buf + offset, qc->sect_size,
				       do_write);
T
Tejun Heo 已提交
874 875 876 877 878

		kunmap_atomic(buf, KM_IRQ0);
		local_irq_restore(flags);
	} else {
		buf = page_address(page);
T
Tejun Heo 已提交
879 880
		ap->ops->sff_data_xfer(qc->dev, buf + offset, qc->sect_size,
				       do_write);
T
Tejun Heo 已提交
881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907
	}

	qc->curbytes += qc->sect_size;
	qc->cursg_ofs += qc->sect_size;

	if (qc->cursg_ofs == qc->cursg->length) {
		qc->cursg = sg_next(qc->cursg);
		qc->cursg_ofs = 0;
	}
}

/**
 *	ata_pio_sectors - Transfer one or many sectors.
 *	@qc: Command on going
 *
 *	Transfer one or many sectors of data from/to the
 *	ATA device for the DRQ request.
 *
 *	LOCKING:
 *	Inherited from caller.
 */
static void ata_pio_sectors(struct ata_queued_cmd *qc)
{
	if (is_multi_taskfile(&qc->tf)) {
		/* READ/WRITE MULTIPLE */
		unsigned int nsect;

908
		WARN_ON_ONCE(qc->dev->multi_count == 0);
T
Tejun Heo 已提交
909 910 911 912 913 914 915 916

		nsect = min((qc->nbytes - qc->curbytes) / qc->sect_size,
			    qc->dev->multi_count);
		while (nsect--)
			ata_pio_sector(qc);
	} else
		ata_pio_sector(qc);

917
	ata_sff_sync(qc->ap); /* flush */
T
Tejun Heo 已提交
918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934
}

/**
 *	atapi_send_cdb - Write CDB bytes to hardware
 *	@ap: Port to which ATAPI device is attached.
 *	@qc: Taskfile currently active
 *
 *	When device has indicated its readiness to accept
 *	a CDB, this function is called.  Send the CDB.
 *
 *	LOCKING:
 *	caller.
 */
static void atapi_send_cdb(struct ata_port *ap, struct ata_queued_cmd *qc)
{
	/* send SCSI cdb */
	DPRINTK("send cdb\n");
935
	WARN_ON_ONCE(qc->dev->cdb_len < 12);
T
Tejun Heo 已提交
936

T
Tejun Heo 已提交
937
	ap->ops->sff_data_xfer(qc->dev, qc->cdb, qc->dev->cdb_len, 1);
938 939 940
	ata_sff_sync(ap);
	/* FIXME: If the CDB is for DMA do we need to do the transition delay
	   or is bmdma_start guaranteed to do it ? */
T
Tejun Heo 已提交
941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009
	switch (qc->tf.protocol) {
	case ATAPI_PROT_PIO:
		ap->hsm_task_state = HSM_ST;
		break;
	case ATAPI_PROT_NODATA:
		ap->hsm_task_state = HSM_ST_LAST;
		break;
	case ATAPI_PROT_DMA:
		ap->hsm_task_state = HSM_ST_LAST;
		/* initiate bmdma */
		ap->ops->bmdma_start(qc);
		break;
	}
}

/**
 *	__atapi_pio_bytes - Transfer data from/to the ATAPI device.
 *	@qc: Command on going
 *	@bytes: number of bytes
 *
 *	Transfer Transfer data from/to the ATAPI device.
 *
 *	LOCKING:
 *	Inherited from caller.
 *
 */
static int __atapi_pio_bytes(struct ata_queued_cmd *qc, unsigned int bytes)
{
	int rw = (qc->tf.flags & ATA_TFLAG_WRITE) ? WRITE : READ;
	struct ata_port *ap = qc->ap;
	struct ata_device *dev = qc->dev;
	struct ata_eh_info *ehi = &dev->link->eh_info;
	struct scatterlist *sg;
	struct page *page;
	unsigned char *buf;
	unsigned int offset, count, consumed;

next_sg:
	sg = qc->cursg;
	if (unlikely(!sg)) {
		ata_ehi_push_desc(ehi, "unexpected or too much trailing data "
				  "buf=%u cur=%u bytes=%u",
				  qc->nbytes, qc->curbytes, bytes);
		return -1;
	}

	page = sg_page(sg);
	offset = sg->offset + qc->cursg_ofs;

	/* get the current page and offset */
	page = nth_page(page, (offset >> PAGE_SHIFT));
	offset %= PAGE_SIZE;

	/* don't overrun current sg */
	count = min(sg->length - qc->cursg_ofs, bytes);

	/* don't cross page boundaries */
	count = min(count, (unsigned int)PAGE_SIZE - offset);

	DPRINTK("data %s\n", qc->tf.flags & ATA_TFLAG_WRITE ? "write" : "read");

	if (PageHighMem(page)) {
		unsigned long flags;

		/* FIXME: use bounce buffer */
		local_irq_save(flags);
		buf = kmap_atomic(page, KM_IRQ0);

		/* do the actual data transfer */
1010 1011
		consumed = ap->ops->sff_data_xfer(dev,  buf + offset,
								count, rw);
T
Tejun Heo 已提交
1012 1013 1014 1015 1016

		kunmap_atomic(buf, KM_IRQ0);
		local_irq_restore(flags);
	} else {
		buf = page_address(page);
1017 1018
		consumed = ap->ops->sff_data_xfer(dev,  buf + offset,
								count, rw);
T
Tejun Heo 已提交
1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029
	}

	bytes -= min(bytes, consumed);
	qc->curbytes += count;
	qc->cursg_ofs += count;

	if (qc->cursg_ofs == sg->length) {
		qc->cursg = sg_next(qc->cursg);
		qc->cursg_ofs = 0;
	}

1030 1031 1032 1033 1034 1035
	/*
	 * There used to be a  WARN_ON_ONCE(qc->cursg && count != consumed);
	 * Unfortunately __atapi_pio_bytes doesn't know enough to do the WARN
	 * check correctly as it doesn't know if it is the last request being
	 * made. Somebody should implement a proper sanity check.
	 */
T
Tejun Heo 已提交
1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
	if (bytes)
		goto next_sg;
	return 0;
}

/**
 *	atapi_pio_bytes - Transfer data from/to the ATAPI device.
 *	@qc: Command on going
 *
 *	Transfer Transfer data from/to the ATAPI device.
 *
 *	LOCKING:
 *	Inherited from caller.
 */
static void atapi_pio_bytes(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct ata_device *dev = qc->dev;
	struct ata_eh_info *ehi = &dev->link->eh_info;
	unsigned int ireason, bc_lo, bc_hi, bytes;
	int i_write, do_write = (qc->tf.flags & ATA_TFLAG_WRITE) ? 1 : 0;

	/* Abuse qc->result_tf for temp storage of intermediate TF
	 * here to save some kernel stack usage.
	 * For normal completion, qc->result_tf is not relevant. For
	 * error, qc->result_tf is later overwritten by ata_qc_complete().
	 * So, the correctness of qc->result_tf is not affected.
	 */
T
Tejun Heo 已提交
1064
	ap->ops->sff_tf_read(ap, &qc->result_tf);
T
Tejun Heo 已提交
1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085
	ireason = qc->result_tf.nsect;
	bc_lo = qc->result_tf.lbam;
	bc_hi = qc->result_tf.lbah;
	bytes = (bc_hi << 8) | bc_lo;

	/* shall be cleared to zero, indicating xfer of data */
	if (unlikely(ireason & (1 << 0)))
		goto atapi_check;

	/* make sure transfer direction matches expected */
	i_write = ((ireason & (1 << 1)) == 0) ? 1 : 0;
	if (unlikely(do_write != i_write))
		goto atapi_check;

	if (unlikely(!bytes))
		goto atapi_check;

	VPRINTK("ata%u: xfering %d bytes\n", ap->print_id, bytes);

	if (unlikely(__atapi_pio_bytes(qc, bytes)))
		goto err_out;
1086
	ata_sff_sync(ap); /* flush */
T
Tejun Heo 已提交
1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105

	return;

 atapi_check:
	ata_ehi_push_desc(ehi, "ATAPI check failed (ireason=0x%x bytes=%u)",
			  ireason, bytes);
 err_out:
	qc->err_mask |= AC_ERR_HSM;
	ap->hsm_task_state = HSM_ST_ERR;
}

/**
 *	ata_hsm_ok_in_wq - Check if the qc can be handled in the workqueue.
 *	@ap: the target ata_port
 *	@qc: qc on going
 *
 *	RETURNS:
 *	1 if ok in workqueue, 0 otherwise.
 */
1106 1107
static inline int ata_hsm_ok_in_wq(struct ata_port *ap,
						struct ata_queued_cmd *qc)
T
Tejun Heo 已提交
1108 1109 1110 1111 1112 1113
{
	if (qc->tf.flags & ATA_TFLAG_POLLING)
		return 1;

	if (ap->hsm_task_state == HSM_ST_FIRST) {
		if (qc->tf.protocol == ATA_PROT_PIO &&
1114
		   (qc->tf.flags & ATA_TFLAG_WRITE))
T
Tejun Heo 已提交
1115 1116 1117
		    return 1;

		if (ata_is_atapi(qc->tf.protocol) &&
1118
		   !(qc->dev->flags & ATA_DFLAG_CDB_INTR))
T
Tejun Heo 已提交
1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150
			return 1;
	}

	return 0;
}

/**
 *	ata_hsm_qc_complete - finish a qc running on standard HSM
 *	@qc: Command to complete
 *	@in_wq: 1 if called from workqueue, 0 otherwise
 *
 *	Finish @qc which is running on standard HSM.
 *
 *	LOCKING:
 *	If @in_wq is zero, spin_lock_irqsave(host lock).
 *	Otherwise, none on entry and grabs host lock.
 */
static void ata_hsm_qc_complete(struct ata_queued_cmd *qc, int in_wq)
{
	struct ata_port *ap = qc->ap;
	unsigned long flags;

	if (ap->ops->error_handler) {
		if (in_wq) {
			spin_lock_irqsave(ap->lock, flags);

			/* EH might have kicked in while host lock is
			 * released.
			 */
			qc = ata_qc_from_tag(ap, qc->tag);
			if (qc) {
				if (likely(!(qc->err_mask & AC_ERR_HSM))) {
T
Tejun Heo 已提交
1151
					ap->ops->sff_irq_on(ap);
T
Tejun Heo 已提交
1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166
					ata_qc_complete(qc);
				} else
					ata_port_freeze(ap);
			}

			spin_unlock_irqrestore(ap->lock, flags);
		} else {
			if (likely(!(qc->err_mask & AC_ERR_HSM)))
				ata_qc_complete(qc);
			else
				ata_port_freeze(ap);
		}
	} else {
		if (in_wq) {
			spin_lock_irqsave(ap->lock, flags);
T
Tejun Heo 已提交
1167
			ap->ops->sff_irq_on(ap);
T
Tejun Heo 已提交
1168 1169 1170 1171 1172 1173 1174 1175
			ata_qc_complete(qc);
			spin_unlock_irqrestore(ap->lock, flags);
		} else
			ata_qc_complete(qc);
	}
}

/**
T
Tejun Heo 已提交
1176
 *	ata_sff_hsm_move - move the HSM to the next state.
T
Tejun Heo 已提交
1177 1178 1179 1180 1181 1182 1183 1184
 *	@ap: the target ata_port
 *	@qc: qc on going
 *	@status: current device status
 *	@in_wq: 1 if called from workqueue, 0 otherwise
 *
 *	RETURNS:
 *	1 when poll next status needed, 0 otherwise.
 */
T
Tejun Heo 已提交
1185 1186
int ata_sff_hsm_move(struct ata_port *ap, struct ata_queued_cmd *qc,
		     u8 status, int in_wq)
T
Tejun Heo 已提交
1187
{
1188
	struct ata_eh_info *ehi = &ap->link.eh_info;
T
Tejun Heo 已提交
1189 1190 1191
	unsigned long flags = 0;
	int poll_next;

1192
	WARN_ON_ONCE((qc->flags & ATA_QCFLAG_ACTIVE) == 0);
T
Tejun Heo 已提交
1193

T
Tejun Heo 已提交
1194
	/* Make sure ata_sff_qc_issue() does not throw things
T
Tejun Heo 已提交
1195 1196 1197
	 * like DMA polling into the workqueue. Notice that
	 * in_wq is not equivalent to (qc->tf.flags & ATA_TFLAG_POLLING).
	 */
1198
	WARN_ON_ONCE(in_wq != ata_hsm_ok_in_wq(ap, qc));
T
Tejun Heo 已提交
1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219

fsm_start:
	DPRINTK("ata%u: protocol %d task_state %d (dev_stat 0x%X)\n",
		ap->print_id, qc->tf.protocol, ap->hsm_task_state, status);

	switch (ap->hsm_task_state) {
	case HSM_ST_FIRST:
		/* Send first data block or PACKET CDB */

		/* If polling, we will stay in the work queue after
		 * sending the data. Otherwise, interrupt handler
		 * takes over after sending the data.
		 */
		poll_next = (qc->tf.flags & ATA_TFLAG_POLLING);

		/* check device status */
		if (unlikely((status & ATA_DRQ) == 0)) {
			/* handle BSY=0, DRQ=0 as error */
			if (likely(status & (ATA_ERR | ATA_DF)))
				/* device stops HSM for abort/error */
				qc->err_mask |= AC_ERR_DEV;
1220
			else {
T
Tejun Heo 已提交
1221
				/* HSM violation. Let EH handle this */
1222 1223
				ata_ehi_push_desc(ehi,
					"ST_FIRST: !(DRQ|ERR|DF)");
T
Tejun Heo 已提交
1224
				qc->err_mask |= AC_ERR_HSM;
1225
			}
T
Tejun Heo 已提交
1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243

			ap->hsm_task_state = HSM_ST_ERR;
			goto fsm_start;
		}

		/* Device should not ask for data transfer (DRQ=1)
		 * when it finds something wrong.
		 * We ignore DRQ here and stop the HSM by
		 * changing hsm_task_state to HSM_ST_ERR and
		 * let the EH abort the command or reset the device.
		 */
		if (unlikely(status & (ATA_ERR | ATA_DF))) {
			/* Some ATAPI tape drives forget to clear the ERR bit
			 * when doing the next command (mostly request sense).
			 * We ignore ERR here to workaround and proceed sending
			 * the CDB.
			 */
			if (!(qc->dev->horkage & ATA_HORKAGE_STUCK_ERR)) {
1244 1245 1246
				ata_ehi_push_desc(ehi, "ST_FIRST: "
					"DRQ=1 with device error, "
					"dev_stat 0x%X", status);
T
Tejun Heo 已提交
1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302
				qc->err_mask |= AC_ERR_HSM;
				ap->hsm_task_state = HSM_ST_ERR;
				goto fsm_start;
			}
		}

		/* Send the CDB (atapi) or the first data block (ata pio out).
		 * During the state transition, interrupt handler shouldn't
		 * be invoked before the data transfer is complete and
		 * hsm_task_state is changed. Hence, the following locking.
		 */
		if (in_wq)
			spin_lock_irqsave(ap->lock, flags);

		if (qc->tf.protocol == ATA_PROT_PIO) {
			/* PIO data out protocol.
			 * send first data block.
			 */

			/* ata_pio_sectors() might change the state
			 * to HSM_ST_LAST. so, the state is changed here
			 * before ata_pio_sectors().
			 */
			ap->hsm_task_state = HSM_ST;
			ata_pio_sectors(qc);
		} else
			/* send CDB */
			atapi_send_cdb(ap, qc);

		if (in_wq)
			spin_unlock_irqrestore(ap->lock, flags);

		/* if polling, ata_pio_task() handles the rest.
		 * otherwise, interrupt handler takes over from here.
		 */
		break;

	case HSM_ST:
		/* complete command or read/write the data register */
		if (qc->tf.protocol == ATAPI_PROT_PIO) {
			/* ATAPI PIO protocol */
			if ((status & ATA_DRQ) == 0) {
				/* No more data to transfer or device error.
				 * Device error will be tagged in HSM_ST_LAST.
				 */
				ap->hsm_task_state = HSM_ST_LAST;
				goto fsm_start;
			}

			/* Device should not ask for data transfer (DRQ=1)
			 * when it finds something wrong.
			 * We ignore DRQ here and stop the HSM by
			 * changing hsm_task_state to HSM_ST_ERR and
			 * let the EH abort the command or reset the device.
			 */
			if (unlikely(status & (ATA_ERR | ATA_DF))) {
1303 1304 1305
				ata_ehi_push_desc(ehi, "ST-ATAPI: "
					"DRQ=1 with device error, "
					"dev_stat 0x%X", status);
T
Tejun Heo 已提交
1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320
				qc->err_mask |= AC_ERR_HSM;
				ap->hsm_task_state = HSM_ST_ERR;
				goto fsm_start;
			}

			atapi_pio_bytes(qc);

			if (unlikely(ap->hsm_task_state == HSM_ST_ERR))
				/* bad ireason reported by device */
				goto fsm_start;

		} else {
			/* ATA PIO protocol */
			if (unlikely((status & ATA_DRQ) == 0)) {
				/* handle BSY=0, DRQ=0 as error */
1321
				if (likely(status & (ATA_ERR | ATA_DF))) {
T
Tejun Heo 已提交
1322 1323
					/* device stops HSM for abort/error */
					qc->err_mask |= AC_ERR_DEV;
1324 1325 1326 1327 1328 1329 1330 1331 1332 1333

					/* If diagnostic failed and this is
					 * IDENTIFY, it's likely a phantom
					 * device.  Mark hint.
					 */
					if (qc->dev->horkage &
					    ATA_HORKAGE_DIAGNOSTIC)
						qc->err_mask |=
							AC_ERR_NODEV_HINT;
				} else {
T
Tejun Heo 已提交
1334 1335 1336 1337
					/* HSM violation. Let EH handle this.
					 * Phantom devices also trigger this
					 * condition.  Mark hint.
					 */
1338
					ata_ehi_push_desc(ehi, "ST-ATA: "
T
Tejun Heo 已提交
1339
						"DRQ=0 without device error, "
1340
						"dev_stat 0x%X", status);
T
Tejun Heo 已提交
1341 1342
					qc->err_mask |= AC_ERR_HSM |
							AC_ERR_NODEV_HINT;
1343
				}
T
Tejun Heo 已提交
1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367

				ap->hsm_task_state = HSM_ST_ERR;
				goto fsm_start;
			}

			/* For PIO reads, some devices may ask for
			 * data transfer (DRQ=1) alone with ERR=1.
			 * We respect DRQ here and transfer one
			 * block of junk data before changing the
			 * hsm_task_state to HSM_ST_ERR.
			 *
			 * For PIO writes, ERR=1 DRQ=1 doesn't make
			 * sense since the data block has been
			 * transferred to the device.
			 */
			if (unlikely(status & (ATA_ERR | ATA_DF))) {
				/* data might be corrputed */
				qc->err_mask |= AC_ERR_DEV;

				if (!(qc->tf.flags & ATA_TFLAG_WRITE)) {
					ata_pio_sectors(qc);
					status = ata_wait_idle(ap);
				}

1368 1369 1370 1371
				if (status & (ATA_BUSY | ATA_DRQ)) {
					ata_ehi_push_desc(ehi, "ST-ATA: "
						"BUSY|DRQ persists on ERR|DF, "
						"dev_stat 0x%X", status);
T
Tejun Heo 已提交
1372
					qc->err_mask |= AC_ERR_HSM;
1373
				}
T
Tejun Heo 已提交
1374

1375 1376 1377 1378 1379 1380 1381 1382 1383 1384
				/* There are oddball controllers with
				 * status register stuck at 0x7f and
				 * lbal/m/h at zero which makes it
				 * pass all other presence detection
				 * mechanisms we have.  Set NODEV_HINT
				 * for it.  Kernel bz#7241.
				 */
				if (status == 0x7f)
					qc->err_mask |= AC_ERR_NODEV_HINT;

T
Tejun Heo 已提交
1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416
				/* ata_pio_sectors() might change the
				 * state to HSM_ST_LAST. so, the state
				 * is changed after ata_pio_sectors().
				 */
				ap->hsm_task_state = HSM_ST_ERR;
				goto fsm_start;
			}

			ata_pio_sectors(qc);

			if (ap->hsm_task_state == HSM_ST_LAST &&
			    (!(qc->tf.flags & ATA_TFLAG_WRITE))) {
				/* all data read */
				status = ata_wait_idle(ap);
				goto fsm_start;
			}
		}

		poll_next = 1;
		break;

	case HSM_ST_LAST:
		if (unlikely(!ata_ok(status))) {
			qc->err_mask |= __ac_err_mask(status);
			ap->hsm_task_state = HSM_ST_ERR;
			goto fsm_start;
		}

		/* no more data to transfer */
		DPRINTK("ata%u: dev %u command complete, drv_stat 0x%x\n",
			ap->print_id, qc->dev->devno, status);

1417
		WARN_ON_ONCE(qc->err_mask & (AC_ERR_DEV | AC_ERR_HSM));
T
Tejun Heo 已提交
1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441

		ap->hsm_task_state = HSM_ST_IDLE;

		/* complete taskfile transaction */
		ata_hsm_qc_complete(qc, in_wq);

		poll_next = 0;
		break;

	case HSM_ST_ERR:
		ap->hsm_task_state = HSM_ST_IDLE;

		/* complete taskfile transaction */
		ata_hsm_qc_complete(qc, in_wq);

		poll_next = 0;
		break;
	default:
		poll_next = 0;
		BUG();
	}

	return poll_next;
}
1442
EXPORT_SYMBOL_GPL(ata_sff_hsm_move);
T
Tejun Heo 已提交
1443 1444 1445 1446 1447 1448 1449 1450 1451 1452

void ata_pio_task(struct work_struct *work)
{
	struct ata_port *ap =
		container_of(work, struct ata_port, port_task.work);
	struct ata_queued_cmd *qc = ap->port_task_data;
	u8 status;
	int poll_next;

fsm_start:
1453
	WARN_ON_ONCE(ap->hsm_task_state == HSM_ST_IDLE);
T
Tejun Heo 已提交
1454 1455 1456 1457 1458 1459 1460 1461

	/*
	 * This is purely heuristic.  This is a fast path.
	 * Sometimes when we enter, BSY will be cleared in
	 * a chk-status or two.  If not, the drive is probably seeking
	 * or something.  Snooze for a couple msecs, then
	 * chk-status again.  If still busy, queue delayed work.
	 */
T
Tejun Heo 已提交
1462
	status = ata_sff_busy_wait(ap, ATA_BUSY, 5);
T
Tejun Heo 已提交
1463 1464
	if (status & ATA_BUSY) {
		msleep(2);
T
Tejun Heo 已提交
1465
		status = ata_sff_busy_wait(ap, ATA_BUSY, 10);
T
Tejun Heo 已提交
1466 1467 1468 1469 1470 1471 1472
		if (status & ATA_BUSY) {
			ata_pio_queue_task(ap, qc, ATA_SHORT_PAUSE);
			return;
		}
	}

	/* move the HSM */
T
Tejun Heo 已提交
1473
	poll_next = ata_sff_hsm_move(ap, qc, status, 1);
T
Tejun Heo 已提交
1474 1475 1476 1477 1478 1479 1480 1481 1482

	/* another command or interrupt handler
	 * may be running at this point.
	 */
	if (poll_next)
		goto fsm_start;
}

/**
T
Tejun Heo 已提交
1483
 *	ata_sff_qc_issue - issue taskfile to device in proto-dependent manner
T
Tejun Heo 已提交
1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498
 *	@qc: command to issue to device
 *
 *	Using various libata functions and hooks, this function
 *	starts an ATA command.  ATA commands are grouped into
 *	classes called "protocols", and issuing each type of protocol
 *	is slightly different.
 *
 *	May be used as the qc_issue() entry in ata_port_operations.
 *
 *	LOCKING:
 *	spin_lock_irqsave(host lock)
 *
 *	RETURNS:
 *	Zero on success, AC_ERR_* mask on failure
 */
T
Tejun Heo 已提交
1499
unsigned int ata_sff_qc_issue(struct ata_queued_cmd *qc)
T
Tejun Heo 已提交
1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541
{
	struct ata_port *ap = qc->ap;

	/* Use polling pio if the LLD doesn't handle
	 * interrupt driven pio and atapi CDB interrupt.
	 */
	if (ap->flags & ATA_FLAG_PIO_POLLING) {
		switch (qc->tf.protocol) {
		case ATA_PROT_PIO:
		case ATA_PROT_NODATA:
		case ATAPI_PROT_PIO:
		case ATAPI_PROT_NODATA:
			qc->tf.flags |= ATA_TFLAG_POLLING;
			break;
		case ATAPI_PROT_DMA:
			if (qc->dev->flags & ATA_DFLAG_CDB_INTR)
				/* see ata_dma_blacklisted() */
				BUG();
			break;
		default:
			break;
		}
	}

	/* select the device */
	ata_dev_select(ap, qc->dev->devno, 1, 0);

	/* start the command */
	switch (qc->tf.protocol) {
	case ATA_PROT_NODATA:
		if (qc->tf.flags & ATA_TFLAG_POLLING)
			ata_qc_set_polling(qc);

		ata_tf_to_host(ap, &qc->tf);
		ap->hsm_task_state = HSM_ST_LAST;

		if (qc->tf.flags & ATA_TFLAG_POLLING)
			ata_pio_queue_task(ap, qc, 0);

		break;

	case ATA_PROT_DMA:
1542
		WARN_ON_ONCE(qc->tf.flags & ATA_TFLAG_POLLING);
T
Tejun Heo 已提交
1543

T
Tejun Heo 已提交
1544
		ap->ops->sff_tf_load(ap, &qc->tf);  /* load tf registers */
T
Tejun Heo 已提交
1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593
		ap->ops->bmdma_setup(qc);	    /* set up bmdma */
		ap->ops->bmdma_start(qc);	    /* initiate bmdma */
		ap->hsm_task_state = HSM_ST_LAST;
		break;

	case ATA_PROT_PIO:
		if (qc->tf.flags & ATA_TFLAG_POLLING)
			ata_qc_set_polling(qc);

		ata_tf_to_host(ap, &qc->tf);

		if (qc->tf.flags & ATA_TFLAG_WRITE) {
			/* PIO data out protocol */
			ap->hsm_task_state = HSM_ST_FIRST;
			ata_pio_queue_task(ap, qc, 0);

			/* always send first data block using
			 * the ata_pio_task() codepath.
			 */
		} else {
			/* PIO data in protocol */
			ap->hsm_task_state = HSM_ST;

			if (qc->tf.flags & ATA_TFLAG_POLLING)
				ata_pio_queue_task(ap, qc, 0);

			/* if polling, ata_pio_task() handles the rest.
			 * otherwise, interrupt handler takes over from here.
			 */
		}

		break;

	case ATAPI_PROT_PIO:
	case ATAPI_PROT_NODATA:
		if (qc->tf.flags & ATA_TFLAG_POLLING)
			ata_qc_set_polling(qc);

		ata_tf_to_host(ap, &qc->tf);

		ap->hsm_task_state = HSM_ST_FIRST;

		/* send cdb by polling if no cdb interrupt */
		if ((!(qc->dev->flags & ATA_DFLAG_CDB_INTR)) ||
		    (qc->tf.flags & ATA_TFLAG_POLLING))
			ata_pio_queue_task(ap, qc, 0);
		break;

	case ATAPI_PROT_DMA:
1594
		WARN_ON_ONCE(qc->tf.flags & ATA_TFLAG_POLLING);
T
Tejun Heo 已提交
1595

T
Tejun Heo 已提交
1596
		ap->ops->sff_tf_load(ap, &qc->tf);  /* load tf registers */
T
Tejun Heo 已提交
1597 1598 1599 1600 1601 1602 1603 1604 1605
		ap->ops->bmdma_setup(qc);	    /* set up bmdma */
		ap->hsm_task_state = HSM_ST_FIRST;

		/* send cdb by polling if no cdb interrupt */
		if (!(qc->dev->flags & ATA_DFLAG_CDB_INTR))
			ata_pio_queue_task(ap, qc, 0);
		break;

	default:
1606
		WARN_ON_ONCE(1);
T
Tejun Heo 已提交
1607 1608 1609 1610 1611
		return AC_ERR_SYSTEM;
	}

	return 0;
}
1612
EXPORT_SYMBOL_GPL(ata_sff_qc_issue);
T
Tejun Heo 已提交
1613

1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631
/**
 *	ata_sff_qc_fill_rtf - fill result TF using ->sff_tf_read
 *	@qc: qc to fill result TF for
 *
 *	@qc is finished and result TF needs to be filled.  Fill it
 *	using ->sff_tf_read.
 *
 *	LOCKING:
 *	spin_lock_irqsave(host lock)
 *
 *	RETURNS:
 *	true indicating that result TF is successfully filled.
 */
bool ata_sff_qc_fill_rtf(struct ata_queued_cmd *qc)
{
	qc->ap->ops->sff_tf_read(qc->ap, &qc->result_tf);
	return true;
}
1632
EXPORT_SYMBOL_GPL(ata_sff_qc_fill_rtf);
1633

T
Tejun Heo 已提交
1634
/**
T
Tejun Heo 已提交
1635
 *	ata_sff_host_intr - Handle host interrupt for given (port, task)
T
Tejun Heo 已提交
1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648
 *	@ap: Port on which interrupt arrived (possibly...)
 *	@qc: Taskfile currently active in engine
 *
 *	Handle host interrupt for given queued command.  Currently,
 *	only DMA interrupts are handled.  All other commands are
 *	handled via polling with interrupts disabled (nIEN bit).
 *
 *	LOCKING:
 *	spin_lock_irqsave(host lock)
 *
 *	RETURNS:
 *	One if interrupt was handled, zero if not (shared irq).
 */
T
Tejun Heo 已提交
1649 1650
inline unsigned int ata_sff_host_intr(struct ata_port *ap,
				      struct ata_queued_cmd *qc)
T
Tejun Heo 已提交
1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700
{
	struct ata_eh_info *ehi = &ap->link.eh_info;
	u8 status, host_stat = 0;

	VPRINTK("ata%u: protocol %d task_state %d\n",
		ap->print_id, qc->tf.protocol, ap->hsm_task_state);

	/* Check whether we are expecting interrupt in this state */
	switch (ap->hsm_task_state) {
	case HSM_ST_FIRST:
		/* Some pre-ATAPI-4 devices assert INTRQ
		 * at this state when ready to receive CDB.
		 */

		/* Check the ATA_DFLAG_CDB_INTR flag is enough here.
		 * The flag was turned on only for atapi devices.  No
		 * need to check ata_is_atapi(qc->tf.protocol) again.
		 */
		if (!(qc->dev->flags & ATA_DFLAG_CDB_INTR))
			goto idle_irq;
		break;
	case HSM_ST_LAST:
		if (qc->tf.protocol == ATA_PROT_DMA ||
		    qc->tf.protocol == ATAPI_PROT_DMA) {
			/* check status of DMA engine */
			host_stat = ap->ops->bmdma_status(ap);
			VPRINTK("ata%u: host_stat 0x%X\n",
				ap->print_id, host_stat);

			/* if it's not our irq... */
			if (!(host_stat & ATA_DMA_INTR))
				goto idle_irq;

			/* before we do anything else, clear DMA-Start bit */
			ap->ops->bmdma_stop(qc);

			if (unlikely(host_stat & ATA_DMA_ERR)) {
				/* error when transfering data to/from memory */
				qc->err_mask |= AC_ERR_HOST_BUS;
				ap->hsm_task_state = HSM_ST_ERR;
			}
		}
		break;
	case HSM_ST:
		break;
	default:
		goto idle_irq;
	}


1701 1702 1703
	/* check main status, clearing INTRQ if needed */
	status = ata_sff_irq_status(ap);
	if (status & ATA_BUSY)
T
Tejun Heo 已提交
1704 1705 1706
		goto idle_irq;

	/* ack bmdma irq events */
T
Tejun Heo 已提交
1707
	ap->ops->sff_irq_clear(ap);
T
Tejun Heo 已提交
1708

T
Tejun Heo 已提交
1709
	ata_sff_hsm_move(ap, qc, status, 0);
T
Tejun Heo 已提交
1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721

	if (unlikely(qc->err_mask) && (qc->tf.protocol == ATA_PROT_DMA ||
				       qc->tf.protocol == ATAPI_PROT_DMA))
		ata_ehi_push_desc(ehi, "BMDMA stat 0x%x", host_stat);

	return 1;	/* irq handled */

idle_irq:
	ap->stats.idle_irq++;

#ifdef ATA_IRQ_TRAP
	if ((ap->stats.idle_irq % 1000) == 0) {
T
Tejun Heo 已提交
1722 1723
		ap->ops->sff_check_status(ap);
		ap->ops->sff_irq_clear(ap);
T
Tejun Heo 已提交
1724 1725 1726 1727 1728 1729
		ata_port_printk(ap, KERN_WARNING, "irq trap\n");
		return 1;
	}
#endif
	return 0;	/* irq not handled */
}
1730
EXPORT_SYMBOL_GPL(ata_sff_host_intr);
T
Tejun Heo 已提交
1731 1732

/**
T
Tejun Heo 已提交
1733
 *	ata_sff_interrupt - Default ATA host interrupt handler
T
Tejun Heo 已提交
1734 1735 1736 1737
 *	@irq: irq line (unused)
 *	@dev_instance: pointer to our ata_host information structure
 *
 *	Default interrupt handler for PCI IDE devices.  Calls
T
Tejun Heo 已提交
1738
 *	ata_sff_host_intr() for each port that is not disabled.
T
Tejun Heo 已提交
1739 1740 1741 1742 1743 1744 1745
 *
 *	LOCKING:
 *	Obtains host lock during operation.
 *
 *	RETURNS:
 *	IRQ_NONE or IRQ_HANDLED.
 */
T
Tejun Heo 已提交
1746
irqreturn_t ata_sff_interrupt(int irq, void *dev_instance)
T
Tejun Heo 已提交
1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766
{
	struct ata_host *host = dev_instance;
	unsigned int i;
	unsigned int handled = 0;
	unsigned long flags;

	/* TODO: make _irqsave conditional on x86 PCI IDE legacy mode */
	spin_lock_irqsave(&host->lock, flags);

	for (i = 0; i < host->n_ports; i++) {
		struct ata_port *ap;

		ap = host->ports[i];
		if (ap &&
		    !(ap->flags & ATA_FLAG_DISABLED)) {
			struct ata_queued_cmd *qc;

			qc = ata_qc_from_tag(ap, ap->link.active_tag);
			if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING)) &&
			    (qc->flags & ATA_QCFLAG_ACTIVE))
T
Tejun Heo 已提交
1767
				handled |= ata_sff_host_intr(ap, qc);
T
Tejun Heo 已提交
1768 1769 1770 1771 1772 1773 1774
		}
	}

	spin_unlock_irqrestore(&host->lock, flags);

	return IRQ_RETVAL(handled);
}
1775
EXPORT_SYMBOL_GPL(ata_sff_interrupt);
T
Tejun Heo 已提交
1776 1777

/**
T
Tejun Heo 已提交
1778
 *	ata_sff_freeze - Freeze SFF controller port
T
Tejun Heo 已提交
1779 1780 1781 1782 1783 1784 1785
 *	@ap: port to freeze
 *
 *	Freeze BMDMA controller port.
 *
 *	LOCKING:
 *	Inherited from caller.
 */
T
Tejun Heo 已提交
1786
void ata_sff_freeze(struct ata_port *ap)
T
Tejun Heo 已提交
1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799
{
	struct ata_ioports *ioaddr = &ap->ioaddr;

	ap->ctl |= ATA_NIEN;
	ap->last_ctl = ap->ctl;

	if (ioaddr->ctl_addr)
		iowrite8(ap->ctl, ioaddr->ctl_addr);

	/* Under certain circumstances, some controllers raise IRQ on
	 * ATA_NIEN manipulation.  Also, many controllers fail to mask
	 * previously pending IRQ on ATA_NIEN assertion.  Clear it.
	 */
T
Tejun Heo 已提交
1800
	ap->ops->sff_check_status(ap);
T
Tejun Heo 已提交
1801

T
Tejun Heo 已提交
1802
	ap->ops->sff_irq_clear(ap);
T
Tejun Heo 已提交
1803
}
1804
EXPORT_SYMBOL_GPL(ata_sff_freeze);
T
Tejun Heo 已提交
1805 1806

/**
T
Tejun Heo 已提交
1807
 *	ata_sff_thaw - Thaw SFF controller port
T
Tejun Heo 已提交
1808 1809
 *	@ap: port to thaw
 *
T
Tejun Heo 已提交
1810
 *	Thaw SFF controller port.
T
Tejun Heo 已提交
1811 1812 1813 1814
 *
 *	LOCKING:
 *	Inherited from caller.
 */
T
Tejun Heo 已提交
1815
void ata_sff_thaw(struct ata_port *ap)
1816
{
T
Tejun Heo 已提交
1817
	/* clear & re-enable interrupts */
T
Tejun Heo 已提交
1818 1819 1820
	ap->ops->sff_check_status(ap);
	ap->ops->sff_irq_clear(ap);
	ap->ops->sff_irq_on(ap);
1821
}
1822
EXPORT_SYMBOL_GPL(ata_sff_thaw);
1823

1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853
/**
 *	ata_sff_prereset - prepare SFF link for reset
 *	@link: SFF link to be reset
 *	@deadline: deadline jiffies for the operation
 *
 *	SFF link @link is about to be reset.  Initialize it.  It first
 *	calls ata_std_prereset() and wait for !BSY if the port is
 *	being softreset.
 *
 *	LOCKING:
 *	Kernel thread context (may sleep)
 *
 *	RETURNS:
 *	0 on success, -errno otherwise.
 */
int ata_sff_prereset(struct ata_link *link, unsigned long deadline)
{
	struct ata_eh_context *ehc = &link->eh_context;
	int rc;

	rc = ata_std_prereset(link, deadline);
	if (rc)
		return rc;

	/* if we're about to do hardreset, nothing more to do */
	if (ehc->i.action & ATA_EH_HARDRESET)
		return 0;

	/* wait for !BSY if we don't know that no device is attached */
	if (!ata_link_offline(link)) {
1854
		rc = ata_sff_wait_ready(link, deadline);
1855 1856 1857 1858 1859 1860 1861 1862 1863
		if (rc && rc != -ENODEV) {
			ata_link_printk(link, KERN_WARNING, "device not ready "
					"(errno=%d), forcing hardreset\n", rc);
			ehc->i.action |= ATA_EH_HARDRESET;
		}
	}

	return 0;
}
1864
EXPORT_SYMBOL_GPL(ata_sff_prereset);
1865

1866
/**
T
Tejun Heo 已提交
1867 1868 1869
 *	ata_devchk - PATA device presence detection
 *	@ap: ATA channel to examine
 *	@device: Device to examine (starting at zero)
1870
 *
T
Tejun Heo 已提交
1871 1872 1873 1874 1875 1876 1877 1878
 *	This technique was originally described in
 *	Hale Landis's ATADRVR (www.ata-atapi.com), and
 *	later found its way into the ATA/ATAPI spec.
 *
 *	Write a pattern to the ATA shadow registers,
 *	and if a device is present, it will respond by
 *	correctly storing and echoing back the
 *	ATA shadow register contents.
1879 1880
 *
 *	LOCKING:
T
Tejun Heo 已提交
1881
 *	caller.
1882
 */
T
Tejun Heo 已提交
1883
static unsigned int ata_devchk(struct ata_port *ap, unsigned int device)
1884 1885
{
	struct ata_ioports *ioaddr = &ap->ioaddr;
T
Tejun Heo 已提交
1886
	u8 nsect, lbal;
1887

T
Tejun Heo 已提交
1888
	ap->ops->sff_dev_select(ap, device);
1889

T
Tejun Heo 已提交
1890 1891
	iowrite8(0x55, ioaddr->nsect_addr);
	iowrite8(0xaa, ioaddr->lbal_addr);
1892

T
Tejun Heo 已提交
1893 1894
	iowrite8(0xaa, ioaddr->nsect_addr);
	iowrite8(0x55, ioaddr->lbal_addr);
1895

T
Tejun Heo 已提交
1896 1897 1898 1899 1900 1901 1902 1903 1904 1905
	iowrite8(0x55, ioaddr->nsect_addr);
	iowrite8(0xaa, ioaddr->lbal_addr);

	nsect = ioread8(ioaddr->nsect_addr);
	lbal = ioread8(ioaddr->lbal_addr);

	if ((nsect == 0x55) && (lbal == 0xaa))
		return 1;	/* we found a device */

	return 0;		/* nothing found */
1906 1907
}

1908
/**
T
Tejun Heo 已提交
1909
 *	ata_sff_dev_classify - Parse returned ATA device signature
T
Tejun Heo 已提交
1910 1911 1912
 *	@dev: ATA device to classify (starting at zero)
 *	@present: device seems present
 *	@r_err: Value of error register on completion
1913
 *
T
Tejun Heo 已提交
1914 1915 1916 1917
 *	After an event -- SRST, E.D.D., or SATA COMRESET -- occurs,
 *	an ATA/ATAPI-defined set of values is placed in the ATA
 *	shadow registers, indicating the results of device detection
 *	and diagnostics.
1918
 *
T
Tejun Heo 已提交
1919 1920 1921
 *	Select the ATA device, and read the values from the ATA shadow
 *	registers.  Then parse according to the Error register value,
 *	and the spec-defined values examined by ata_dev_classify().
1922 1923
 *
 *	LOCKING:
T
Tejun Heo 已提交
1924 1925 1926 1927
 *	caller.
 *
 *	RETURNS:
 *	Device type - %ATA_DEV_ATA, %ATA_DEV_ATAPI or %ATA_DEV_NONE.
1928
 */
T
Tejun Heo 已提交
1929
unsigned int ata_sff_dev_classify(struct ata_device *dev, int present,
T
Tejun Heo 已提交
1930
				  u8 *r_err)
1931
{
T
Tejun Heo 已提交
1932 1933 1934 1935 1936
	struct ata_port *ap = dev->link->ap;
	struct ata_taskfile tf;
	unsigned int class;
	u8 err;

T
Tejun Heo 已提交
1937
	ap->ops->sff_dev_select(ap, dev->devno);
T
Tejun Heo 已提交
1938 1939 1940

	memset(&tf, 0, sizeof(tf));

T
Tejun Heo 已提交
1941
	ap->ops->sff_tf_read(ap, &tf);
T
Tejun Heo 已提交
1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955
	err = tf.feature;
	if (r_err)
		*r_err = err;

	/* see if device passed diags: continue and warn later */
	if (err == 0)
		/* diagnostic fail : do nothing _YET_ */
		dev->horkage |= ATA_HORKAGE_DIAGNOSTIC;
	else if (err == 1)
		/* do nothing */ ;
	else if ((dev->devno == 0) && (err == 0x81))
		/* do nothing */ ;
	else
		return ATA_DEV_NONE;
1956

T
Tejun Heo 已提交
1957 1958
	/* determine if device is ATA or ATAPI */
	class = ata_dev_classify(&tf);
1959

T
Tejun Heo 已提交
1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970
	if (class == ATA_DEV_UNKNOWN) {
		/* If the device failed diagnostic, it's likely to
		 * have reported incorrect device signature too.
		 * Assume ATA device if the device seems present but
		 * device signature is invalid with diagnostic
		 * failure.
		 */
		if (present && (dev->horkage & ATA_HORKAGE_DIAGNOSTIC))
			class = ATA_DEV_ATA;
		else
			class = ATA_DEV_NONE;
T
Tejun Heo 已提交
1971 1972
	} else if ((class == ATA_DEV_ATA) &&
		   (ap->ops->sff_check_status(ap) == 0))
T
Tejun Heo 已提交
1973 1974 1975
		class = ATA_DEV_NONE;

	return class;
1976
}
1977
EXPORT_SYMBOL_GPL(ata_sff_dev_classify);
1978

1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997
/**
 *	ata_sff_wait_after_reset - wait for devices to become ready after reset
 *	@link: SFF link which is just reset
 *	@devmask: mask of present devices
 *	@deadline: deadline jiffies for the operation
 *
 *	Wait devices attached to SFF @link to become ready after
 *	reset.  It contains preceding 150ms wait to avoid accessing TF
 *	status register too early.
 *
 *	LOCKING:
 *	Kernel thread context (may sleep).
 *
 *	RETURNS:
 *	0 on success, -ENODEV if some or all of devices in @devmask
 *	don't seem to exist.  -errno on other errors.
 */
int ata_sff_wait_after_reset(struct ata_link *link, unsigned int devmask,
			     unsigned long deadline)
1998
{
1999
	struct ata_port *ap = link->ap;
2000
	struct ata_ioports *ioaddr = &ap->ioaddr;
T
Tejun Heo 已提交
2001 2002 2003
	unsigned int dev0 = devmask & (1 << 0);
	unsigned int dev1 = devmask & (1 << 1);
	int rc, ret = 0;
2004

2005
	msleep(ATA_WAIT_AFTER_RESET);
2006 2007 2008 2009 2010

	/* always check readiness of the master device */
	rc = ata_sff_wait_ready(link, deadline);
	/* -ENODEV means the odd clown forgot the D7 pulldown resistor
	 * and TF status is 0xff, bail out on it too.
T
Tejun Heo 已提交
2011
	 */
2012 2013
	if (rc)
		return rc;
2014

T
Tejun Heo 已提交
2015 2016 2017 2018 2019
	/* if device 1 was found in ata_devchk, wait for register
	 * access briefly, then wait for BSY to clear.
	 */
	if (dev1) {
		int i;
2020

T
Tejun Heo 已提交
2021
		ap->ops->sff_dev_select(ap, 1);
2022

T
Tejun Heo 已提交
2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036
		/* Wait for register access.  Some ATAPI devices fail
		 * to set nsect/lbal after reset, so don't waste too
		 * much time on it.  We're gonna wait for !BSY anyway.
		 */
		for (i = 0; i < 2; i++) {
			u8 nsect, lbal;

			nsect = ioread8(ioaddr->nsect_addr);
			lbal = ioread8(ioaddr->lbal_addr);
			if ((nsect == 1) && (lbal == 1))
				break;
			msleep(50);	/* give drive a breather */
		}

2037
		rc = ata_sff_wait_ready(link, deadline);
T
Tejun Heo 已提交
2038 2039 2040 2041 2042
		if (rc) {
			if (rc != -ENODEV)
				return rc;
			ret = rc;
		}
2043 2044
	}

T
Tejun Heo 已提交
2045
	/* is all this really necessary? */
T
Tejun Heo 已提交
2046
	ap->ops->sff_dev_select(ap, 0);
T
Tejun Heo 已提交
2047
	if (dev1)
T
Tejun Heo 已提交
2048
		ap->ops->sff_dev_select(ap, 1);
T
Tejun Heo 已提交
2049
	if (dev0)
T
Tejun Heo 已提交
2050
		ap->ops->sff_dev_select(ap, 0);
T
Tejun Heo 已提交
2051 2052

	return ret;
2053
}
2054
EXPORT_SYMBOL_GPL(ata_sff_wait_after_reset);
2055

T
Tejun Heo 已提交
2056 2057
static int ata_bus_softreset(struct ata_port *ap, unsigned int devmask,
			     unsigned long deadline)
2058
{
T
Tejun Heo 已提交
2059
	struct ata_ioports *ioaddr = &ap->ioaddr;
2060

T
Tejun Heo 已提交
2061 2062 2063 2064 2065 2066 2067 2068 2069
	DPRINTK("ata%u: bus reset via SRST\n", ap->print_id);

	/* software reset.  causes dev0 to be selected */
	iowrite8(ap->ctl, ioaddr->ctl_addr);
	udelay(20);	/* FIXME: flush */
	iowrite8(ap->ctl | ATA_SRST, ioaddr->ctl_addr);
	udelay(20);	/* FIXME: flush */
	iowrite8(ap->ctl, ioaddr->ctl_addr);

2070 2071
	/* wait the port to become ready */
	return ata_sff_wait_after_reset(&ap->link, devmask, deadline);
2072 2073
}

2074
/**
T
Tejun Heo 已提交
2075
 *	ata_sff_softreset - reset host port via ATA SRST
T
Tejun Heo 已提交
2076 2077 2078
 *	@link: ATA link to reset
 *	@classes: resulting classes of attached devices
 *	@deadline: deadline jiffies for the operation
2079
 *
T
Tejun Heo 已提交
2080
 *	Reset host port using ATA SRST.
2081 2082
 *
 *	LOCKING:
T
Tejun Heo 已提交
2083 2084 2085 2086
 *	Kernel thread context (may sleep)
 *
 *	RETURNS:
 *	0 on success, -errno otherwise.
2087
 */
T
Tejun Heo 已提交
2088
int ata_sff_softreset(struct ata_link *link, unsigned int *classes,
T
Tejun Heo 已提交
2089
		      unsigned long deadline)
2090
{
T
Tejun Heo 已提交
2091 2092 2093 2094 2095
	struct ata_port *ap = link->ap;
	unsigned int slave_possible = ap->flags & ATA_FLAG_SLAVE_POSS;
	unsigned int devmask = 0;
	int rc;
	u8 err;
2096

T
Tejun Heo 已提交
2097
	DPRINTK("ENTER\n");
2098

T
Tejun Heo 已提交
2099 2100 2101 2102 2103 2104 2105
	/* determine if device 0/1 are present */
	if (ata_devchk(ap, 0))
		devmask |= (1 << 0);
	if (slave_possible && ata_devchk(ap, 1))
		devmask |= (1 << 1);

	/* select device 0 again */
T
Tejun Heo 已提交
2106
	ap->ops->sff_dev_select(ap, 0);
T
Tejun Heo 已提交
2107 2108 2109 2110 2111 2112 2113 2114 2115

	/* issue bus reset */
	DPRINTK("about to softreset, devmask=%x\n", devmask);
	rc = ata_bus_softreset(ap, devmask, deadline);
	/* if link is occupied, -ENODEV too is an error */
	if (rc && (rc != -ENODEV || sata_scr_valid(link))) {
		ata_link_printk(link, KERN_ERR, "SRST failed (errno=%d)\n", rc);
		return rc;
	}
2116

T
Tejun Heo 已提交
2117
	/* determine by signature whether we have ATA or ATAPI devices */
T
Tejun Heo 已提交
2118
	classes[0] = ata_sff_dev_classify(&link->device[0],
T
Tejun Heo 已提交
2119 2120
					  devmask & (1 << 0), &err);
	if (slave_possible && err != 0x81)
T
Tejun Heo 已提交
2121
		classes[1] = ata_sff_dev_classify(&link->device[1],
T
Tejun Heo 已提交
2122 2123 2124 2125
						  devmask & (1 << 1), &err);

	DPRINTK("EXIT, classes[0]=%u [1]=%u\n", classes[0], classes[1]);
	return 0;
2126
}
2127
EXPORT_SYMBOL_GPL(ata_sff_softreset);
2128 2129

/**
T
Tejun Heo 已提交
2130
 *	sata_sff_hardreset - reset host port via SATA phy reset
T
Tejun Heo 已提交
2131 2132 2133
 *	@link: link to reset
 *	@class: resulting class of attached device
 *	@deadline: deadline jiffies for the operation
2134
 *
T
Tejun Heo 已提交
2135 2136
 *	SATA phy-reset host port using DET bits of SControl register,
 *	wait for !BSY and classify the attached device.
2137 2138
 *
 *	LOCKING:
T
Tejun Heo 已提交
2139 2140 2141 2142
 *	Kernel thread context (may sleep)
 *
 *	RETURNS:
 *	0 on success, -errno otherwise.
2143
 */
T
Tejun Heo 已提交
2144
int sata_sff_hardreset(struct ata_link *link, unsigned int *class,
T
Tejun Heo 已提交
2145
		       unsigned long deadline)
2146
{
2147 2148 2149
	struct ata_eh_context *ehc = &link->eh_context;
	const unsigned long *timing = sata_ehc_deb_timing(ehc);
	bool online;
T
Tejun Heo 已提交
2150 2151
	int rc;

2152 2153 2154 2155
	rc = sata_link_hardreset(link, timing, deadline, &online,
				 ata_sff_check_ready);
	if (online)
		*class = ata_sff_dev_classify(link->device, 1, NULL);
T
Tejun Heo 已提交
2156 2157

	DPRINTK("EXIT, class=%u\n", *class);
2158
	return rc;
2159
}
2160
EXPORT_SYMBOL_GPL(sata_sff_hardreset);
2161

2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195
/**
 *	ata_sff_postreset - SFF postreset callback
 *	@link: the target SFF ata_link
 *	@classes: classes of attached devices
 *
 *	This function is invoked after a successful reset.  It first
 *	calls ata_std_postreset() and performs SFF specific postreset
 *	processing.
 *
 *	LOCKING:
 *	Kernel thread context (may sleep)
 */
void ata_sff_postreset(struct ata_link *link, unsigned int *classes)
{
	struct ata_port *ap = link->ap;

	ata_std_postreset(link, classes);

	/* is double-select really necessary? */
	if (classes[0] != ATA_DEV_NONE)
		ap->ops->sff_dev_select(ap, 1);
	if (classes[1] != ATA_DEV_NONE)
		ap->ops->sff_dev_select(ap, 0);

	/* bail out if no device is present */
	if (classes[0] == ATA_DEV_NONE && classes[1] == ATA_DEV_NONE) {
		DPRINTK("EXIT, no device\n");
		return;
	}

	/* set up device control */
	if (ap->ioaddr.ctl_addr)
		iowrite8(ap->ctl, ap->ioaddr.ctl_addr);
}
2196
EXPORT_SYMBOL_GPL(ata_sff_postreset);
2197

2198
/**
T
Tejun Heo 已提交
2199
 *	ata_sff_error_handler - Stock error handler for BMDMA controller
2200 2201
 *	@ap: port to handle error for
 *
T
Tejun Heo 已提交
2202
 *	Stock error handler for SFF controller.  It can handle both
2203 2204 2205 2206 2207 2208 2209
 *	PATA and SATA controllers.  Many controllers should be able to
 *	use this EH as-is or with some added handling before and
 *	after.
 *
 *	LOCKING:
 *	Kernel thread context (may sleep)
 */
T
Tejun Heo 已提交
2210
void ata_sff_error_handler(struct ata_port *ap)
2211
{
2212 2213
	ata_reset_fn_t softreset = ap->ops->softreset;
	ata_reset_fn_t hardreset = ap->ops->hardreset;
2214 2215 2216 2217
	struct ata_queued_cmd *qc;
	unsigned long flags;
	int thaw = 0;

T
Tejun Heo 已提交
2218
	qc = __ata_qc_from_tag(ap, ap->link.active_tag);
2219 2220 2221 2222
	if (qc && !(qc->flags & ATA_QCFLAG_FAILED))
		qc = NULL;

	/* reset PIO HSM and stop DMA engine */
2223
	spin_lock_irqsave(ap->lock, flags);
2224 2225 2226

	ap->hsm_task_state = HSM_ST_IDLE;

2227 2228
	if (ap->ioaddr.bmdma_addr &&
	    qc && (qc->tf.protocol == ATA_PROT_DMA ||
2229
		   qc->tf.protocol == ATAPI_PROT_DMA)) {
2230 2231
		u8 host_stat;

2232
		host_stat = ap->ops->bmdma_status(ap);
2233 2234 2235 2236 2237 2238

		/* BMDMA controllers indicate host bus error by
		 * setting DMA_ERR bit and timing out.  As it wasn't
		 * really a timeout event, adjust error mask and
		 * cancel frozen state.
		 */
A
Alan 已提交
2239
		if (qc->err_mask == AC_ERR_TIMEOUT && (host_stat & ATA_DMA_ERR)) {
2240 2241 2242 2243 2244 2245 2246
			qc->err_mask = AC_ERR_HOST_BUS;
			thaw = 1;
		}

		ap->ops->bmdma_stop(qc);
	}

2247
	ata_sff_sync(ap);		/* FIXME: We don't need this */
T
Tejun Heo 已提交
2248 2249
	ap->ops->sff_check_status(ap);
	ap->ops->sff_irq_clear(ap);
2250

2251
	spin_unlock_irqrestore(ap->lock, flags);
2252 2253 2254 2255 2256 2257

	if (thaw)
		ata_eh_thaw_port(ap);

	/* PIO and DMA engines have been stopped, perform recovery */

2258 2259
	/* Ignore ata_sff_softreset if ctl isn't accessible and
	 * built-in hardresets if SCR access isn't available.
2260
	 */
T
Tejun Heo 已提交
2261
	if (softreset == ata_sff_softreset && !ap->ioaddr.ctl_addr)
2262
		softreset = NULL;
2263
	if (ata_is_builtin_hardreset(hardreset) && !sata_scr_valid(&ap->link))
2264
		hardreset = NULL;
2265

2266 2267
	ata_do_eh(ap, ap->ops->prereset, softreset, hardreset,
		  ap->ops->postreset);
2268
}
2269
EXPORT_SYMBOL_GPL(ata_sff_error_handler);
2270 2271

/**
T
Tejun Heo 已提交
2272
 *	ata_sff_post_internal_cmd - Stock post_internal_cmd for SFF controller
2273 2274 2275 2276 2277
 *	@qc: internal command to clean up
 *
 *	LOCKING:
 *	Kernel thread context (may sleep)
 */
T
Tejun Heo 已提交
2278
void ata_sff_post_internal_cmd(struct ata_queued_cmd *qc)
2279
{
2280 2281 2282 2283 2284 2285 2286 2287
	struct ata_port *ap = qc->ap;
	unsigned long flags;

	spin_lock_irqsave(ap->lock, flags);

	ap->hsm_task_state = HSM_ST_IDLE;

	if (ap->ioaddr.bmdma_addr)
2288
		ata_bmdma_stop(qc);
2289 2290

	spin_unlock_irqrestore(ap->lock, flags);
2291
}
2292
EXPORT_SYMBOL_GPL(ata_sff_post_internal_cmd);
2293

2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312
/**
 *	ata_sff_port_start - Set port up for dma.
 *	@ap: Port to initialize
 *
 *	Called just after data structures for each port are
 *	initialized.  Allocates space for PRD table if the device
 *	is DMA capable SFF.
 *
 *	May be used as the port_start() entry in ata_port_operations.
 *
 *	LOCKING:
 *	Inherited from caller.
 */
int ata_sff_port_start(struct ata_port *ap)
{
	if (ap->ioaddr.bmdma_addr)
		return ata_port_start(ap);
	return 0;
}
2313
EXPORT_SYMBOL_GPL(ata_sff_port_start);
2314

T
Tejun Heo 已提交
2315
/**
T
Tejun Heo 已提交
2316
 *	ata_sff_std_ports - initialize ioaddr with standard port offsets.
T
Tejun Heo 已提交
2317 2318 2319 2320 2321 2322 2323 2324 2325
 *	@ioaddr: IO address structure to be initialized
 *
 *	Utility function which initializes data_addr, error_addr,
 *	feature_addr, nsect_addr, lbal_addr, lbam_addr, lbah_addr,
 *	device_addr, status_addr, and command_addr to standard offsets
 *	relative to cmd_addr.
 *
 *	Does not set ctl_addr, altstatus_addr, bmdma_addr, or scr_addr.
 */
T
Tejun Heo 已提交
2326
void ata_sff_std_ports(struct ata_ioports *ioaddr)
T
Tejun Heo 已提交
2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338
{
	ioaddr->data_addr = ioaddr->cmd_addr + ATA_REG_DATA;
	ioaddr->error_addr = ioaddr->cmd_addr + ATA_REG_ERR;
	ioaddr->feature_addr = ioaddr->cmd_addr + ATA_REG_FEATURE;
	ioaddr->nsect_addr = ioaddr->cmd_addr + ATA_REG_NSECT;
	ioaddr->lbal_addr = ioaddr->cmd_addr + ATA_REG_LBAL;
	ioaddr->lbam_addr = ioaddr->cmd_addr + ATA_REG_LBAM;
	ioaddr->lbah_addr = ioaddr->cmd_addr + ATA_REG_LBAH;
	ioaddr->device_addr = ioaddr->cmd_addr + ATA_REG_DEVICE;
	ioaddr->status_addr = ioaddr->cmd_addr + ATA_REG_STATUS;
	ioaddr->command_addr = ioaddr->cmd_addr + ATA_REG_CMD;
}
2339
EXPORT_SYMBOL_GPL(ata_sff_std_ports);
T
Tejun Heo 已提交
2340

T
Tejun Heo 已提交
2341 2342
unsigned long ata_bmdma_mode_filter(struct ata_device *adev,
				    unsigned long xfer_mask)
2343 2344 2345 2346 2347 2348 2349 2350
{
	/* Filter out DMA modes if the device has been configured by
	   the BIOS as PIO only */

	if (adev->link->ap->ioaddr.bmdma_addr == NULL)
		xfer_mask &= ~(ATA_MASK_MWDMA | ATA_MASK_UDMA);
	return xfer_mask;
}
2351
EXPORT_SYMBOL_GPL(ata_bmdma_mode_filter);
2352

2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377
/**
 *	ata_bmdma_setup - Set up PCI IDE BMDMA transaction
 *	@qc: Info associated with this ATA transaction.
 *
 *	LOCKING:
 *	spin_lock_irqsave(host lock)
 */
void ata_bmdma_setup(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
	u8 dmactl;

	/* load PRD table addr. */
	mb();	/* make sure PRD table writes are visible to controller */
	iowrite32(ap->prd_dma, ap->ioaddr.bmdma_addr + ATA_DMA_TABLE_OFS);

	/* specify data direction, triple-check start bit is clear */
	dmactl = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
	dmactl &= ~(ATA_DMA_WR | ATA_DMA_START);
	if (!rw)
		dmactl |= ATA_DMA_WR;
	iowrite8(dmactl, ap->ioaddr.bmdma_addr + ATA_DMA_CMD);

	/* issue r/w command */
T
Tejun Heo 已提交
2378
	ap->ops->sff_exec_command(ap, &qc->tf);
2379
}
2380
EXPORT_SYMBOL_GPL(ata_bmdma_setup);
2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412

/**
 *	ata_bmdma_start - Start a PCI IDE BMDMA transaction
 *	@qc: Info associated with this ATA transaction.
 *
 *	LOCKING:
 *	spin_lock_irqsave(host lock)
 */
void ata_bmdma_start(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	u8 dmactl;

	/* start host DMA transaction */
	dmactl = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
	iowrite8(dmactl | ATA_DMA_START, ap->ioaddr.bmdma_addr + ATA_DMA_CMD);

	/* Strictly, one may wish to issue an ioread8() here, to
	 * flush the mmio write.  However, control also passes
	 * to the hardware at this point, and it will interrupt
	 * us when we are to resume control.  So, in effect,
	 * we don't care when the mmio write flushes.
	 * Further, a read of the DMA status register _immediately_
	 * following the write may not be what certain flaky hardware
	 * is expected, so I think it is best to not add a readb()
	 * without first all the MMIO ATA cards/mobos.
	 * Or maybe I'm just being paranoid.
	 *
	 * FIXME: The posting of this write means I/O starts are
	 * unneccessarily delayed for MMIO
	 */
}
2413
EXPORT_SYMBOL_GPL(ata_bmdma_start);
2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435

/**
 *	ata_bmdma_stop - Stop PCI IDE BMDMA transfer
 *	@qc: Command we are ending DMA for
 *
 *	Clears the ATA_DMA_START flag in the dma control register
 *
 *	May be used as the bmdma_stop() entry in ata_port_operations.
 *
 *	LOCKING:
 *	spin_lock_irqsave(host lock)
 */
void ata_bmdma_stop(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	void __iomem *mmio = ap->ioaddr.bmdma_addr;

	/* clear start/stop bit */
	iowrite8(ioread8(mmio + ATA_DMA_CMD) & ~ATA_DMA_START,
		 mmio + ATA_DMA_CMD);

	/* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */
2436
	ata_sff_dma_pause(ap);
2437
}
2438
EXPORT_SYMBOL_GPL(ata_bmdma_stop);
2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454

/**
 *	ata_bmdma_status - Read PCI IDE BMDMA status
 *	@ap: Port associated with this ATA transaction.
 *
 *	Read and return BMDMA status register.
 *
 *	May be used as the bmdma_status() entry in ata_port_operations.
 *
 *	LOCKING:
 *	spin_lock_irqsave(host lock)
 */
u8 ata_bmdma_status(struct ata_port *ap)
{
	return ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
}
2455
EXPORT_SYMBOL_GPL(ata_bmdma_status);
2456 2457

/**
T
Tejun Heo 已提交
2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478
 *	ata_bus_reset - reset host port and associated ATA channel
 *	@ap: port to reset
 *
 *	This is typically the first time we actually start issuing
 *	commands to the ATA channel.  We wait for BSY to clear, then
 *	issue EXECUTE DEVICE DIAGNOSTIC command, polling for its
 *	result.  Determine what devices, if any, are on the channel
 *	by looking at the device 0/1 error register.  Look at the signature
 *	stored in each device's taskfile registers, to determine if
 *	the device is ATA or ATAPI.
 *
 *	LOCKING:
 *	PCI/etc. bus probe sem.
 *	Obtains host lock.
 *
 *	SIDE EFFECTS:
 *	Sets ATA_FLAG_DISABLED if bus reset fails.
 *
 *	DEPRECATED:
 *	This function is only for drivers which still use old EH and
 *	will be removed soon.
2479
 */
T
Tejun Heo 已提交
2480
void ata_bus_reset(struct ata_port *ap)
2481
{
T
Tejun Heo 已提交
2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505
	struct ata_device *device = ap->link.device;
	struct ata_ioports *ioaddr = &ap->ioaddr;
	unsigned int slave_possible = ap->flags & ATA_FLAG_SLAVE_POSS;
	u8 err;
	unsigned int dev0, dev1 = 0, devmask = 0;
	int rc;

	DPRINTK("ENTER, host %u, port %u\n", ap->print_id, ap->port_no);

	/* determine if device 0/1 are present */
	if (ap->flags & ATA_FLAG_SATA_RESET)
		dev0 = 1;
	else {
		dev0 = ata_devchk(ap, 0);
		if (slave_possible)
			dev1 = ata_devchk(ap, 1);
	}

	if (dev0)
		devmask |= (1 << 0);
	if (dev1)
		devmask |= (1 << 1);

	/* select device 0 again */
T
Tejun Heo 已提交
2506
	ap->ops->sff_dev_select(ap, 0);
T
Tejun Heo 已提交
2507 2508 2509

	/* issue bus reset */
	if (ap->flags & ATA_FLAG_SRST) {
2510 2511
		rc = ata_bus_softreset(ap, devmask,
				       ata_deadline(jiffies, 40000));
T
Tejun Heo 已提交
2512 2513 2514 2515 2516 2517 2518
		if (rc && rc != -ENODEV)
			goto err_out;
	}

	/*
	 * determine by signature whether we have ATA or ATAPI devices
	 */
T
Tejun Heo 已提交
2519
	device[0].class = ata_sff_dev_classify(&device[0], dev0, &err);
T
Tejun Heo 已提交
2520
	if ((slave_possible) && (err != 0x81))
T
Tejun Heo 已提交
2521
		device[1].class = ata_sff_dev_classify(&device[1], dev1, &err);
T
Tejun Heo 已提交
2522 2523 2524

	/* is double-select really necessary? */
	if (device[1].class != ATA_DEV_NONE)
T
Tejun Heo 已提交
2525
		ap->ops->sff_dev_select(ap, 1);
T
Tejun Heo 已提交
2526
	if (device[0].class != ATA_DEV_NONE)
T
Tejun Heo 已提交
2527
		ap->ops->sff_dev_select(ap, 0);
T
Tejun Heo 已提交
2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546

	/* if no devices were detected, disable this port */
	if ((device[0].class == ATA_DEV_NONE) &&
	    (device[1].class == ATA_DEV_NONE))
		goto err_out;

	if (ap->flags & (ATA_FLAG_SATA_RESET | ATA_FLAG_SRST)) {
		/* set up device control for ATA_FLAG_SATA_RESET */
		iowrite8(ap->ctl, ioaddr->ctl_addr);
	}

	DPRINTK("EXIT\n");
	return;

err_out:
	ata_port_printk(ap, KERN_ERR, "disabling port\n");
	ata_port_disable(ap);

	DPRINTK("EXIT\n");
2547
}
2548
EXPORT_SYMBOL_GPL(ata_bus_reset);
2549

2550
#ifdef CONFIG_PCI
2551

2552
/**
T
Tejun Heo 已提交
2553
 *	ata_pci_bmdma_clear_simplex -	attempt to kick device out of simplex
2554 2555 2556 2557 2558 2559 2560
 *	@pdev: PCI device
 *
 *	Some PCI ATA devices report simplex mode but in fact can be told to
 *	enter non simplex mode. This implements the necessary logic to
 *	perform the task on such devices. Calling it on other devices will
 *	have -undefined- behaviour.
 */
T
Tejun Heo 已提交
2561
int ata_pci_bmdma_clear_simplex(struct pci_dev *pdev)
2562
{
2563 2564
	unsigned long bmdma = pci_resource_start(pdev, 4);
	u8 simplex;
J
Jeff Garzik 已提交
2565

2566 2567 2568 2569 2570 2571 2572 2573 2574 2575
	if (bmdma == 0)
		return -ENOENT;

	simplex = inb(bmdma + 0x02);
	outb(simplex & 0x60, bmdma + 0x02);
	simplex = inb(bmdma + 0x02);
	if (simplex & 0x80)
		return -EOPNOTSUPP;
	return 0;
}
2576
EXPORT_SYMBOL_GPL(ata_pci_bmdma_clear_simplex);
2577

2578
/**
T
Tejun Heo 已提交
2579
 *	ata_pci_bmdma_init - acquire PCI BMDMA resources and init ATA host
2580 2581 2582 2583 2584 2585 2586 2587 2588 2589
 *	@host: target ATA host
 *
 *	Acquire PCI BMDMA resources and initialize @host accordingly.
 *
 *	LOCKING:
 *	Inherited from calling layer (may sleep).
 *
 *	RETURNS:
 *	0 on success, -errno otherwise.
 */
T
Tejun Heo 已提交
2590
int ata_pci_bmdma_init(struct ata_host *host)
2591
{
2592 2593 2594
	struct device *gdev = host->dev;
	struct pci_dev *pdev = to_pci_dev(gdev);
	int i, rc;
T
Tejun Heo 已提交
2595

2596 2597 2598 2599
	/* No BAR4 allocation: No DMA */
	if (pci_resource_start(pdev, 4) == 0)
		return 0;

2600 2601 2602 2603 2604 2605 2606 2607 2608
	/* TODO: If we get no DMA mask we should fall back to PIO */
	rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
	if (rc)
		return rc;
	rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
	if (rc)
		return rc;

	/* request and iomap DMA region */
2609
	rc = pcim_iomap_regions(pdev, 1 << 4, dev_driver_string(gdev));
2610 2611 2612
	if (rc) {
		dev_printk(KERN_ERR, gdev, "failed to request/iomap BAR4\n");
		return -ENOMEM;
T
Tejun Heo 已提交
2613
	}
2614
	host->iomap = pcim_iomap_table(pdev);
T
Tejun Heo 已提交
2615

T
Tejun Heo 已提交
2616
	for (i = 0; i < 2; i++) {
2617 2618 2619 2620 2621 2622
		struct ata_port *ap = host->ports[i];
		void __iomem *bmdma = host->iomap[4] + 8 * i;

		if (ata_port_is_dummy(ap))
			continue;

2623
		ap->ioaddr.bmdma_addr = bmdma;
2624 2625 2626
		if ((!(ap->flags & ATA_FLAG_IGN_SIMPLEX)) &&
		    (ioread8(bmdma + 2) & 0x80))
			host->flags |= ATA_HOST_SIMPLEX;
2627 2628

		ata_port_desc(ap, "bmdma 0x%llx",
2629
		    (unsigned long long)pci_resource_start(pdev, 4) + 8 * i);
T
Tejun Heo 已提交
2630 2631
	}

2632 2633
	return 0;
}
2634
EXPORT_SYMBOL_GPL(ata_pci_bmdma_init);
2635

2636 2637 2638 2639 2640 2641
static int ata_resources_present(struct pci_dev *pdev, int port)
{
	int i;

	/* Check the PCI resources for this channel are enabled */
	port = port * 2;
2642
	for (i = 0; i < 2; i++) {
2643 2644 2645 2646 2647 2648 2649
		if (pci_resource_start(pdev, port + i) == 0 ||
		    pci_resource_len(pdev, port + i) == 0)
			return 0;
	}
	return 1;
}

2650
/**
T
Tejun Heo 已提交
2651
 *	ata_pci_sff_init_host - acquire native PCI ATA resources and init host
2652 2653
 *	@host: target ATA host
 *
T
Tejun Heo 已提交
2654 2655 2656
 *	Acquire native PCI ATA resources for @host and initialize the
 *	first two ports of @host accordingly.  Ports marked dummy are
 *	skipped and allocation failure makes the port dummy.
2657
 *
2658 2659 2660 2661
 *	Note that native PCI resources are valid even for legacy hosts
 *	as we fix up pdev resources array early in boot, so this
 *	function can be used for both native and legacy SFF hosts.
 *
2662 2663 2664 2665
 *	LOCKING:
 *	Inherited from calling layer (may sleep).
 *
 *	RETURNS:
T
Tejun Heo 已提交
2666 2667
 *	0 if at least one port is initialized, -ENODEV if no port is
 *	available.
2668
 */
T
Tejun Heo 已提交
2669
int ata_pci_sff_init_host(struct ata_host *host)
2670 2671 2672
{
	struct device *gdev = host->dev;
	struct pci_dev *pdev = to_pci_dev(gdev);
T
Tejun Heo 已提交
2673
	unsigned int mask = 0;
2674 2675 2676 2677 2678 2679 2680 2681
	int i, rc;

	/* request, iomap BARs and init port addresses accordingly */
	for (i = 0; i < 2; i++) {
		struct ata_port *ap = host->ports[i];
		int base = i * 2;
		void __iomem * const *iomap;

T
Tejun Heo 已提交
2682 2683 2684 2685 2686 2687 2688 2689 2690
		if (ata_port_is_dummy(ap))
			continue;

		/* Discard disabled ports.  Some controllers show
		 * their unused channels this way.  Disabled ports are
		 * made dummy.
		 */
		if (!ata_resources_present(pdev, i)) {
			ap->ops = &ata_dummy_port_ops;
2691
			continue;
T
Tejun Heo 已提交
2692
		}
2693

2694 2695
		rc = pcim_iomap_regions(pdev, 0x3 << base,
					dev_driver_string(gdev));
2696
		if (rc) {
T
Tejun Heo 已提交
2697 2698 2699
			dev_printk(KERN_WARNING, gdev,
				   "failed to request/iomap BARs for port %d "
				   "(errno=%d)\n", i, rc);
2700 2701
			if (rc == -EBUSY)
				pcim_pin_device(pdev);
T
Tejun Heo 已提交
2702 2703
			ap->ops = &ata_dummy_port_ops;
			continue;
2704 2705 2706 2707 2708 2709 2710
		}
		host->iomap = iomap = pcim_iomap_table(pdev);

		ap->ioaddr.cmd_addr = iomap[base];
		ap->ioaddr.altstatus_addr =
		ap->ioaddr.ctl_addr = (void __iomem *)
			((unsigned long)iomap[base + 1] | ATA_PCI_CTL_OFS);
T
Tejun Heo 已提交
2711
		ata_sff_std_ports(&ap->ioaddr);
T
Tejun Heo 已提交
2712

2713 2714 2715 2716
		ata_port_desc(ap, "cmd 0x%llx ctl 0x%llx",
			(unsigned long long)pci_resource_start(pdev, base),
			(unsigned long long)pci_resource_start(pdev, base + 1));

T
Tejun Heo 已提交
2717 2718 2719 2720 2721 2722
		mask |= 1 << i;
	}

	if (!mask) {
		dev_printk(KERN_ERR, gdev, "no available native port\n");
		return -ENODEV;
2723 2724 2725 2726
	}

	return 0;
}
2727
EXPORT_SYMBOL_GPL(ata_pci_sff_init_host);
2728

2729
/**
T
Tejun Heo 已提交
2730
 *	ata_pci_sff_prepare_host - helper to prepare native PCI ATA host
2731
 *	@pdev: target PCI device
T
Tejun Heo 已提交
2732
 *	@ppi: array of port_info, must be enough for two ports
2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743
 *	@r_host: out argument for the initialized ATA host
 *
 *	Helper to allocate ATA host for @pdev, acquire all native PCI
 *	resources and initialize it accordingly in one go.
 *
 *	LOCKING:
 *	Inherited from calling layer (may sleep).
 *
 *	RETURNS:
 *	0 on success, -errno otherwise.
 */
T
Tejun Heo 已提交
2744
int ata_pci_sff_prepare_host(struct pci_dev *pdev,
2745
			     const struct ata_port_info * const *ppi,
2746
			     struct ata_host **r_host)
2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761
{
	struct ata_host *host;
	int rc;

	if (!devres_open_group(&pdev->dev, NULL, GFP_KERNEL))
		return -ENOMEM;

	host = ata_host_alloc_pinfo(&pdev->dev, ppi, 2);
	if (!host) {
		dev_printk(KERN_ERR, &pdev->dev,
			   "failed to allocate ATA host\n");
		rc = -ENOMEM;
		goto err_out;
	}

T
Tejun Heo 已提交
2762
	rc = ata_pci_sff_init_host(host);
2763 2764 2765 2766
	if (rc)
		goto err_out;

	/* init DMA related stuff */
T
Tejun Heo 已提交
2767
	rc = ata_pci_bmdma_init(host);
2768 2769 2770 2771 2772 2773 2774
	if (rc)
		goto err_bmdma;

	devres_remove_group(&pdev->dev, NULL);
	*r_host = host;
	return 0;

2775
err_bmdma:
2776 2777 2778 2779 2780 2781
	/* This is necessary because PCI and iomap resources are
	 * merged and releasing the top group won't release the
	 * acquired resources if some of those have been acquired
	 * before entering this function.
	 */
	pcim_iounmap_regions(pdev, 0xf);
2782
err_out:
2783 2784 2785
	devres_release_group(&pdev->dev, NULL);
	return rc;
}
2786
EXPORT_SYMBOL_GPL(ata_pci_sff_prepare_host);
2787

2788
/**
T
Tejun Heo 已提交
2789
 *	ata_pci_sff_activate_host - start SFF host, request IRQ and register it
2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803
 *	@host: target SFF ATA host
 *	@irq_handler: irq_handler used when requesting IRQ(s)
 *	@sht: scsi_host_template to use when registering the host
 *
 *	This is the counterpart of ata_host_activate() for SFF ATA
 *	hosts.  This separate helper is necessary because SFF hosts
 *	use two separate interrupts in legacy mode.
 *
 *	LOCKING:
 *	Inherited from calling layer (may sleep).
 *
 *	RETURNS:
 *	0 on success, -errno otherwise.
 */
T
Tejun Heo 已提交
2804
int ata_pci_sff_activate_host(struct ata_host *host,
2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871
			      irq_handler_t irq_handler,
			      struct scsi_host_template *sht)
{
	struct device *dev = host->dev;
	struct pci_dev *pdev = to_pci_dev(dev);
	const char *drv_name = dev_driver_string(host->dev);
	int legacy_mode = 0, rc;

	rc = ata_host_start(host);
	if (rc)
		return rc;

	if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE) {
		u8 tmp8, mask;

		/* TODO: What if one channel is in native mode ... */
		pci_read_config_byte(pdev, PCI_CLASS_PROG, &tmp8);
		mask = (1 << 2) | (1 << 0);
		if ((tmp8 & mask) != mask)
			legacy_mode = 1;
#if defined(CONFIG_NO_ATA_LEGACY)
		/* Some platforms with PCI limits cannot address compat
		   port space. In that case we punt if their firmware has
		   left a device in compatibility mode */
		if (legacy_mode) {
			printk(KERN_ERR "ata: Compatibility mode ATA is not supported on this platform, skipping.\n");
			return -EOPNOTSUPP;
		}
#endif
	}

	if (!devres_open_group(dev, NULL, GFP_KERNEL))
		return -ENOMEM;

	if (!legacy_mode && pdev->irq) {
		rc = devm_request_irq(dev, pdev->irq, irq_handler,
				      IRQF_SHARED, drv_name, host);
		if (rc)
			goto out;

		ata_port_desc(host->ports[0], "irq %d", pdev->irq);
		ata_port_desc(host->ports[1], "irq %d", pdev->irq);
	} else if (legacy_mode) {
		if (!ata_port_is_dummy(host->ports[0])) {
			rc = devm_request_irq(dev, ATA_PRIMARY_IRQ(pdev),
					      irq_handler, IRQF_SHARED,
					      drv_name, host);
			if (rc)
				goto out;

			ata_port_desc(host->ports[0], "irq %d",
				      ATA_PRIMARY_IRQ(pdev));
		}

		if (!ata_port_is_dummy(host->ports[1])) {
			rc = devm_request_irq(dev, ATA_SECONDARY_IRQ(pdev),
					      irq_handler, IRQF_SHARED,
					      drv_name, host);
			if (rc)
				goto out;

			ata_port_desc(host->ports[1], "irq %d",
				      ATA_SECONDARY_IRQ(pdev));
		}
	}

	rc = ata_host_register(host, sht);
2872
out:
2873 2874 2875 2876 2877 2878 2879
	if (rc == 0)
		devres_remove_group(dev, NULL);
	else
		devres_release_group(dev, NULL);

	return rc;
}
2880
EXPORT_SYMBOL_GPL(ata_pci_sff_activate_host);
2881

2882
/**
T
Tejun Heo 已提交
2883
 *	ata_pci_sff_init_one - Initialize/register PCI IDE host controller
2884
 *	@pdev: Controller to be initialized
T
Tejun Heo 已提交
2885
 *	@ppi: array of port_info, must be enough for two ports
2886
 *	@sht: scsi_host_template to use when registering the host
2887
 *	@host_priv: host private_data
2888 2889 2890 2891 2892 2893 2894 2895 2896
 *
 *	This is a helper function which can be called from a driver's
 *	xxx_init_one() probe function if the hardware uses traditional
 *	IDE taskfile registers.
 *
 *	This function calls pci_enable_device(), reserves its register
 *	regions, sets the dma mask, enables bus master mode, and calls
 *	ata_device_add()
 *
2897 2898 2899 2900
 *	ASSUMPTION:
 *	Nobody makes a single channel controller that appears solely as
 *	the secondary legacy port on PCI.
 *
2901 2902 2903 2904 2905 2906
 *	LOCKING:
 *	Inherited from PCI layer (may sleep).
 *
 *	RETURNS:
 *	Zero on success, negative on errno-based value on error.
 */
T
Tejun Heo 已提交
2907
int ata_pci_sff_init_one(struct pci_dev *pdev,
2908
			 const struct ata_port_info * const *ppi,
T
Tejun Heo 已提交
2909
			 struct scsi_host_template *sht, void *host_priv)
2910
{
2911
	struct device *dev = &pdev->dev;
T
Tejun Heo 已提交
2912
	const struct ata_port_info *pi = NULL;
2913
	struct ata_host *host = NULL;
T
Tejun Heo 已提交
2914
	int i, rc;
2915 2916 2917

	DPRINTK("ENTER\n");

T
Tejun Heo 已提交
2918 2919 2920 2921 2922 2923 2924
	/* look up the first valid port_info */
	for (i = 0; i < 2 && ppi[i]; i++) {
		if (ppi[i]->port_ops != &ata_dummy_port_ops) {
			pi = ppi[i];
			break;
		}
	}
2925

T
Tejun Heo 已提交
2926 2927 2928 2929 2930
	if (!pi) {
		dev_printk(KERN_ERR, &pdev->dev,
			   "no valid port_info specified\n");
		return -EINVAL;
	}
2931

T
Tejun Heo 已提交
2932 2933
	if (!devres_open_group(dev, NULL, GFP_KERNEL))
		return -ENOMEM;
2934

2935
	rc = pcim_enable_device(pdev);
2936
	if (rc)
2937
		goto out;
2938

2939
	/* prepare and activate SFF host */
T
Tejun Heo 已提交
2940
	rc = ata_pci_sff_prepare_host(pdev, ppi, &host);
2941
	if (rc)
2942
		goto out;
2943
	host->private_data = host_priv;
2944 2945

	pci_set_master(pdev);
T
Tejun Heo 已提交
2946
	rc = ata_pci_sff_activate_host(host, ata_sff_interrupt, sht);
2947
out:
2948 2949 2950 2951
	if (rc == 0)
		devres_remove_group(&pdev->dev, NULL);
	else
		devres_release_group(&pdev->dev, NULL);
2952

2953 2954
	return rc;
}
2955
EXPORT_SYMBOL_GPL(ata_pci_sff_init_one);
2956 2957 2958

#endif /* CONFIG_PCI */