ata_piix.c 41.9 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
 *    ata_piix.c - Intel PATA/SATA controllers
 *
 *    Maintained by:  Jeff Garzik <jgarzik@pobox.com>
 *    		    Please ALWAYS copy linux-ide@vger.kernel.org
 *		    on emails.
 *
 *
 *	Copyright 2003-2005 Red Hat Inc
 *	Copyright 2003-2005 Jeff Garzik
 *
 *
 *	Copyright header from piix.c:
 *
 *  Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
 *  Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
17
 *  Copyright (C) 2003 Red Hat Inc
18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39
 *
 *
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 2, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *  GNU General Public License for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with this program; see the file COPYING.  If not, write to
 *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
 *
 *
 *  libata documentation is available via 'make {ps|pdf}docs',
 *  as Documentation/DocBook/libata.*
 *
 *  Hardware documentation available at http://developer.intel.com/
 *
A
Alan Cox 已提交
40 41 42
 * Documentation
 *	Publically available from Intel web site. Errata documentation
 * is also publically available. As an aide to anyone hacking on this
43
 * driver the list of errata that are relevant is below, going back to
A
Alan Cox 已提交
44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
 * PIIX4. Older device documentation is now a bit tricky to find.
 *
 * The chipsets all follow very much the same design. The orginal Triton
 * series chipsets do _not_ support independant device timings, but this
 * is fixed in Triton II. With the odd mobile exception the chips then
 * change little except in gaining more modes until SATA arrives. This
 * driver supports only the chips with independant timing (that is those
 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
 * for the early chip drivers.
 *
 * Errata of note:
 *
 * Unfixable
 *	PIIX4    errata #9	- Only on ultra obscure hw
 *	ICH3	 errata #13     - Not observed to affect real hw
 *				  by Intel
 *
 * Things we must deal with
 *	PIIX4	errata #10	- BM IDE hang with non UDMA
 *				  (must stop/start dma to recover)
 *	440MX   errata #15	- As PIIX4 errata #10
 *	PIIX4	errata #15	- Must not read control registers
 * 				  during a PIO transfer
 *	440MX   errata #13	- As PIIX4 errata #15
 *	ICH2	errata #21	- DMA mode 0 doesn't work right
 *	ICH0/1  errata #55	- As ICH2 errata #21
 *	ICH2	spec c #9	- Extra operations needed to handle
 *				  drive hotswap [NOT YET SUPPORTED]
 *	ICH2    spec c #20	- IDE PRD must not cross a 64K boundary
 *				  and must be dword aligned
 *	ICH2    spec c #24	- UDMA mode 4,5 t85/86 should be 6ns not 3.3
 *
 * Should have been BIOS fixed:
 *	450NX:	errata #19	- DMA hangs on old 450NX
 *	450NX:  errata #20	- DMA hangs on old 450NX
 *	450NX:  errata #25	- Corruption with DMA on old 450NX
 *	ICH3    errata #15      - IDE deadlock under high load
 *				  (BIOS must set dev 31 fn 0 bit 23)
 *	ICH3	errata #18	- Don't use native mode
L
Linus Torvalds 已提交
83 84 85 86 87 88 89 90
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
91
#include <linux/device.h>
L
Linus Torvalds 已提交
92 93
#include <scsi/scsi_host.h>
#include <linux/libata.h>
94
#include <linux/dmi.h>
L
Linus Torvalds 已提交
95 96

#define DRV_NAME	"ata_piix"
J
Jeff Garzik 已提交
97
#define DRV_VERSION	"2.12"
L
Linus Torvalds 已提交
98 99 100 101 102

enum {
	PIIX_IOCFG		= 0x54, /* IDE I/O configuration register */
	ICH5_PMR		= 0x90, /* port mapping register */
	ICH5_PCS		= 0x92,	/* port control and status */
T
Tejun Heo 已提交
103 104 105 106
	PIIX_SIDPR_BAR		= 5,
	PIIX_SIDPR_LEN		= 16,
	PIIX_SIDPR_IDX		= 0,
	PIIX_SIDPR_DATA		= 4,
L
Linus Torvalds 已提交
107

108
	PIIX_FLAG_CHECKINTR	= (1 << 28), /* make sure PCI INTx enabled */
T
Tejun Heo 已提交
109
	PIIX_FLAG_SIDPR		= (1 << 29), /* SATA idx/data pair regs */
L
Linus Torvalds 已提交
110

111 112
	PIIX_PATA_FLAGS		= ATA_FLAG_SLAVE_POSS,
	PIIX_SATA_FLAGS		= ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
T
Tejun Heo 已提交
113

L
Linus Torvalds 已提交
114 115 116
	PIIX_80C_PRI		= (1 << 5) | (1 << 4),
	PIIX_80C_SEC		= (1 << 7) | (1 << 6),

117 118 119 120 121 122 123 124 125
	/* constants for mapping table */
	P0			= 0,  /* port 0 */
	P1			= 1,  /* port 1 */
	P2			= 2,  /* port 2 */
	P3			= 3,  /* port 3 */
	IDE			= -1, /* IDE */
	NA			= -2, /* not avaliable */
	RV			= -3, /* reserved */

126
	PIIX_AHCI_DEVICE	= 6,
127 128 129

	/* host->flags bits */
	PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
L
Linus Torvalds 已提交
130 131
};

132 133 134 135 136 137 138 139 140
enum piix_controller_ids {
	/* controller IDs */
	piix_pata_mwdma,	/* PIIX3 MWDMA only */
	piix_pata_33,		/* PIIX4 at 33Mhz */
	ich_pata_33,		/* ICH up to UDMA 33 only */
	ich_pata_66,		/* ICH up to 66 Mhz */
	ich_pata_100,		/* ICH up to UDMA 100 */
	ich5_sata,
	ich6_sata,
141 142
	ich6m_sata,
	ich8_sata,
143
	ich8_2port_sata,
144 145
	ich8m_apple_sata,	/* locks up on second port enable */
	tolapai_sata,
146 147 148
	piix_pata_vmw,			/* PIIX4 for VMware, spurious DMA_ERR */
};

149 150
struct piix_map_db {
	const u32 mask;
151
	const u16 port_enable;
152 153 154
	const int map[][4];
};

155 156
struct piix_host_priv {
	const int *map;
T
Tejun Heo 已提交
157
	void __iomem *sidpr;
158 159
};

160 161
static int piix_init_one(struct pci_dev *pdev,
			 const struct pci_device_id *ent);
162
static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
163 164 165
static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
A
Alan Cox 已提交
166
static int ich_pata_cable_detect(struct ata_port *ap);
167
static u8 piix_vmw_bmdma_status(struct ata_port *ap);
T
Tejun Heo 已提交
168 169 170 171
static int piix_sidpr_scr_read(struct ata_link *link,
			       unsigned int reg, u32 *val);
static int piix_sidpr_scr_write(struct ata_link *link,
				unsigned int reg, u32 val);
172 173 174 175
#ifdef CONFIG_PM
static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
static int piix_pci_device_resume(struct pci_dev *pdev);
#endif
L
Linus Torvalds 已提交
176 177 178

static unsigned int in_module_init = 1;

179
static const struct pci_device_id piix_pci_tbl[] = {
A
Alan 已提交
180 181
	/* Intel PIIX3 for the 430HX etc */
	{ 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
182 183
	/* VMware ICH4 */
	{ 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208
	/* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
	/* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
	{ 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
	/* Intel PIIX4 */
	{ 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
	/* Intel PIIX4 */
	{ 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
	/* Intel PIIX */
	{ 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
	/* Intel ICH (i810, i815, i840) UDMA 66*/
	{ 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
	/* Intel ICH0 : UDMA 33*/
	{ 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
	/* Intel ICH2M */
	{ 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
	{ 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/*  Intel ICH3M */
	{ 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* Intel ICH3 (E7500/1) UDMA 100 */
	{ 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
	{ 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	{ 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* Intel ICH5 */
209
	{ 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
210 211
	/* C-ICH (i810E2) */
	{ 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
212
	/* ESB (855GME/875P + 6300ESB) UDMA 100  */
213 214 215 216
	{ 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* ICH6 (and 6) (i915) UDMA 100 */
	{ 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* ICH7/7-R (i945, i975) UDMA 100*/
217
	{ 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
218
	{ 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
219 220
	/* ICH8 Mobile PATA Controller */
	{ 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
L
Linus Torvalds 已提交
221 222 223 224 225

	/* NOTE: The following PCI ids must be kept in sync with the
	 * list in drivers/pci/quirks.c.
	 */

226
	/* 82801EB (ICH5) */
L
Linus Torvalds 已提交
227
	{ 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
228
	/* 82801EB (ICH5) */
L
Linus Torvalds 已提交
229
	{ 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
230
	/* 6300ESB (ICH5 variant with broken PCS present bits) */
231
	{ 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
232
	/* 6300ESB pretending RAID */
233
	{ 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
234
	/* 82801FB/FW (ICH6/ICH6W) */
L
Linus Torvalds 已提交
235
	{ 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
236
	/* 82801FR/FRW (ICH6R/ICH6RW) */
237
	{ 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
238 239 240
	/* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
	 * Attach iff the controller is in IDE mode. */
	{ 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
241
	  PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
242
	/* 82801GB/GR/GH (ICH7, identical to ICH6) */
243
	{ 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
244
	/* 2801GBM/GHM (ICH7M, identical to ICH6M) */
245
	{ 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
246
	/* Enterprise Southbridge 2 (631xESB/632xESB) */
247
	{ 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
248
	/* SATA Controller 1 IDE (ICH8) */
249
	{ 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
250
	/* SATA Controller 2 IDE (ICH8) */
T
Tejun Heo 已提交
251
	{ 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
252
	/* Mobile SATA Controller IDE (ICH8M), Apple */
253
	{ 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
T
Tejun Heo 已提交
254
	{ 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
255
	{ 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
T
Tejun Heo 已提交
256 257
	/* Mobile SATA Controller IDE (ICH8M) */
	{ 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
258
	/* SATA Controller IDE (ICH9) */
259
	{ 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
260
	/* SATA Controller IDE (ICH9) */
T
Tejun Heo 已提交
261
	{ 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
262
	/* SATA Controller IDE (ICH9) */
T
Tejun Heo 已提交
263
	{ 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
264
	/* SATA Controller IDE (ICH9M) */
T
Tejun Heo 已提交
265
	{ 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
266
	/* SATA Controller IDE (ICH9M) */
T
Tejun Heo 已提交
267
	{ 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
268
	/* SATA Controller IDE (ICH9M) */
269
	{ 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
270
	/* SATA Controller IDE (Tolapai) */
271
	{ 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
272
	/* SATA Controller IDE (ICH10) */
273
	{ 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
274 275 276
	/* SATA Controller IDE (ICH10) */
	{ 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
	/* SATA Controller IDE (ICH10) */
277
	{ 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
278 279
	/* SATA Controller IDE (ICH10) */
	{ 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
280 281 282
	/* SATA Controller IDE (PCH) */
	{ 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
	/* SATA Controller IDE (PCH) */
283 284
	{ 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
	/* SATA Controller IDE (PCH) */
285 286
	{ 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
	/* SATA Controller IDE (PCH) */
287 288
	{ 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
	/* SATA Controller IDE (PCH) */
289 290 291
	{ 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
	/* SATA Controller IDE (PCH) */
	{ 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
L
Linus Torvalds 已提交
292 293 294 295 296 297 298 299
	{ }	/* terminate list */
};

static struct pci_driver piix_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= piix_pci_tbl,
	.probe			= piix_init_one,
	.remove			= ata_pci_remove_one,
300
#ifdef CONFIG_PM
301 302
	.suspend		= piix_pci_device_suspend,
	.resume			= piix_pci_device_resume,
303
#endif
L
Linus Torvalds 已提交
304 305
};

306
static struct scsi_host_template piix_sht = {
307
	ATA_BMDMA_SHT(DRV_NAME),
L
Linus Torvalds 已提交
308 309
};

310 311 312
static struct ata_port_operations piix_pata_ops = {
	.inherits		= &ata_bmdma_port_ops,
	.cable_detect		= ata_cable_40wire,
L
Linus Torvalds 已提交
313 314
	.set_piomode		= piix_set_piomode,
	.set_dmamode		= piix_set_dmamode,
315
	.prereset		= piix_pata_prereset,
L
Linus Torvalds 已提交
316 317
};

318 319 320
static struct ata_port_operations piix_vmw_ops = {
	.inherits		= &piix_pata_ops,
	.bmdma_status		= piix_vmw_bmdma_status,
321 322
};

323 324 325 326
static struct ata_port_operations ich_pata_ops = {
	.inherits		= &piix_pata_ops,
	.cable_detect		= ich_pata_cable_detect,
	.set_dmamode		= ich_set_dmamode,
L
Linus Torvalds 已提交
327 328
};

329 330
static struct ata_port_operations piix_sata_ops = {
	.inherits		= &ata_bmdma_port_ops,
331 332
};

333 334
static struct ata_port_operations piix_sidpr_sata_ops = {
	.inherits		= &piix_sata_ops,
335
	.hardreset		= sata_std_hardreset,
T
Tejun Heo 已提交
336 337 338 339
	.scr_read		= piix_sidpr_scr_read,
	.scr_write		= piix_sidpr_scr_write,
};

340
static const struct piix_map_db ich5_map_db = {
341
	.mask = 0x7,
342
	.port_enable = 0x3,
343 344 345 346 347 348 349 350 351 352 353 354 355
	.map = {
		/* PM   PS   SM   SS       MAP  */
		{  P0,  NA,  P1,  NA }, /* 000b */
		{  P1,  NA,  P0,  NA }, /* 001b */
		{  RV,  RV,  RV,  RV },
		{  RV,  RV,  RV,  RV },
		{  P0,  P1, IDE, IDE }, /* 100b */
		{  P1,  P0, IDE, IDE }, /* 101b */
		{ IDE, IDE,  P0,  P1 }, /* 110b */
		{ IDE, IDE,  P1,  P0 }, /* 111b */
	},
};

356
static const struct piix_map_db ich6_map_db = {
357
	.mask = 0x3,
358
	.port_enable = 0xf,
359 360
	.map = {
		/* PM   PS   SM   SS       MAP */
T
Tejun Heo 已提交
361
		{  P0,  P2,  P1,  P3 }, /* 00b */
362 363 364 365 366 367
		{ IDE, IDE,  P1,  P3 }, /* 01b */
		{  P0,  P2, IDE, IDE }, /* 10b */
		{  RV,  RV,  RV,  RV },
	},
};

368
static const struct piix_map_db ich6m_map_db = {
369
	.mask = 0x3,
370
	.port_enable = 0x5,
371 372

	/* Map 01b isn't specified in the doc but some notebooks use
373 374
	 * it anyway.  MAP 01b have been spotted on both ICH6M and
	 * ICH7M.
375 376 377
	 */
	.map = {
		/* PM   PS   SM   SS       MAP */
378
		{  P0,  P2,  NA,  NA }, /* 00b */
379 380 381 382 383 384
		{ IDE, IDE,  P1,  P3 }, /* 01b */
		{  P0,  P2, IDE, IDE }, /* 10b */
		{  RV,  RV,  RV,  RV },
	},
};

385 386
static const struct piix_map_db ich8_map_db = {
	.mask = 0x3,
387
	.port_enable = 0xf,
388 389
	.map = {
		/* PM   PS   SM   SS       MAP */
390
		{  P0,  P2,  P1,  P3 }, /* 00b (hardwired when in AHCI) */
391
		{  RV,  RV,  RV,  RV },
T
Tejun Heo 已提交
392
		{  P0,  P2, IDE, IDE }, /* 10b (IDE mode) */
393 394 395 396
		{  RV,  RV,  RV,  RV },
	},
};

T
Tejun Heo 已提交
397
static const struct piix_map_db ich8_2port_map_db = {
J
Jason Gaston 已提交
398 399 400 401 402 403 404 405 406
	.mask = 0x3,
	.port_enable = 0x3,
	.map = {
		/* PM   PS   SM   SS       MAP */
		{  P0,  NA,  P1,  NA }, /* 00b */
		{  RV,  RV,  RV,  RV }, /* 01b */
		{  RV,  RV,  RV,  RV }, /* 10b */
		{  RV,  RV,  RV,  RV },
	},
407 408
};

409 410 411 412 413 414 415 416 417 418 419 420
static const struct piix_map_db ich8m_apple_map_db = {
	.mask = 0x3,
	.port_enable = 0x1,
	.map = {
		/* PM   PS   SM   SS       MAP */
		{  P0,  NA,  NA,  NA }, /* 00b */
		{  RV,  RV,  RV,  RV },
		{  P0,  P2, IDE, IDE }, /* 10b */
		{  RV,  RV,  RV,  RV },
	},
};

T
Tejun Heo 已提交
421
static const struct piix_map_db tolapai_map_db = {
422 423 424 425 426 427 428 429 430 431 432
	.mask = 0x3,
	.port_enable = 0x3,
	.map = {
		/* PM   PS   SM   SS       MAP */
		{  P0,  NA,  P1,  NA }, /* 00b */
		{  RV,  RV,  RV,  RV }, /* 01b */
		{  RV,  RV,  RV,  RV }, /* 10b */
		{  RV,  RV,  RV,  RV },
	},
};

433 434 435
static const struct piix_map_db *piix_map_db_table[] = {
	[ich5_sata]		= &ich5_map_db,
	[ich6_sata]		= &ich6_map_db,
436 437
	[ich6m_sata]		= &ich6m_map_db,
	[ich8_sata]		= &ich8_map_db,
T
Tejun Heo 已提交
438
	[ich8_2port_sata]	= &ich8_2port_map_db,
439 440
	[ich8m_apple_sata]	= &ich8m_apple_map_db,
	[tolapai_sata]		= &tolapai_map_db,
441 442
};

L
Linus Torvalds 已提交
443
static struct ata_port_info piix_port_info[] = {
T
Tejun Heo 已提交
444 445 446 447 448 449 450 451
	[piix_pata_mwdma] = 	/* PIIX3 MWDMA only */
	{
		.flags		= PIIX_PATA_FLAGS,
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
		.port_ops	= &piix_pata_ops,
	},

452
	[piix_pata_33] =	/* PIIX4 at 33MHz */
453
	{
T
Tejun Heo 已提交
454
		.flags		= PIIX_PATA_FLAGS,
455
		.pio_mask	= 0x1f,	/* pio0-4 */
456
		.mwdma_mask	= 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
457 458 459 460
		.udma_mask	= ATA_UDMA_MASK_40C,
		.port_ops	= &piix_pata_ops,
	},

461
	[ich_pata_33] = 	/* ICH0 - ICH at 33Mhz*/
462
	{
T
Tejun Heo 已提交
463
		.flags		= PIIX_PATA_FLAGS,
464 465 466 467 468
		.pio_mask 	= 0x1f,	/* pio 0-4 */
		.mwdma_mask	= 0x06, /* Check: maybe 0x07  */
		.udma_mask	= ATA_UDMA2, /* UDMA33 */
		.port_ops	= &ich_pata_ops,
	},
469 470

	[ich_pata_66] = 	/* ICH controllers up to 66MHz */
L
Linus Torvalds 已提交
471
	{
T
Tejun Heo 已提交
472
		.flags		= PIIX_PATA_FLAGS,
473 474 475 476 477
		.pio_mask 	= 0x1f,	/* pio 0-4 */
		.mwdma_mask	= 0x06, /* MWDMA0 is broken on chip */
		.udma_mask	= ATA_UDMA4,
		.port_ops	= &ich_pata_ops,
	},
478

479
	[ich_pata_100] =
480
	{
T
Tejun Heo 已提交
481
		.flags		= PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
L
Linus Torvalds 已提交
482 483
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x06, /* mwdma1-2 */
484 485
		.udma_mask	= ATA_UDMA5, /* udma0-5 */
		.port_ops	= &ich_pata_ops,
L
Linus Torvalds 已提交
486 487
	},

488
	[ich5_sata] =
L
Linus Torvalds 已提交
489
	{
490
		.flags		= PIIX_SATA_FLAGS,
L
Linus Torvalds 已提交
491 492
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x07, /* mwdma0-2 */
493
		.udma_mask	= ATA_UDMA6,
L
Linus Torvalds 已提交
494 495 496
		.port_ops	= &piix_sata_ops,
	},

497
	[ich6_sata] =
L
Linus Torvalds 已提交
498
	{
499
		.flags		= PIIX_SATA_FLAGS,
L
Linus Torvalds 已提交
500 501
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x07, /* mwdma0-2 */
502
		.udma_mask	= ATA_UDMA6,
L
Linus Torvalds 已提交
503 504 505
		.port_ops	= &piix_sata_ops,
	},

506
	[ich6m_sata] =
507
	{
508
		.flags		= PIIX_SATA_FLAGS,
509 510
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x07, /* mwdma0-2 */
511
		.udma_mask	= ATA_UDMA6,
512 513
		.port_ops	= &piix_sata_ops,
	},
514

515
	[ich8_sata] =
516
	{
517
		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
518 519
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x07, /* mwdma0-2 */
520
		.udma_mask	= ATA_UDMA6,
521 522
		.port_ops	= &piix_sata_ops,
	},
523

T
Tejun Heo 已提交
524
	[ich8_2port_sata] =
525
	{
526
		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
527 528 529 530 531
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x07, /* mwdma0-2 */
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &piix_sata_ops,
	},
532

533
	[tolapai_sata] =
534
	{
535
		.flags		= PIIX_SATA_FLAGS,
536 537 538 539 540
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x07, /* mwdma0-2 */
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &piix_sata_ops,
	},
541

542
	[ich8m_apple_sata] =
543
	{
T
Tejun Heo 已提交
544
		.flags		= PIIX_SATA_FLAGS,
545 546 547 548 549 550
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x07, /* mwdma0-2 */
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &piix_sata_ops,
	},

551 552 553 554 555 556 557 558 559
	[piix_pata_vmw] =
	{
		.flags		= PIIX_PATA_FLAGS,
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
		.udma_mask	= ATA_UDMA_MASK_40C,
		.port_ops	= &piix_vmw_ops,
	},

L
Linus Torvalds 已提交
560 561 562 563 564 565 566 567 568 569 570 571 572
};

static struct pci_bits piix_enable_bits[] = {
	{ 0x41U, 1U, 0x80UL, 0x80UL },	/* port 0 */
	{ 0x43U, 1U, 0x80UL, 0x80UL },	/* port 1 */
};

MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
MODULE_VERSION(DRV_VERSION);

573 574 575 576 577 578 579 580 581 582 583 584 585
struct ich_laptop {
	u16 device;
	u16 subvendor;
	u16 subdevice;
};

/*
 *	List of laptops that use short cables rather than 80 wire
 */

static const struct ich_laptop ich_laptop[] = {
	/* devid, subvendor, subdev */
	{ 0x27DF, 0x0005, 0x0280 },	/* ICH7 on Acer 5602WLMi */
586
	{ 0x27DF, 0x1025, 0x0102 },	/* ICH7 on Acer 5602aWLMi */
587
	{ 0x27DF, 0x1025, 0x0110 },	/* ICH7 on Acer 3682WLMi */
588
	{ 0x27DF, 0x1043, 0x1267 },	/* ICH7 on Asus W5F */
589
	{ 0x27DF, 0x103C, 0x30A1 },	/* ICH7 on HP Compaq nc2400 */
590
	{ 0x27DF, 0x1071, 0xD221 },	/* ICH7 on Hercules EC-900 */
591
	{ 0x24CA, 0x1025, 0x0061 },	/* ICH4 on ACER Aspire 2023WLMi */
592 593
	{ 0x24CA, 0x1025, 0x003d },	/* ICH4 on ACER TM290 */
	{ 0x266F, 0x1025, 0x0066 },	/* ICH6 on ACER Aspire 1694WLMi */
594
	{ 0x2653, 0x1043, 0x82D8 },	/* ICH6M on Asus Eee 701 */
595 596 597 598
	/* end marker */
	{ 0, }
};

L
Linus Torvalds 已提交
599
/**
A
Alan Cox 已提交
600
 *	ich_pata_cable_detect - Probe host controller cable detect info
L
Linus Torvalds 已提交
601 602 603 604 605 606 607 608
 *	@ap: Port for which cable detect info is desired
 *
 *	Read 80c cable indicator from ATA PCI device's PCI config
 *	register.  This register is normally set by firmware (BIOS).
 *
 *	LOCKING:
 *	None (inherited from caller).
 */
609

A
Alan Cox 已提交
610
static int ich_pata_cable_detect(struct ata_port *ap)
L
Linus Torvalds 已提交
611
{
J
Jeff Garzik 已提交
612
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
613
	const struct ich_laptop *lap = &ich_laptop[0];
L
Linus Torvalds 已提交
614 615
	u8 tmp, mask;

616 617 618 619
	/* Check for specials - Acer Aspire 5602WLMi */
	while (lap->device) {
		if (lap->device == pdev->device &&
		    lap->subvendor == pdev->subsystem_vendor &&
620
		    lap->subdevice == pdev->subsystem_device)
A
Alan Cox 已提交
621
			return ATA_CBL_PATA40_SHORT;
622

623 624 625
		lap++;
	}

L
Linus Torvalds 已提交
626
	/* check BIOS cable detect results */
627
	mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
L
Linus Torvalds 已提交
628 629
	pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
	if ((tmp & mask) == 0)
A
Alan Cox 已提交
630 631
		return ATA_CBL_PATA40;
	return ATA_CBL_PATA80;
L
Linus Torvalds 已提交
632 633 634
}

/**
635
 *	piix_pata_prereset - prereset for PATA host controller
T
Tejun Heo 已提交
636
 *	@link: Target link
637
 *	@deadline: deadline jiffies for the operation
L
Linus Torvalds 已提交
638
 *
639 640 641
 *	LOCKING:
 *	None (inherited from caller).
 */
T
Tejun Heo 已提交
642
static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
L
Linus Torvalds 已提交
643
{
T
Tejun Heo 已提交
644
	struct ata_port *ap = link->ap;
J
Jeff Garzik 已提交
645
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
L
Linus Torvalds 已提交
646

647 648
	if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
		return -ENOENT;
T
Tejun Heo 已提交
649
	return ata_sff_prereset(link, deadline);
650 651
}

L
Linus Torvalds 已提交
652 653 654 655 656 657 658 659 660 661 662
/**
 *	piix_set_piomode - Initialize host controller PATA PIO timings
 *	@ap: Port whose timings we are configuring
 *	@adev: um
 *
 *	Set PIO mode for device, in host controller PCI config space.
 *
 *	LOCKING:
 *	None (inherited from caller).
 */

663
static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
L
Linus Torvalds 已提交
664 665
{
	unsigned int pio	= adev->pio_mode - XFER_PIO_0;
J
Jeff Garzik 已提交
666
	struct pci_dev *dev	= to_pci_dev(ap->host->dev);
L
Linus Torvalds 已提交
667
	unsigned int is_slave	= (adev->devno != 0);
668
	unsigned int master_port= ap->port_no ? 0x42 : 0x40;
L
Linus Torvalds 已提交
669 670 671
	unsigned int slave_port	= 0x44;
	u16 master_data;
	u8 slave_data;
672 673
	u8 udma_enable;
	int control = 0;
674

675 676 677 678
	/*
	 *	See Intel Document 298600-004 for the timing programing rules
	 *	for ICH controllers.
	 */
L
Linus Torvalds 已提交
679 680 681 682 683 684 685 686

	static const	 /* ISP  RTC */
	u8 timings[][2]	= { { 0, 0 },
			    { 0, 0 },
			    { 1, 0 },
			    { 2, 1 },
			    { 2, 3 }, };

687 688 689 690 691
	if (pio >= 2)
		control |= 1;	/* TIME1 enable */
	if (ata_pio_need_iordy(adev))
		control |= 2;	/* IE enable */

692
	/* Intel specifies that the PPE functionality is for disk only */
693 694 695
	if (adev->class == ATA_DEV_ATA)
		control |= 4;	/* PPE enable */

T
Tejun Heo 已提交
696 697 698 699
	/* PIO configuration clears DTE unconditionally.  It will be
	 * programmed in set_dmamode which is guaranteed to be called
	 * after set_piomode if any DMA mode is available.
	 */
L
Linus Torvalds 已提交
700 701
	pci_read_config_word(dev, master_port, &master_data);
	if (is_slave) {
T
Tejun Heo 已提交
702 703
		/* clear TIME1|IE1|PPE1|DTE1 */
		master_data &= 0xff0f;
J
Joe Perches 已提交
704
		/* Enable SITRE (separate slave timing register) */
L
Linus Torvalds 已提交
705
		master_data |= 0x4000;
706 707
		/* enable PPE1, IE1 and TIME1 as needed */
		master_data |= (control << 4);
L
Linus Torvalds 已提交
708
		pci_read_config_byte(dev, slave_port, &slave_data);
709
		slave_data &= (ap->port_no ? 0x0f : 0xf0);
710
		/* Load the timing nibble for this slave */
T
Tejun Heo 已提交
711 712
		slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
						<< (ap->port_no ? 4 : 0);
L
Linus Torvalds 已提交
713
	} else {
T
Tejun Heo 已提交
714 715
		/* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
		master_data &= 0xccf0;
716 717
		/* Enable PPE, IE and TIME as appropriate */
		master_data |= control;
T
Tejun Heo 已提交
718
		/* load ISP and RCT */
L
Linus Torvalds 已提交
719 720 721 722 723 724 725
		master_data |=
			(timings[pio][0] << 12) |
			(timings[pio][1] << 8);
	}
	pci_write_config_word(dev, master_port, master_data);
	if (is_slave)
		pci_write_config_byte(dev, slave_port, slave_data);
726 727 728

	/* Ensure the UDMA bit is off - it will be turned back on if
	   UDMA is selected */
729

730 731 732 733 734
	if (ap->udma_mask) {
		pci_read_config_byte(dev, 0x48, &udma_enable);
		udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
		pci_write_config_byte(dev, 0x48, udma_enable);
	}
L
Linus Torvalds 已提交
735 736 737
}

/**
738
 *	do_pata_set_dmamode - Initialize host controller PATA PIO timings
L
Linus Torvalds 已提交
739
 *	@ap: Port whose timings we are configuring
740
 *	@adev: Drive in question
H
Henne 已提交
741
 *	@isich: set if the chip is an ICH device
L
Linus Torvalds 已提交
742 743 744 745 746 747 748
 *
 *	Set UDMA mode for device, in host controller PCI config space.
 *
 *	LOCKING:
 *	None (inherited from caller).
 */

749
static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
L
Linus Torvalds 已提交
750
{
J
Jeff Garzik 已提交
751
	struct pci_dev *dev	= to_pci_dev(ap->host->dev);
752 753 754 755
	u8 master_port		= ap->port_no ? 0x42 : 0x40;
	u16 master_data;
	u8 speed		= adev->dma_mode;
	int devid		= adev->devno + 2 * ap->port_no;
A
Andrew Morton 已提交
756
	u8 udma_enable		= 0;
757

758 759 760 761 762 763 764 765
	static const	 /* ISP  RTC */
	u8 timings[][2]	= { { 0, 0 },
			    { 0, 0 },
			    { 1, 0 },
			    { 2, 1 },
			    { 2, 3 }, };

	pci_read_config_word(dev, master_port, &master_data);
A
Alan 已提交
766 767
	if (ap->udma_mask)
		pci_read_config_byte(dev, 0x48, &udma_enable);
L
Linus Torvalds 已提交
768 769

	if (speed >= XFER_UDMA_0) {
770 771 772 773
		unsigned int udma = adev->dma_mode - XFER_UDMA_0;
		u16 udma_timing;
		u16 ideconf;
		int u_clock, u_speed;
774

775
		/*
776
		 * UDMA is handled by a combination of clock switching and
777 778
		 * selection of dividers
		 *
779
		 * Handy rule: Odd modes are UDMATIMx 01, even are 02
780
		 *	       except UDMA0 which is 00
781 782 783 784 785 786 787 788
		 */
		u_speed = min(2 - (udma & 1), udma);
		if (udma == 5)
			u_clock = 0x1000;	/* 100Mhz */
		else if (udma > 2)
			u_clock = 1;		/* 66Mhz */
		else
			u_clock = 0;		/* 33Mhz */
789

790
		udma_enable |= (1 << devid);
791

792 793 794 795 796 797
		/* Load the CT/RP selection */
		pci_read_config_word(dev, 0x4A, &udma_timing);
		udma_timing &= ~(3 << (4 * devid));
		udma_timing |= u_speed << (4 * devid);
		pci_write_config_word(dev, 0x4A, udma_timing);

798
		if (isich) {
799 800 801 802 803 804 805
			/* Select a 33/66/100Mhz clock */
			pci_read_config_word(dev, 0x54, &ideconf);
			ideconf &= ~(0x1001 << devid);
			ideconf |= u_clock << devid;
			/* For ICH or later we should set bit 10 for better
			   performance (WR_PingPong_En) */
			pci_write_config_word(dev, 0x54, ideconf);
L
Linus Torvalds 已提交
806 807
		}
	} else {
808 809 810 811 812 813 814 815 816 817 818 819
		/*
		 * MWDMA is driven by the PIO timings. We must also enable
		 * IORDY unconditionally along with TIME1. PPE has already
		 * been set when the PIO timing was set.
		 */
		unsigned int mwdma	= adev->dma_mode - XFER_MW_DMA_0;
		unsigned int control;
		u8 slave_data;
		const unsigned int needed_pio[3] = {
			XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
		};
		int pio = needed_pio[mwdma] - XFER_PIO_0;
820

821
		control = 3;	/* IORDY|TIME1 */
822

823 824
		/* If the drive MWDMA is faster than it can do PIO then
		   we must force PIO into PIO0 */
825

826 827 828 829 830 831 832 833
		if (adev->pio_mode < needed_pio[mwdma])
			/* Enable DMA timing only */
			control |= 8;	/* PIO cycles in PIO0 */

		if (adev->devno) {	/* Slave */
			master_data &= 0xFF4F;  /* Mask out IORDY|TIME1|DMAONLY */
			master_data |= control << 4;
			pci_read_config_byte(dev, 0x44, &slave_data);
T
Tejun Heo 已提交
834
			slave_data &= (ap->port_no ? 0x0f : 0xf0);
835 836 837 838
			/* Load the matching timing */
			slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
			pci_write_config_byte(dev, 0x44, slave_data);
		} else { 	/* Master */
839
			master_data &= 0xCCF4;	/* Mask out IORDY|TIME1|DMAONLY
840 841 842 843 844 845
						   and master timing bits */
			master_data |= control;
			master_data |=
				(timings[pio][0] << 12) |
				(timings[pio][1] << 8);
		}
T
Tejun Heo 已提交
846 847 848 849 850

		if (ap->udma_mask) {
			udma_enable &= ~(1 << devid);
			pci_write_config_word(dev, master_port, master_data);
		}
L
Linus Torvalds 已提交
851
	}
852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867
	/* Don't scribble on 0x48 if the controller does not support UDMA */
	if (ap->udma_mask)
		pci_write_config_byte(dev, 0x48, udma_enable);
}

/**
 *	piix_set_dmamode - Initialize host controller PATA DMA timings
 *	@ap: Port whose timings we are configuring
 *	@adev: um
 *
 *	Set MW/UDMA mode for device, in host controller PCI config space.
 *
 *	LOCKING:
 *	None (inherited from caller).
 */

868
static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
869 870 871 872 873 874 875 876 877 878 879 880 881 882 883
{
	do_pata_set_dmamode(ap, adev, 0);
}

/**
 *	ich_set_dmamode - Initialize host controller PATA DMA timings
 *	@ap: Port whose timings we are configuring
 *	@adev: um
 *
 *	Set MW/UDMA mode for device, in host controller PCI config space.
 *
 *	LOCKING:
 *	None (inherited from caller).
 */

884
static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
885 886
{
	do_pata_set_dmamode(ap, adev, 1);
L
Linus Torvalds 已提交
887 888
}

T
Tejun Heo 已提交
889 890 891 892
/*
 * Serial ATA Index/Data Pair Superset Registers access
 *
 * Beginning from ICH8, there's a sane way to access SCRs using index
893 894 895
 * and data register pair located at BAR5 which means that we have
 * separate SCRs for master and slave.  This is handled using libata
 * slave_link facility.
T
Tejun Heo 已提交
896 897 898 899 900 901 902
 */
static const int piix_sidx_map[] = {
	[SCR_STATUS]	= 0,
	[SCR_ERROR]	= 2,
	[SCR_CONTROL]	= 1,
};

903
static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
T
Tejun Heo 已提交
904
{
905
	struct ata_port *ap = link->ap;
T
Tejun Heo 已提交
906 907
	struct piix_host_priv *hpriv = ap->host->private_data;

908
	iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
T
Tejun Heo 已提交
909 910 911
		  hpriv->sidpr + PIIX_SIDPR_IDX);
}

T
Tejun Heo 已提交
912 913
static int piix_sidpr_scr_read(struct ata_link *link,
			       unsigned int reg, u32 *val)
T
Tejun Heo 已提交
914
{
915
	struct piix_host_priv *hpriv = link->ap->host->private_data;
T
Tejun Heo 已提交
916 917 918 919

	if (reg >= ARRAY_SIZE(piix_sidx_map))
		return -EINVAL;

920 921
	piix_sidpr_sel(link, reg);
	*val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
T
Tejun Heo 已提交
922 923 924
	return 0;
}

T
Tejun Heo 已提交
925 926
static int piix_sidpr_scr_write(struct ata_link *link,
				unsigned int reg, u32 val)
T
Tejun Heo 已提交
927
{
928
	struct piix_host_priv *hpriv = link->ap->host->private_data;
T
Tejun Heo 已提交
929

T
Tejun Heo 已提交
930 931 932
	if (reg >= ARRAY_SIZE(piix_sidx_map))
		return -EINVAL;

933 934
	piix_sidpr_sel(link, reg);
	iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
T
Tejun Heo 已提交
935 936 937
	return 0;
}

938
#ifdef CONFIG_PM
939 940
static int piix_broken_suspend(void)
{
941
	static const struct dmi_system_id sysids[] = {
942 943 944 945 946 947 948
		{
			.ident = "TECRA M3",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
			},
		},
949 950 951 952 953 954 955
		{
			.ident = "TECRA M3",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
			},
		},
956 957 958 959 960 961 962
		{
			.ident = "TECRA M4",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
			},
		},
963 964 965 966 967 968 969
		{
			.ident = "TECRA M4",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
			},
		},
970 971 972 973 974 975
		{
			.ident = "TECRA M5",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
			},
976
		},
977 978 979 980 981 982 983
		{
			.ident = "TECRA M6",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
			},
		},
984 985 986 987 988 989 990
		{
			.ident = "TECRA M7",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
			},
		},
991 992 993 994 995 996 997
		{
			.ident = "TECRA A8",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
			},
		},
998 999 1000 1001 1002 1003 1004
		{
			.ident = "Satellite R20",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
			},
		},
1005 1006 1007 1008 1009 1010 1011
		{
			.ident = "Satellite R25",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
			},
		},
1012 1013 1014 1015 1016 1017 1018
		{
			.ident = "Satellite U200",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
			},
		},
1019 1020 1021 1022 1023 1024 1025
		{
			.ident = "Satellite U200",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
			},
		},
1026 1027 1028 1029 1030 1031 1032
		{
			.ident = "Satellite Pro U200",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
			},
		},
1033 1034 1035 1036 1037 1038
		{
			.ident = "Satellite U205",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
			},
1039
		},
1040 1041 1042 1043 1044 1045 1046
		{
			.ident = "SATELLITE U205",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
			},
		},
1047 1048 1049 1050 1051 1052
		{
			.ident = "Portege M500",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
			},
1053
		},
1054 1055

		{ }	/* terminate list */
1056
	};
1057 1058 1059 1060
	static const char *oemstrs[] = {
		"Tecra M3,",
	};
	int i;
1061 1062 1063 1064

	if (dmi_check_system(sysids))
		return 1;

1065 1066 1067 1068
	for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
		if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
			return 1;

1069 1070 1071 1072 1073 1074
	/* TECRA M4 sometimes forgets its identify and reports bogus
	 * DMI information.  As the bogus information is a bit
	 * generic, match as many entries as possible.  This manual
	 * matching is necessary because dmi_system_id.matches is
	 * limited to four entries.
	 */
1075 1076 1077 1078 1079 1080 1081 1082
	if (dmi_get_system_info(DMI_SYS_VENDOR) &&
	    dmi_get_system_info(DMI_PRODUCT_NAME) &&
	    dmi_get_system_info(DMI_PRODUCT_VERSION) &&
	    dmi_get_system_info(DMI_PRODUCT_SERIAL) &&
	    dmi_get_system_info(DMI_BOARD_VENDOR) &&
	    dmi_get_system_info(DMI_BOARD_NAME) &&
	    dmi_get_system_info(DMI_BOARD_VERSION) &&
	    !strcmp(dmi_get_system_info(DMI_SYS_VENDOR), "TOSHIBA") &&
1083 1084 1085 1086 1087 1088 1089 1090
	    !strcmp(dmi_get_system_info(DMI_PRODUCT_NAME), "000000") &&
	    !strcmp(dmi_get_system_info(DMI_PRODUCT_VERSION), "000000") &&
	    !strcmp(dmi_get_system_info(DMI_PRODUCT_SERIAL), "000000") &&
	    !strcmp(dmi_get_system_info(DMI_BOARD_VENDOR), "TOSHIBA") &&
	    !strcmp(dmi_get_system_info(DMI_BOARD_NAME), "Portable PC") &&
	    !strcmp(dmi_get_system_info(DMI_BOARD_VERSION), "Version A0"))
		return 1;

1091 1092
	return 0;
}
1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108

static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
{
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
	unsigned long flags;
	int rc = 0;

	rc = ata_host_suspend(host, mesg);
	if (rc)
		return rc;

	/* Some braindamaged ACPI suspend implementations expect the
	 * controller to be awake on entry; otherwise, it burns cpu
	 * cycles and power trying to do something to the sleeping
	 * beauty.
	 */
1109
	if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143
		pci_save_state(pdev);

		/* mark its power state as "unknown", since we don't
		 * know if e.g. the BIOS will change its device state
		 * when we suspend.
		 */
		if (pdev->current_state == PCI_D0)
			pdev->current_state = PCI_UNKNOWN;

		/* tell resume that it's waking up from broken suspend */
		spin_lock_irqsave(&host->lock, flags);
		host->flags |= PIIX_HOST_BROKEN_SUSPEND;
		spin_unlock_irqrestore(&host->lock, flags);
	} else
		ata_pci_device_do_suspend(pdev, mesg);

	return 0;
}

static int piix_pci_device_resume(struct pci_dev *pdev)
{
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
	unsigned long flags;
	int rc;

	if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
		spin_lock_irqsave(&host->lock, flags);
		host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
		spin_unlock_irqrestore(&host->lock, flags);

		pci_set_power_state(pdev, PCI_D0);
		pci_restore_state(pdev);

		/* PCI device wasn't disabled during suspend.  Use
1144 1145
		 * pci_reenable_device() to avoid affecting the enable
		 * count.
1146
		 */
1147
		rc = pci_reenable_device(pdev);
1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160
		if (rc)
			dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
				   "device after resume (%d)\n", rc);
	} else
		rc = ata_pci_device_do_resume(pdev);

	if (rc == 0)
		ata_host_resume(host);

	return rc;
}
#endif

1161 1162 1163 1164 1165
static u8 piix_vmw_bmdma_status(struct ata_port *ap)
{
	return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
}

L
Linus Torvalds 已提交
1166 1167 1168 1169 1170
#define AHCI_PCI_BAR 5
#define AHCI_GLOBAL_CTL 0x04
#define AHCI_ENABLE (1 << 31)
static int piix_disable_ahci(struct pci_dev *pdev)
{
1171
	void __iomem *mmio;
L
Linus Torvalds 已提交
1172 1173 1174 1175 1176 1177 1178
	u32 tmp;
	int rc = 0;

	/* BUG: pci_enable_device has not yet been called.  This
	 * works because this device is usually set up by BIOS.
	 */

1179 1180
	if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
	    !pci_resource_len(pdev, AHCI_PCI_BAR))
L
Linus Torvalds 已提交
1181
		return 0;
1182

1183
	mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
L
Linus Torvalds 已提交
1184 1185
	if (!mmio)
		return -ENOMEM;
1186

1187
	tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
L
Linus Torvalds 已提交
1188 1189
	if (tmp & AHCI_ENABLE) {
		tmp &= ~AHCI_ENABLE;
1190
		iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
L
Linus Torvalds 已提交
1191

1192
		tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
L
Linus Torvalds 已提交
1193 1194 1195
		if (tmp & AHCI_ENABLE)
			rc = -EIO;
	}
1196

1197
	pci_iounmap(pdev, mmio);
L
Linus Torvalds 已提交
1198 1199 1200
	return rc;
}

A
Alan Cox 已提交
1201 1202
/**
 *	piix_check_450nx_errata	-	Check for problem 450NX setup
1203
 *	@ata_dev: the PCI device to check
1204
 *
A
Alan Cox 已提交
1205 1206 1207 1208 1209 1210 1211 1212 1213
 *	Check for the present of 450NX errata #19 and errata #25. If
 *	they are found return an error code so we can turn off DMA
 */

static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
{
	struct pci_dev *pdev = NULL;
	u16 cfg;
	int no_piix_dma = 0;
1214

1215
	while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
A
Alan Cox 已提交
1216 1217 1218 1219
		/* Look for 450NX PXB. Check for problem configurations
		   A PCI quirk checks bit 6 already */
		pci_read_config_word(pdev, 0x41, &cfg);
		/* Only on the original revision: IDE DMA can hang */
1220
		if (pdev->revision == 0x00)
A
Alan Cox 已提交
1221 1222
			no_piix_dma = 1;
		/* On all revisions below 5 PXB bus lock must be disabled for IDE */
1223
		else if (cfg & (1<<14) && pdev->revision < 5)
A
Alan Cox 已提交
1224 1225
			no_piix_dma = 2;
	}
A
Alan Cox 已提交
1226
	if (no_piix_dma)
A
Alan Cox 已提交
1227
		dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
A
Alan Cox 已提交
1228
	if (no_piix_dma == 2)
A
Alan Cox 已提交
1229 1230
		dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
	return no_piix_dma;
1231
}
A
Alan Cox 已提交
1232

1233
static void __devinit piix_init_pcs(struct ata_host *host,
1234 1235
				    const struct piix_map_db *map_db)
{
1236
	struct pci_dev *pdev = to_pci_dev(host->dev);
1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249
	u16 pcs, new_pcs;

	pci_read_config_word(pdev, ICH5_PCS, &pcs);

	new_pcs = pcs | map_db->port_enable;

	if (new_pcs != pcs) {
		DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
		pci_write_config_word(pdev, ICH5_PCS, new_pcs);
		msleep(150);
	}
}

1250 1251 1252
static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
					       struct ata_port_info *pinfo,
					       const struct piix_map_db *map_db)
1253
{
A
Al Viro 已提交
1254
	const int *map;
1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275
	int i, invalid_map = 0;
	u8 map_value;

	pci_read_config_byte(pdev, ICH5_PMR, &map_value);

	map = map_db->map[map_value & map_db->mask];

	dev_printk(KERN_INFO, &pdev->dev, "MAP [");
	for (i = 0; i < 4; i++) {
		switch (map[i]) {
		case RV:
			invalid_map = 1;
			printk(" XX");
			break;

		case NA:
			printk(" --");
			break;

		case IDE:
			WARN_ON((i & 1) || map[i + 1] != IDE);
1276
			pinfo[i / 2] = piix_port_info[ich_pata_100];
1277 1278 1279 1280 1281 1282 1283
			i++;
			printk(" IDE IDE");
			break;

		default:
			printk(" P%d", map[i]);
			if (i & 1)
J
Jeff Garzik 已提交
1284
				pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
1285 1286 1287 1288 1289 1290 1291 1292 1293
			break;
		}
	}
	printk(" ]\n");

	if (invalid_map)
		dev_printk(KERN_ERR, &pdev->dev,
			   "invalid MAP value %u\n", map_value);

1294
	return map;
1295 1296
}

1297
static int __devinit piix_init_sidpr(struct ata_host *host)
T
Tejun Heo 已提交
1298 1299 1300
{
	struct pci_dev *pdev = to_pci_dev(host->dev);
	struct piix_host_priv *hpriv = host->private_data;
1301
	struct ata_link *link0 = &host->ports[0]->link;
1302
	u32 scontrol;
1303
	int i, rc;
T
Tejun Heo 已提交
1304 1305 1306 1307

	/* check for availability */
	for (i = 0; i < 4; i++)
		if (hpriv->map[i] == IDE)
1308
			return 0;
T
Tejun Heo 已提交
1309 1310

	if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
1311
		return 0;
T
Tejun Heo 已提交
1312 1313 1314

	if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
	    pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
1315
		return 0;
T
Tejun Heo 已提交
1316 1317

	if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
1318
		return 0;
T
Tejun Heo 已提交
1319 1320

	hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
1321 1322 1323 1324 1325

	/* SCR access via SIDPR doesn't work on some configurations.
	 * Give it a test drive by inhibiting power save modes which
	 * we'll do anyway.
	 */
1326
	piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
1327 1328 1329 1330 1331 1332 1333

	/* if IPM is already 3, SCR access is probably working.  Don't
	 * un-inhibit power save modes as BIOS might have inhibited
	 * them for a reason.
	 */
	if ((scontrol & 0xf00) != 0x300) {
		scontrol |= 0x300;
1334 1335
		piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
		piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
1336 1337 1338 1339

		if ((scontrol & 0xf00) != 0x300) {
			dev_printk(KERN_INFO, host->dev, "SCR access via "
				   "SIDPR is available but doesn't work\n");
1340
			return 0;
1341 1342 1343
		}
	}

1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357
	/* okay, SCRs available, set ops and ask libata for slave_link */
	for (i = 0; i < 2; i++) {
		struct ata_port *ap = host->ports[i];

		ap->ops = &piix_sidpr_sata_ops;

		if (ap->flags & ATA_FLAG_SLAVE_POSS) {
			rc = ata_slave_link_init(ap);
			if (rc)
				return rc;
		}
	}

	return 0;
T
Tejun Heo 已提交
1358 1359
}

1360 1361
static void piix_iocfg_bit18_quirk(struct pci_dev *pdev)
{
1362
	static const struct dmi_system_id sysids[] = {
1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373
		{
			/* Clevo M570U sets IOCFG bit 18 if the cdrom
			 * isn't used to boot the system which
			 * disables the channel.
			 */
			.ident = "M570U",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
				DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
			},
		},
1374 1375

		{ }	/* terminate list */
1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394
	};
	u32 iocfg;

	if (!dmi_check_system(sysids))
		return;

	/* The datasheet says that bit 18 is NOOP but certain systems
	 * seem to use it to disable a channel.  Clear the bit on the
	 * affected systems.
	 */
	pci_read_config_dword(pdev, PIIX_IOCFG, &iocfg);
	if (iocfg & (1 << 18)) {
		dev_printk(KERN_INFO, &pdev->dev,
			   "applying IOCFG bit18 quirk\n");
		iocfg &= ~(1 << 18);
		pci_write_config_dword(pdev, PIIX_IOCFG, iocfg);
	}
}

L
Linus Torvalds 已提交
1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409
/**
 *	piix_init_one - Register PIIX ATA PCI device with kernel services
 *	@pdev: PCI device to register
 *	@ent: Entry in piix_pci_tbl matching with @pdev
 *
 *	Called from kernel PCI layer.  We probe for combined mode (sigh),
 *	and then hand over control to libata, for it to do the rest.
 *
 *	LOCKING:
 *	Inherited from PCI layer (may sleep).
 *
 *	RETURNS:
 *	Zero on success, or -ERRNO value.
 */

1410 1411
static int __devinit piix_init_one(struct pci_dev *pdev,
				   const struct pci_device_id *ent)
L
Linus Torvalds 已提交
1412 1413
{
	static int printed_version;
1414
	struct device *dev = &pdev->dev;
1415
	struct ata_port_info port_info[2];
T
Tejun Heo 已提交
1416
	const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
J
Jeff Garzik 已提交
1417
	unsigned long port_flags;
1418 1419 1420
	struct ata_host *host;
	struct piix_host_priv *hpriv;
	int rc;
L
Linus Torvalds 已提交
1421 1422

	if (!printed_version++)
1423 1424
		dev_printk(KERN_DEBUG, &pdev->dev,
			   "version " DRV_VERSION "\n");
L
Linus Torvalds 已提交
1425 1426 1427 1428 1429

	/* no hotplugging support (FIXME) */
	if (!in_module_init)
		return -ENODEV;

1430 1431 1432 1433 1434 1435 1436 1437 1438 1439
	port_info[0] = piix_port_info[ent->driver_data];
	port_info[1] = piix_port_info[ent->driver_data];

	port_flags = port_info[0].flags;

	/* enable device and prepare host */
	rc = pcim_enable_device(pdev);
	if (rc)
		return rc;

1440 1441 1442 1443 1444
	/* ICH6R may be driven by either ata_piix or ahci driver
	 * regardless of BIOS configuration.  Make sure AHCI mode is
	 * off.
	 */
	if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
1445
		rc = piix_disable_ahci(pdev);
1446 1447 1448 1449
		if (rc)
			return rc;
	}

1450
	/* SATA map init can change port_info, do it before prepping host */
1451
	hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1452 1453 1454
	if (!hpriv)
		return -ENOMEM;

1455 1456 1457
	if (port_flags & ATA_FLAG_SATA)
		hpriv->map = piix_init_sata_map(pdev, port_info,
					piix_map_db_table[ent->driver_data]);
L
Linus Torvalds 已提交
1458

T
Tejun Heo 已提交
1459
	rc = ata_pci_sff_prepare_host(pdev, ppi, &host);
1460 1461 1462
	if (rc)
		return rc;
	host->private_data = hpriv;
1463

1464
	/* initialize controller */
T
Tejun Heo 已提交
1465
	if (port_flags & ATA_FLAG_SATA) {
1466
		piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
1467 1468 1469
		rc = piix_init_sidpr(host);
		if (rc)
			return rc;
T
Tejun Heo 已提交
1470
	}
L
Linus Torvalds 已提交
1471

1472 1473 1474
	/* apply IOCFG bit18 quirk */
	piix_iocfg_bit18_quirk(pdev);

L
Linus Torvalds 已提交
1475 1476 1477 1478 1479 1480
	/* On ICH5, some BIOSen disable the interrupt using the
	 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
	 * On ICH6, this bit has the same effect, but only when
	 * MSI is disabled (and it is disabled, as we don't use
	 * message-signalled interrupts currently).
	 */
J
Jeff Garzik 已提交
1481
	if (port_flags & PIIX_FLAG_CHECKINTR)
B
Brett M Russ 已提交
1482
		pci_intx(pdev, 1);
L
Linus Torvalds 已提交
1483

A
Alan Cox 已提交
1484 1485 1486 1487
	if (piix_check_450nx_errata(pdev)) {
		/* This writes into the master table but it does not
		   really matter for this errata as we will apply it to
		   all the PIIX devices on the board */
1488 1489 1490 1491
		host->ports[0]->mwdma_mask = 0;
		host->ports[0]->udma_mask = 0;
		host->ports[1]->mwdma_mask = 0;
		host->ports[1]->udma_mask = 0;
A
Alan Cox 已提交
1492
	}
1493 1494

	pci_set_master(pdev);
T
Tejun Heo 已提交
1495
	return ata_pci_sff_activate_host(host, ata_sff_interrupt, &piix_sht);
L
Linus Torvalds 已提交
1496 1497 1498 1499 1500 1501
}

static int __init piix_init(void)
{
	int rc;

1502 1503
	DPRINTK("pci_register_driver\n");
	rc = pci_register_driver(&piix_pci_driver);
L
Linus Torvalds 已提交
1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519
	if (rc)
		return rc;

	in_module_init = 0;

	DPRINTK("done\n");
	return 0;
}

static void __exit piix_exit(void)
{
	pci_unregister_driver(&piix_pci_driver);
}

module_init(piix_init);
module_exit(piix_exit);