cpufreq-pxa2xx.c 12.7 KB
Newer Older
R
Russell King 已提交
1
/*
2
 *  linux/arch/arm/mach-pxa/cpufreq-pxa2xx.c
R
Russell King 已提交
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39
 *
 *  Copyright (C) 2002,2003 Intrinsyc Software
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 *
 * History:
 *   31-Jul-2002 : Initial version [FB]
 *   29-Jan-2003 : added PXA255 support [FB]
 *   20-Apr-2003 : ported to v2.5 (Dustin McIntire, Sensoria Corp.)
 *
 * Note:
 *   This driver may change the memory bus clock rate, but will not do any
 *   platform specific access timing changes... for example if you have flash
 *   memory connected to CS0, you will need to register a platform specific
 *   notifier which will adjust the memory access strobes to maintain a
 *   minimum strobe width.
 *
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/sched.h>
#include <linux/init.h>
#include <linux/cpufreq.h>

40
#include <mach/pxa2xx-regs.h>
R
Russell King 已提交
41 42 43

#ifdef DEBUG
static unsigned int freq_debug;
44
module_param(freq_debug, uint, 0);
R
Russell King 已提交
45 46 47 48 49
MODULE_PARM_DESC(freq_debug, "Set the debug messages to on=1/off=0");
#else
#define freq_debug  0
#endif

50 51 52 53 54
static unsigned int pxa27x_maxfreq;
module_param(pxa27x_maxfreq, uint, 0);
MODULE_PARM_DESC(pxa27x_maxfreq, "Set the pxa27x maxfreq in MHz"
		 "(typically 624=>pxa270, 416=>pxa271, 520=>pxa272)");

R
Russell King 已提交
55 56 57 58 59
typedef struct {
	unsigned int khz;
	unsigned int membus;
	unsigned int cccr;
	unsigned int div2;
60
	unsigned int cclkcfg;
R
Russell King 已提交
61 62 63
} pxa_freqs_t;

/* Define the refresh period in mSec for the SDRAM and the number of rows */
64
#define SDRAM_TREF	64	/* standard 64ms SDRAM */
65
static unsigned int sdram_rows;
R
Russell King 已提交
66

67 68
#define CCLKCFG_TURBO		0x1
#define CCLKCFG_FCS		0x2
69 70
#define CCLKCFG_HALFTURBO	0x4
#define CCLKCFG_FASTBUS		0x8
71 72
#define MDREFR_DB2_MASK		(MDREFR_K2DB2 | MDREFR_K1DB2)
#define MDREFR_DRI_MASK		0xFFF
R
Russell King 已提交
73

74 75 76
#define MDCNFG_DRAC2(mdcnfg) (((mdcnfg) >> 21) & 0x3)
#define MDCNFG_DRAC0(mdcnfg) (((mdcnfg) >> 5) & 0x3)

77 78 79
/*
 * PXA255 definitions
 */
R
Russell King 已提交
80
/* Use the run mode frequencies for the CPUFREQ_POLICY_PERFORMANCE policy */
81 82
#define CCLKCFG			CCLKCFG_TURBO | CCLKCFG_FCS

R
Russell King 已提交
83 84
static pxa_freqs_t pxa255_run_freqs[] =
{
85 86 87 88 89 90 91
	/* CPU   MEMBUS  CCCR  DIV2 CCLKCFG	   run  turbo PXbus SDRAM */
	{ 99500,  99500, 0x121, 1,  CCLKCFG},	/*  99,   99,   50,   50  */
	{132700, 132700, 0x123, 1,  CCLKCFG},	/* 133,  133,   66,   66  */
	{199100,  99500, 0x141, 0,  CCLKCFG},	/* 199,  199,   99,   99  */
	{265400, 132700, 0x143, 1,  CCLKCFG},	/* 265,  265,  133,   66  */
	{331800, 165900, 0x145, 1,  CCLKCFG},	/* 331,  331,  166,   83  */
	{398100,  99500, 0x161, 0,  CCLKCFG},	/* 398,  398,  196,   99  */
R
Russell King 已提交
92 93 94 95 96
};

/* Use the turbo mode frequencies for the CPUFREQ_POLICY_POWERSAVE policy */
static pxa_freqs_t pxa255_turbo_freqs[] =
{
97 98 99 100 101 102
	/* CPU   MEMBUS  CCCR  DIV2 CCLKCFG	   run  turbo PXbus SDRAM */
	{ 99500, 99500,  0x121, 1,  CCLKCFG},	/*  99,   99,   50,   50  */
	{199100, 99500,  0x221, 0,  CCLKCFG},	/*  99,  199,   50,   99  */
	{298500, 99500,  0x321, 0,  CCLKCFG},	/*  99,  287,   50,   99  */
	{298600, 99500,  0x1c1, 0,  CCLKCFG},	/* 199,  287,   99,   99  */
	{398100, 99500,  0x241, 0,  CCLKCFG},	/* 199,  398,   99,   99  */
R
Russell King 已提交
103 104
};

105 106 107 108 109
#define NUM_PXA25x_RUN_FREQS ARRAY_SIZE(pxa255_run_freqs)
#define NUM_PXA25x_TURBO_FREQS ARRAY_SIZE(pxa255_turbo_freqs)

static struct cpufreq_frequency_table
	pxa255_run_freq_table[NUM_PXA25x_RUN_FREQS+1];
110
static struct cpufreq_frequency_table
111 112
	pxa255_turbo_freq_table[NUM_PXA25x_TURBO_FREQS+1];

113 114 115 116
static unsigned int pxa255_turbo_table;
module_param(pxa255_turbo_table, uint, 0);
MODULE_PARM_DESC(pxa255_turbo_table, "Selects the frequency table (0 = run table, !0 = turbo table)");

117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162
/*
 * PXA270 definitions
 *
 * For the PXA27x:
 * Control variables are A, L, 2N for CCCR; B, HT, T for CLKCFG.
 *
 * A = 0 => memory controller clock from table 3-7,
 * A = 1 => memory controller clock = system bus clock
 * Run mode frequency	= 13 MHz * L
 * Turbo mode frequency = 13 MHz * L * N
 * System bus frequency = 13 MHz * L / (B + 1)
 *
 * In CCCR:
 * A = 1
 * L = 16	  oscillator to run mode ratio
 * 2N = 6	  2 * (turbo mode to run mode ratio)
 *
 * In CCLKCFG:
 * B = 1	  Fast bus mode
 * HT = 0	  Half-Turbo mode
 * T = 1	  Turbo mode
 *
 * For now, just support some of the combinations in table 3-7 of
 * PXA27x Processor Family Developer's Manual to simplify frequency
 * change sequences.
 */
#define PXA27x_CCCR(A, L, N2) (A << 25 | N2 << 7 | L)
#define CCLKCFG2(B, HT, T) \
  (CCLKCFG_FCS | \
   ((B)  ? CCLKCFG_FASTBUS : 0) | \
   ((HT) ? CCLKCFG_HALFTURBO : 0) | \
   ((T)  ? CCLKCFG_TURBO : 0))

static pxa_freqs_t pxa27x_freqs[] = {
	{104000, 104000, PXA27x_CCCR(1,	 8, 2), 0, CCLKCFG2(1, 0, 1)},
	{156000, 104000, PXA27x_CCCR(1,	 8, 6), 0, CCLKCFG2(1, 1, 1)},
	{208000, 208000, PXA27x_CCCR(0, 16, 2), 1, CCLKCFG2(0, 0, 1)},
	{312000, 208000, PXA27x_CCCR(1, 16, 3), 1, CCLKCFG2(1, 0, 1)},
	{416000, 208000, PXA27x_CCCR(1, 16, 4), 1, CCLKCFG2(1, 0, 1)},
	{520000, 208000, PXA27x_CCCR(1, 16, 5), 1, CCLKCFG2(1, 0, 1)},
	{624000, 208000, PXA27x_CCCR(1, 16, 6), 1, CCLKCFG2(1, 0, 1)}
};

#define NUM_PXA27x_FREQS ARRAY_SIZE(pxa27x_freqs)
static struct cpufreq_frequency_table
	pxa27x_freq_table[NUM_PXA27x_FREQS+1];
R
Russell King 已提交
163 164 165

extern unsigned get_clk_frequency_khz(int info);

166
static void find_freq_tables(struct cpufreq_frequency_table **freq_table,
167 168 169
			     pxa_freqs_t **pxa_freqs)
{
	if (cpu_is_pxa25x()) {
170
		if (!pxa255_turbo_table) {
171 172
			*pxa_freqs = pxa255_run_freqs;
			*freq_table = pxa255_run_freq_table;
173
		} else {
174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195
			*pxa_freqs = pxa255_turbo_freqs;
			*freq_table = pxa255_turbo_freq_table;
		}
	}
	if (cpu_is_pxa27x()) {
		*pxa_freqs = pxa27x_freqs;
		*freq_table = pxa27x_freq_table;
	}
}

static void pxa27x_guess_max_freq(void)
{
	if (!pxa27x_maxfreq) {
		pxa27x_maxfreq = 416000;
		printk(KERN_INFO "PXA CPU 27x max frequency not defined "
		       "(pxa27x_maxfreq), assuming pxa271 with %dkHz maxfreq\n",
		       pxa27x_maxfreq);
	} else {
		pxa27x_maxfreq *= 1000;
	}
}

196 197 198 199 200 201 202 203 204 205 206 207 208 209
static void init_sdram_rows(void)
{
	uint32_t mdcnfg = MDCNFG;
	unsigned int drac2 = 0, drac0 = 0;

	if (mdcnfg & (MDCNFG_DE2 | MDCNFG_DE3))
		drac2 = MDCNFG_DRAC2(mdcnfg);

	if (mdcnfg & (MDCNFG_DE0 | MDCNFG_DE1))
		drac0 = MDCNFG_DRAC0(mdcnfg);

	sdram_rows = 1 << (11 + max(drac0, drac2));
}

210 211 212 213 214
static u32 mdrefr_dri(unsigned int freq)
{
	u32 dri = 0;

	if (cpu_is_pxa25x())
215
		dri = ((freq * SDRAM_TREF) / (sdram_rows * 32));
216
	if (cpu_is_pxa27x())
217
		dri = ((freq * SDRAM_TREF) / (sdram_rows - 31)) / 32;
218 219 220
	return dri;
}

R
Russell King 已提交
221 222 223 224
/* find a valid frequency point */
static int pxa_verify_policy(struct cpufreq_policy *policy)
{
	struct cpufreq_frequency_table *pxa_freqs_table;
225
	pxa_freqs_t *pxa_freqs;
R
Russell King 已提交
226 227
	int ret;

228
	find_freq_tables(&pxa_freqs_table, &pxa_freqs);
R
Russell King 已提交
229 230 231 232
	ret = cpufreq_frequency_table_verify(policy, pxa_freqs_table);

	if (freq_debug)
		pr_debug("Verified CPU policy: %dKhz min to %dKhz max\n",
233
			 policy->min, policy->max);
R
Russell King 已提交
234 235 236 237

	return ret;
}

238 239 240 241 242
static unsigned int pxa_cpufreq_get(unsigned int cpu)
{
	return get_clk_frequency_khz(0);
}

R
Russell King 已提交
243
static int pxa_set_target(struct cpufreq_policy *policy,
244 245
			  unsigned int target_freq,
			  unsigned int relation)
R
Russell King 已提交
246 247 248 249
{
	struct cpufreq_frequency_table *pxa_freqs_table;
	pxa_freqs_t *pxa_freq_settings;
	struct cpufreq_freqs freqs;
250
	unsigned int idx;
R
Russell King 已提交
251
	unsigned long flags;
252 253
	unsigned int new_freq_cpu, new_freq_mem;
	unsigned int unused, preset_mdrefr, postset_mdrefr, cclkcfg;
R
Russell King 已提交
254 255

	/* Get the current policy */
256
	find_freq_tables(&pxa_freqs_table, &pxa_freq_settings);
R
Russell King 已提交
257 258 259

	/* Lookup the next frequency */
	if (cpufreq_frequency_table_target(policy, pxa_freqs_table,
260
					   target_freq, relation, &idx)) {
R
Russell King 已提交
261 262 263
		return -EINVAL;
	}

264 265
	new_freq_cpu = pxa_freq_settings[idx].khz;
	new_freq_mem = pxa_freq_settings[idx].membus;
R
Russell King 已提交
266
	freqs.old = policy->cur;
267
	freqs.new = new_freq_cpu;
R
Russell King 已提交
268 269 270
	freqs.cpu = policy->cpu;

	if (freq_debug)
271 272 273
		pr_debug(KERN_INFO "Changing CPU frequency to %d Mhz, "
			 "(SDRAM %d Mhz)\n",
			 freqs.new / 1000, (pxa_freq_settings[idx].div2) ?
274
			 (new_freq_mem / 2000) : (new_freq_mem / 1000));
R
Russell King 已提交
275 276 277 278 279 280 281 282 283

	/*
	 * Tell everyone what we're about to do...
	 * you should add a notify client with any platform specific
	 * Vcc changing capability
	 */
	cpufreq_notify_transition(&freqs, CPUFREQ_PRECHANGE);

	/* Calculate the next MDREFR.  If we're slowing down the SDRAM clock
284 285
	 * we need to preset the smaller DRI before the change.	 If we're
	 * speeding up we need to set the larger DRI value after the change.
R
Russell King 已提交
286 287
	 */
	preset_mdrefr = postset_mdrefr = MDREFR;
288 289 290
	if ((MDREFR & MDREFR_DRI_MASK) > mdrefr_dri(new_freq_mem)) {
		preset_mdrefr = (preset_mdrefr & ~MDREFR_DRI_MASK);
		preset_mdrefr |= mdrefr_dri(new_freq_mem);
R
Russell King 已提交
291
	}
292 293
	postset_mdrefr =
		(postset_mdrefr & ~MDREFR_DRI_MASK) | mdrefr_dri(new_freq_mem);
R
Russell King 已提交
294 295 296 297 298 299 300 301 302 303 304 305 306 307

	/* If we're dividing the memory clock by two for the SDRAM clock, this
	 * must be set prior to the change.  Clearing the divide must be done
	 * after the change.
	 */
	if (pxa_freq_settings[idx].div2) {
		preset_mdrefr  |= MDREFR_DB2_MASK;
		postset_mdrefr |= MDREFR_DB2_MASK;
	} else {
		postset_mdrefr &= ~MDREFR_DB2_MASK;
	}

	local_irq_save(flags);

308
	/* Set new the CCCR and prepare CCLKCFG */
R
Russell King 已提交
309
	CCCR = pxa_freq_settings[idx].cccr;
310
	cclkcfg = pxa_freq_settings[idx].cclkcfg;
R
Russell King 已提交
311 312 313 314

	asm volatile("							\n\
		ldr	r4, [%1]		/* load MDREFR */	\n\
		b	2f						\n\
315
		.align	5						\n\
R
Russell King 已提交
316
1:									\n\
317
		str	%3, [%1]		/* preset the MDREFR */	\n\
R
Russell King 已提交
318
		mcr	p14, 0, %2, c6, c0, 0	/* set CCLKCFG[FCS] */	\n\
319
		str	%4, [%1]		/* postset the MDREFR */ \n\
R
Russell King 已提交
320 321 322 323 324
									\n\
		b	3f						\n\
2:		b	1b						\n\
3:		nop							\n\
	  "
325
		     : "=&r" (unused)
326 327
		     : "r" (&MDREFR), "r" (cclkcfg),
		       "r" (preset_mdrefr), "r" (postset_mdrefr)
328
		     : "r4", "r5");
R
Russell King 已提交
329 330 331 332 333 334 335 336 337 338 339 340
	local_irq_restore(flags);

	/*
	 * Tell everyone what we've just done...
	 * you should add a notify client with any platform specific
	 * SDRAM refresh timer adjustments
	 */
	cpufreq_notify_transition(&freqs, CPUFREQ_POSTCHANGE);

	return 0;
}

341
static __init int pxa_cpufreq_init(struct cpufreq_policy *policy)
R
Russell King 已提交
342 343
{
	int i;
344
	unsigned int freq;
345 346
	struct cpufreq_frequency_table *pxa255_freq_table;
	pxa_freqs_t *pxa255_freqs;
347 348 349 350

	/* try to guess pxa27x cpu */
	if (cpu_is_pxa27x())
		pxa27x_guess_max_freq();
R
Russell King 已提交
351

352 353
	init_sdram_rows();

R
Russell King 已提交
354 355
	/* set default policy and cpuinfo */
	policy->cpuinfo.transition_latency = 1000; /* FIXME: 1 ms, assumed */
356
	policy->cur = get_clk_frequency_khz(0);	   /* current freq */
R
Russell King 已提交
357 358
	policy->min = policy->max = policy->cur;

359 360
	/* Generate pxa25x the run cpufreq_frequency_table struct */
	for (i = 0; i < NUM_PXA25x_RUN_FREQS; i++) {
R
Russell King 已提交
361 362 363 364
		pxa255_run_freq_table[i].frequency = pxa255_run_freqs[i].khz;
		pxa255_run_freq_table[i].index = i;
	}
	pxa255_run_freq_table[i].frequency = CPUFREQ_TABLE_END;
365 366 367

	/* Generate pxa25x the turbo cpufreq_frequency_table struct */
	for (i = 0; i < NUM_PXA25x_TURBO_FREQS; i++) {
368 369
		pxa255_turbo_freq_table[i].frequency =
			pxa255_turbo_freqs[i].khz;
R
Russell King 已提交
370 371 372 373
		pxa255_turbo_freq_table[i].index = i;
	}
	pxa255_turbo_freq_table[i].frequency = CPUFREQ_TABLE_END;

374 375
	pxa255_turbo_table = !!pxa255_turbo_table;

376 377 378 379 380 381 382 383 384 385 386 387 388 389
	/* Generate the pxa27x cpufreq_frequency_table struct */
	for (i = 0; i < NUM_PXA27x_FREQS; i++) {
		freq = pxa27x_freqs[i].khz;
		if (freq > pxa27x_maxfreq)
			break;
		pxa27x_freq_table[i].frequency = freq;
		pxa27x_freq_table[i].index = i;
	}
	pxa27x_freq_table[i].frequency = CPUFREQ_TABLE_END;

	/*
	 * Set the policy's minimum and maximum frequencies from the tables
	 * just constructed.  This sets cpuinfo.mxx_freq, min and max.
	 */
390 391 392 393 394 395
	if (cpu_is_pxa25x()) {
		find_freq_tables(&pxa255_freq_table, &pxa255_freqs);
		pr_info("PXA255 cpufreq using %s frequency table\n",
			pxa255_turbo_table ? "turbo" : "run");
		cpufreq_frequency_table_cpuinfo(policy, pxa255_freq_table);
	}
396 397 398
	else if (cpu_is_pxa27x())
		cpufreq_frequency_table_cpuinfo(policy, pxa27x_freq_table);

R
Russell King 已提交
399 400 401 402 403 404 405 406 407
	printk(KERN_INFO "PXA CPU frequency change support initialized\n");

	return 0;
}

static struct cpufreq_driver pxa_cpufreq_driver = {
	.verify	= pxa_verify_policy,
	.target	= pxa_set_target,
	.init	= pxa_cpufreq_init,
408
	.get	= pxa_cpufreq_get,
409
	.name	= "PXA2xx",
R
Russell King 已提交
410 411 412 413 414
};

static int __init pxa_cpu_init(void)
{
	int ret = -ENODEV;
415
	if (cpu_is_pxa25x() || cpu_is_pxa27x())
R
Russell King 已提交
416 417 418 419 420 421
		ret = cpufreq_register_driver(&pxa_cpufreq_driver);
	return ret;
}

static void __exit pxa_cpu_exit(void)
{
422
	cpufreq_unregister_driver(&pxa_cpufreq_driver);
R
Russell King 已提交
423 424 425
}


426 427
MODULE_AUTHOR("Intrinsyc Software Inc.");
MODULE_DESCRIPTION("CPU frequency changing driver for the PXA architecture");
R
Russell King 已提交
428 429 430
MODULE_LICENSE("GPL");
module_init(pxa_cpu_init);
module_exit(pxa_cpu_exit);