setup.c 10.7 KB
Newer Older
1
/*
O
Olof Johansson 已提交
2
 * Copyright (C) 2006-2007 PA Semi, Inc
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
 *
 * Authors: Kip Walker, PA Semi
 *	    Olof Johansson, PA Semi
 *
 * Maintained by: Olof Johansson <olof@lixom.net>
 *
 * Based on arch/powerpc/platforms/maple/setup.c
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307 USA
 */

#include <linux/errno.h>
#include <linux/kernel.h>
#include <linux/delay.h>
#include <linux/console.h>
29
#include <linux/pci.h>
30
#include <linux/of_platform.h>
31
#include <linux/gfp.h>
32 33 34 35 36 37 38 39

#include <asm/prom.h>
#include <asm/system.h>
#include <asm/iommu.h>
#include <asm/machdep.h>
#include <asm/mpic.h>
#include <asm/smp.h>
#include <asm/time.h>
40
#include <asm/mmu.h>
41

42 43 44 45
#include <pcmcia/ss.h>
#include <pcmcia/cistpl.h>
#include <pcmcia/ds.h>

46 47
#include "pasemi.h"

48
/* SDC reset register, must be pre-mapped at reset time */
49
static void __iomem *reset_reg;
50

51 52 53 54 55 56 57 58 59 60
/* Various error status registers, must be pre-mapped at MCE time */

#define MAX_MCE_REGS	32
struct mce_regs {
	char *name;
	void __iomem *addr;
};

static struct mce_regs mce_regs[MAX_MCE_REGS];
static int num_mce_regs;
61
static int nmi_virq = NO_IRQ;
62 63


64
static void pas_restart(char *cmd)
65
{
66 67 68
	/* Need to put others cpu in hold loop so they're not sleeping */
	smp_send_stop();
	udelay(10000);
69 70 71
	printk("Restarting...\n");
	while (1)
		out_le32(reset_reg, 0x6000000);
72 73 74
}

#ifdef CONFIG_SMP
75
static arch_spinlock_t timebase_lock;
76
static unsigned long timebase;
77 78 79

static void __devinit pas_give_timebase(void)
{
80 81 82 83
	unsigned long flags;

	local_irq_save(flags);
	hard_irq_disable();
84
	arch_spin_lock(&timebase_lock);
85
	mtspr(SPRN_TBCTL, TBCTL_FREEZE);
86 87
	isync();
	timebase = get_tb();
88
	arch_spin_unlock(&timebase_lock);
89 90 91 92

	while (timebase)
		barrier();
	mtspr(SPRN_TBCTL, TBCTL_RESTART);
93
	local_irq_restore(flags);
94 95 96 97
}

static void __devinit pas_take_timebase(void)
{
98 99 100
	while (!timebase)
		smp_rmb();

101
	arch_spin_lock(&timebase_lock);
102 103
	set_tb(timebase >> 32, timebase & 0xffffffff);
	timebase = 0;
104
	arch_spin_unlock(&timebase_lock);
105 106
}

107 108 109 110 111
struct smp_ops_t pas_smp_ops = {
	.probe		= smp_mpic_probe,
	.message_pass	= smp_mpic_message_pass,
	.kick_cpu	= smp_generic_kick_cpu,
	.setup_cpu	= smp_mpic_setup_cpu,
112 113
	.give_timebase	= pas_give_timebase,
	.take_timebase	= pas_take_timebase,
114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129
};
#endif /* CONFIG_SMP */

void __init pas_setup_arch(void)
{
#ifdef CONFIG_SMP
	/* Setup SMP callback */
	smp_ops = &pas_smp_ops;
#endif
	/* Lookup PCI hosts */
	pas_pci_init();

#ifdef CONFIG_DUMMY_CONSOLE
	conswitchp = &dummy_con;
#endif

130 131 132
	/* Remap SDC register for doing reset */
	/* XXXOJN This should maybe come out of the device tree */
	reset_reg = ioremap(0xfc101100, 4);
133 134
}

135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182
static int __init pas_setup_mce_regs(void)
{
	struct pci_dev *dev;
	int reg;

	/* Remap various SoC status registers for use by the MCE handler */

	reg = 0;

	dev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa00a, NULL);
	while (dev && reg < MAX_MCE_REGS) {
		mce_regs[reg].name = kasprintf(GFP_KERNEL,
						"mc%d_mcdebug_errsta", reg);
		mce_regs[reg].addr = pasemi_pci_getcfgaddr(dev, 0x730);
		dev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa00a, dev);
		reg++;
	}

	dev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa001, NULL);
	if (dev && reg+4 < MAX_MCE_REGS) {
		mce_regs[reg].name = "iobdbg_IntStatus1";
		mce_regs[reg].addr = pasemi_pci_getcfgaddr(dev, 0x438);
		reg++;
		mce_regs[reg].name = "iobdbg_IOCTbusIntDbgReg";
		mce_regs[reg].addr = pasemi_pci_getcfgaddr(dev, 0x454);
		reg++;
		mce_regs[reg].name = "iobiom_IntStatus";
		mce_regs[reg].addr = pasemi_pci_getcfgaddr(dev, 0xc10);
		reg++;
		mce_regs[reg].name = "iobiom_IntDbgReg";
		mce_regs[reg].addr = pasemi_pci_getcfgaddr(dev, 0xc1c);
		reg++;
	}

	dev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa009, NULL);
	if (dev && reg+2 < MAX_MCE_REGS) {
		mce_regs[reg].name = "l2csts_IntStatus";
		mce_regs[reg].addr = pasemi_pci_getcfgaddr(dev, 0x200);
		reg++;
		mce_regs[reg].name = "l2csts_Cnt";
		mce_regs[reg].addr = pasemi_pci_getcfgaddr(dev, 0x214);
		reg++;
	}

	num_mce_regs = reg;

	return 0;
}
183
machine_device_initcall(pasemi, pas_setup_mce_regs);
184

185 186 187 188 189 190 191
static __init void pas_init_IRQ(void)
{
	struct device_node *np;
	struct device_node *root, *mpic_node;
	unsigned long openpic_addr;
	const unsigned int *opprop;
	int naddr, opplen;
192 193
	int mpic_flags;
	const unsigned int *nmiprop;
194 195 196 197 198
	struct mpic *mpic;

	mpic_node = NULL;

	for_each_node_by_type(np, "interrupt-controller")
199
		if (of_device_is_compatible(np, "open-pic")) {
200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215
			mpic_node = np;
			break;
		}
	if (!mpic_node)
		for_each_node_by_type(np, "open-pic") {
			mpic_node = np;
			break;
		}
	if (!mpic_node) {
		printk(KERN_ERR
			"Failed to locate the MPIC interrupt controller\n");
		return;
	}

	/* Find address list in /platform-open-pic */
	root = of_find_node_by_path("/");
216
	naddr = of_n_addr_cells(root);
217
	opprop = of_get_property(root, "platform-open-pic", &opplen);
218 219 220 221 222 223 224 225
	if (!opprop) {
		printk(KERN_ERR "No platform-open-pic property.\n");
		of_node_put(root);
		return;
	}
	openpic_addr = of_read_number(opprop, naddr);
	printk(KERN_DEBUG "OpenPIC addr: %lx\n", openpic_addr);

226
	mpic_flags = MPIC_PRIMARY | MPIC_LARGE_VECTORS | MPIC_NO_BIAS;
227 228 229 230 231

	nmiprop = of_get_property(mpic_node, "nmi-source", NULL);
	if (nmiprop)
		mpic_flags |= MPIC_ENABLE_MCK;

232
	mpic = mpic_alloc(mpic_node, openpic_addr,
233
			  mpic_flags, 0, 0, "PASEMI-OPIC");
234 235 236 237
	BUG_ON(!mpic);

	mpic_assign_isu(mpic, 0, openpic_addr + 0x10000);
	mpic_init(mpic);
238 239 240 241 242
	/* The NMI/MCK source needs to be prio 15 */
	if (nmiprop) {
		nmi_virq = irq_create_mapping(NULL, *nmiprop);
		mpic_irq_set_priority(nmi_virq, 15);
		set_irq_type(nmi_virq, IRQ_TYPE_EDGE_RISING);
243
		mpic_unmask_irq(irq_get_irq_data(nmi_virq));
244 245
	}

246 247 248 249 250 251 252 253 254 255
	of_node_put(mpic_node);
	of_node_put(root);
}

static void __init pas_progress(char *s, unsigned short hex)
{
	printk("[%04x] : %s\n", hex, s ? s : "");
}


256 257 258 259
static int pas_machine_check_handler(struct pt_regs *regs)
{
	int cpu = smp_processor_id();
	unsigned long srr0, srr1, dsisr;
260 261
	int dump_slb = 0;
	int i;
262 263 264

	srr0 = regs->nip;
	srr1 = regs->msr;
265

266
	if (nmi_virq != NO_IRQ && mpic_get_mcirq() == nmi_virq) {
267 268
		printk(KERN_ERR "NMI delivered\n");
		debugger(regs);
269
		mpic_end_irq(irq_get_irq_data(nmi_virq));
270 271 272
		goto out;
	}

273 274
	dsisr = mfspr(SPRN_DSISR);
	printk(KERN_ERR "Machine Check on CPU %d\n", cpu);
275 276 277 278 279 280
	printk(KERN_ERR "SRR0  0x%016lx SRR1 0x%016lx\n", srr0, srr1);
	printk(KERN_ERR "DSISR 0x%016lx DAR  0x%016lx\n", dsisr, regs->dar);
	printk(KERN_ERR "BER   0x%016lx MER  0x%016lx\n", mfspr(SPRN_PA6T_BER),
		mfspr(SPRN_PA6T_MER));
	printk(KERN_ERR "IER   0x%016lx DER  0x%016lx\n", mfspr(SPRN_PA6T_IER),
		mfspr(SPRN_PA6T_DER));
281 282 283 284
	printk(KERN_ERR "Cause:\n");

	if (srr1 & 0x200000)
		printk(KERN_ERR "Signalled by SDC\n");
285

286 287 288 289 290 291
	if (srr1 & 0x100000) {
		printk(KERN_ERR "Load/Store detected error:\n");
		if (dsisr & 0x8000)
			printk(KERN_ERR "D-cache ECC double-bit error or bus error\n");
		if (dsisr & 0x4000)
			printk(KERN_ERR "LSU snoop response error\n");
292
		if (dsisr & 0x2000) {
293
			printk(KERN_ERR "MMU SLB multi-hit or invalid B field\n");
294 295
			dump_slb = 1;
		}
296 297 298 299 300 301 302
		if (dsisr & 0x1000)
			printk(KERN_ERR "Recoverable Duptags\n");
		if (dsisr & 0x800)
			printk(KERN_ERR "Recoverable D-cache parity error count overflow\n");
		if (dsisr & 0x400)
			printk(KERN_ERR "TLB parity error count overflow\n");
	}
303

304 305
	if (srr1 & 0x80000)
		printk(KERN_ERR "Bus Error\n");
306 307

	if (srr1 & 0x40000) {
308
		printk(KERN_ERR "I-side SLB multiple hit\n");
309 310 311
		dump_slb = 1;
	}

312 313 314
	if (srr1 & 0x20000)
		printk(KERN_ERR "I-cache parity error hit\n");

315 316 317 318 319 320 321 322 323 324 325 326 327 328
	if (num_mce_regs == 0)
		printk(KERN_ERR "No MCE registers mapped yet, can't dump\n");
	else
		printk(KERN_ERR "SoC debug registers:\n");

	for (i = 0; i < num_mce_regs; i++)
		printk(KERN_ERR "%s: 0x%08x\n", mce_regs[i].name,
			in_le32(mce_regs[i].addr));

	if (dump_slb) {
		unsigned long e, v;
		int i;

		printk(KERN_ERR "slb contents:\n");
329
		for (i = 0; i < mmu_slb_size; i++) {
330 331 332 333 334 335
			asm volatile("slbmfee  %0,%1" : "=r" (e) : "r" (i));
			asm volatile("slbmfev  %0,%1" : "=r" (v) : "r" (i));
			printk(KERN_ERR "%02d %016lx %016lx\n", i, e, v);
		}
	}

336
out:
337 338 339 340
	/* SRR1[62] is from MSR[62] if recoverable, so pass that back */
	return !!(srr1 & 0x2);
}

O
Olof Johansson 已提交
341 342 343 344 345
static void __init pas_init_early(void)
{
	iommu_init_early_pasemi();
}

346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362
#ifdef CONFIG_PCMCIA
static int pcmcia_notify(struct notifier_block *nb, unsigned long action,
			 void *data)
{
	struct device *dev = data;
	struct device *parent;
	struct pcmcia_device *pdev = to_pcmcia_dev(dev);

	/* We are only intereted in device addition */
	if (action != BUS_NOTIFY_ADD_DEVICE)
		return 0;

	parent = pdev->socket->dev.parent;

	/* We know electra_cf devices will always have of_node set, since
	 * electra_cf is an of_platform driver.
	 */
363
	if (!parent->of_node)
364 365
		return 0;

366
	if (!of_device_is_compatible(parent->of_node, "electra-cf"))
367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394
		return 0;

	/* We use the direct ops for localbus */
	dev->archdata.dma_ops = &dma_direct_ops;

	return 0;
}

static struct notifier_block pcmcia_notifier = {
	.notifier_call = pcmcia_notify,
};

static inline void pasemi_pcmcia_init(void)
{
	extern struct bus_type pcmcia_bus_type;

	bus_register_notifier(&pcmcia_bus_type, &pcmcia_notifier);
}

#else

static inline void pasemi_pcmcia_init(void)
{
}

#endif


395
static struct of_device_id pasemi_bus_ids[] = {
396
	/* Unfortunately needed for legacy firmwares */
397
	{ .type = "localbus", },
398
	{ .type = "sdc", },
399 400 401
	/* These are the proper entries, which newer firmware uses */
	{ .compatible = "pasemi,localbus", },
	{ .compatible = "pasemi,sdc", },
402 403 404 405 406
	{},
};

static int __init pasemi_publish_devices(void)
{
407 408
	pasemi_pcmcia_init();

409
	/* Publish OF platform devices for SDC and other non-PCI devices */
410 411 412 413
	of_platform_bus_probe(NULL, pasemi_bus_ids, NULL);

	return 0;
}
414
machine_device_initcall(pasemi, pasemi_publish_devices);
415

416

417 418 419 420 421 422 423
/*
 * Called very early, MMU is off, device-tree isn't unflattened
 */
static int __init pas_probe(void)
{
	unsigned long root = of_get_flat_dt_root();

424 425
	if (!of_flat_dt_is_compatible(root, "PA6T-1682M") &&
	    !of_flat_dt_is_compatible(root, "pasemi,pwrficient"))
426 427 428 429
		return 0;

	hpte_init_native();

O
Olof Johansson 已提交
430 431
	alloc_iobmap_l2();

432 433 434
	return 1;
}

435
define_machine(pasemi) {
436
	.name			= "PA Semi PWRficient",
437 438
	.probe			= pas_probe,
	.setup_arch		= pas_setup_arch,
O
Olof Johansson 已提交
439
	.init_early		= pas_init_early,
440 441 442 443 444 445
	.init_IRQ		= pas_init_IRQ,
	.get_irq		= mpic_get_irq,
	.restart		= pas_restart,
	.get_boot_time		= pas_get_boot_time,
	.calibrate_decr		= generic_calibrate_decr,
	.progress		= pas_progress,
446
	.machine_check_exception = pas_machine_check_handler,
447
};