mmu.c 12.9 KB
Newer Older
B
Bernard Xiong 已提交
1 2 3 4 5
/*
 * File      : mmu.c
 * This file is part of RT-Thread RTOS
 * COPYRIGHT (C) 2006, RT-Thread Development Team
 *
W
weety 已提交
6 7 8 9 10 11 12 13 14 15 16 17 18
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 2 of the License, or
 *  (at your option) any later version.
 *
 *  This program is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *  GNU General Public License for more details.
 *
 *  You should have received a copy of the GNU General Public License along
 *  with this program; if not, write to the Free Software Foundation, Inc.,
 *  51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
B
Bernard Xiong 已提交
19 20 21 22 23
 *
 * Change Logs:
 * Date           Author       Notes
 */

24
#include "mmu.h"
B
Bernard Xiong 已提交
25

26 27 28
#ifdef __CC_ARM
void mmu_setttbase(rt_uint32_t i)
{
29
    register rt_uint32_t value;
30 31 32 33 34 35

   /* Invalidates all TLBs.Domain access is selected as
    * client by configuring domain access register,
    * in that case access controlled by permission value
    * set by page table entry
    */
36
    value = 0;
37 38 39
    __asm
    {
        mcr p15, 0, value, c8, c7, 0
40
    }
41

42 43 44
    value = 0x55555555;
    __asm
    {
45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169
        mcr p15, 0, value, c3, c0, 0
        mcr p15, 0, i, c2, c0, 0
    }
}

void mmu_set_domain(rt_uint32_t i)
{
    __asm
    {
        mcr p15,0, i, c3, c0,  0
    }
}

void mmu_enable()
{
    register rt_uint32_t value;

    __asm
    {
        mrc p15, 0, value, c1, c0, 0
        orr value, value, #0x01
        mcr p15, 0, value, c1, c0, 0
    }
}

void mmu_disable()
{
    register rt_uint32_t value;

    __asm
    {
        mrc p15, 0, value, c1, c0, 0
        bic value, value, #0x01
        mcr p15, 0, value, c1, c0, 0
    }
}

void mmu_enable_icache()
{
    register rt_uint32_t value;

    __asm
    {
        mrc p15, 0, value, c1, c0, 0
        orr value, value, #0x1000
        mcr p15, 0, value, c1, c0, 0
    }
}

void mmu_enable_dcache()
{
    register rt_uint32_t value;

    __asm
    {
        mrc p15, 0, value, c1, c0, 0
        orr value, value, #0x04
        mcr p15, 0, value, c1, c0, 0
    }
}

void mmu_disable_icache()
{
    register rt_uint32_t value;

    __asm
    {
        mrc p15, 0, value, c1, c0, 0
        bic value, value, #0x1000
        mcr p15, 0, value, c1, c0, 0
    }
}

void mmu_disable_dcache()
{
    register rt_uint32_t value;

    __asm
    {
        mrc p15, 0, value, c1, c0, 0
        bic value, value, #0x04
        mcr p15, 0, value, c1, c0, 0
    }
}

void mmu_enable_alignfault()
{
    register rt_uint32_t value;

    __asm
    {
        mrc p15, 0, value, c1, c0, 0
        orr value, value, #0x02
        mcr p15, 0, value, c1, c0, 0
    }
}

void mmu_disable_alignfault()
{
    register rt_uint32_t value;

    __asm
    {
        mrc p15, 0, value, c1, c0, 0
        bic value, value, #0x02
        mcr p15, 0, value, c1, c0, 0
    }
}

void mmu_clean_invalidated_cache_index(int index)
{
    __asm
    {
        mcr p15, 0, index, c7, c14, 2
    }
}

void mmu_clean_invalidated_dcache(rt_uint32_t buffer, rt_uint32_t size)
{
    unsigned int ptr;

    ptr = buffer & ~(CACHE_LINE_SIZE - 1);

    while(ptr < buffer + size)
    {
170 171 172 173
        __asm
        {
            MCR p15, 0, ptr, c7, c14, 1
        }
174 175 176 177 178 179
        ptr += CACHE_LINE_SIZE;
    }
}

void mmu_clean_dcache(rt_uint32_t buffer, rt_uint32_t size)
{
180
    unsigned int ptr;
181

182
    ptr = buffer & ~(CACHE_LINE_SIZE - 1);
183

184 185 186 187 188 189 190 191
    while (ptr < buffer + size)
    {
        __asm
        {
            MCR p15, 0, ptr, c7, c10, 1
        }
        ptr += CACHE_LINE_SIZE;
    }
192 193 194 195
}

void mmu_invalidate_dcache(rt_uint32_t buffer, rt_uint32_t size)
{
196
    unsigned int ptr;
197

198
    ptr = buffer & ~(CACHE_LINE_SIZE - 1);
199

200 201 202 203 204 205 206 207
    while (ptr < buffer + size)
    {
        __asm
        {
            MCR p15, 0, ptr, c7, c6, 1
        }
        ptr += CACHE_LINE_SIZE;
    }
208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245
}

void mmu_invalidate_tlb()
{
    register rt_uint32_t value;

    value = 0;
    __asm
    {
        mcr p15, 0, value, c8, c7, 0
    }
}

void mmu_invalidate_icache()
{
    register rt_uint32_t value;

    value = 0;

    __asm
    {
        mcr p15, 0, value, c7, c5, 0
    }
}


void mmu_invalidate_dcache_all()
{
    register rt_uint32_t value;

    value = 0;

    __asm
    {
        mcr p15, 0, value, c7, c6, 0
    }
}
#elif defined(__GNUC__)
B
Bernard Xiong 已提交
246 247
void mmu_setttbase(register rt_uint32_t i)
{
248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434
    register rt_uint32_t value;

   /* Invalidates all TLBs.Domain access is selected as
    * client by configuring domain access register,
    * in that case access controlled by permission value
    * set by page table entry
    */
    value = 0;
    asm ("mcr p15, 0, %0, c8, c7, 0"::"r"(value));

    value = 0x55555555;
    asm ("mcr p15, 0, %0, c3, c0, 0"::"r"(value));
    asm ("mcr p15, 0, %0, c2, c0, 0"::"r"(i));
}

void mmu_set_domain(register rt_uint32_t i)
{
    asm ("mcr p15,0, %0, c3, c0,  0": :"r" (i));
}

void mmu_enable()
{
    register rt_uint32_t i;

    /* read control register */
    asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));

    i |= 0x1;

    /* write back to control register */
    asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
}

void mmu_disable()
{
    register rt_uint32_t i;

    /* read control register */
    asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));

    i &= ~0x1;

    /* write back to control register */
    asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
}

void mmu_enable_icache()
{
    register rt_uint32_t i;

    /* read control register */
    asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));

    i |= (1 << 12);

    /* write back to control register */
    asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
}

void mmu_enable_dcache()
{
    register rt_uint32_t i;

    /* read control register */
    asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));

    i |= (1 << 2);

    /* write back to control register */
    asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
}

void mmu_disable_icache()
{
    register rt_uint32_t i;

    /* read control register */
    asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));

    i &= ~(1 << 12);

    /* write back to control register */
    asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
}

void mmu_disable_dcache()
{
    register rt_uint32_t i;

    /* read control register */
    asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));

    i &= ~(1 << 2);

    /* write back to control register */
    asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
}

void mmu_enable_alignfault()
{
    register rt_uint32_t i;

    /* read control register */
    asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));

    i |= (1 << 1);

    /* write back to control register */
    asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
}

void mmu_disable_alignfault()
{
    register rt_uint32_t i;

    /* read control register */
    asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));

    i &= ~(1 << 1);

    /* write back to control register */
    asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
}

void mmu_clean_invalidated_cache_index(int index)
{
    asm ("mcr p15, 0, %0, c7, c14, 2": :"r" (index));
}

void mmu_clean_invalidated_dcache(rt_uint32_t buffer, rt_uint32_t size)
{
    unsigned int ptr;

    ptr = buffer & ~(CACHE_LINE_SIZE - 1);

    while(ptr < buffer + size)
    {
        asm ("mcr p15, 0, %0, c7, c14, 1": :"r" (ptr));
        ptr += CACHE_LINE_SIZE;
    }
}


void mmu_clean_dcache(rt_uint32_t buffer, rt_uint32_t size)
{
    unsigned int ptr;

    ptr = buffer & ~(CACHE_LINE_SIZE - 1);

    while (ptr < buffer + size)
    {
        asm ("mcr p15, 0, %0, c7, c10, 1": :"r" (ptr));
        ptr += CACHE_LINE_SIZE;
    }
}

void mmu_invalidate_dcache(rt_uint32_t buffer, rt_uint32_t size)
{
    unsigned int ptr;

    ptr = buffer & ~(CACHE_LINE_SIZE - 1);

    while (ptr < buffer + size)
    {
        asm ("mcr p15, 0, %0, c7, c6, 1": :"r" (ptr));
        ptr += CACHE_LINE_SIZE;
    }
}

void mmu_invalidate_tlb()
{
    asm ("mcr p15, 0, %0, c8, c7, 0": :"r" (0));
}

void mmu_invalidate_icache()
{
    asm ("mcr p15, 0, %0, c7, c5, 0": :"r" (0));
}

void mmu_invalidate_dcache_all()
{
    asm ("mcr p15, 0, %0, c7, c6, 0": :"r" (0));
}
#elif defined(__ICCARM__)
void mmu_setttbase(register rt_uint32_t i)
{
    register rt_uint32_t value;
435 436 437 438 439 440

   /* Invalidates all TLBs.Domain access is selected as
    * client by configuring domain access register,
    * in that case access controlled by permission value
    * set by page table entry
    */
441 442
    value = 0;
    asm ("mcr p15, 0, %0, c8, c7, 0"::"r"(value));
443

444 445 446
    value = 0x55555555;
    asm ("mcr p15, 0, %0, c3, c0, 0"::"r"(value));
    asm ("mcr p15, 0, %0, c2, c0, 0"::"r"(i));
B
Bernard Xiong 已提交
447 448 449 450
}

void mmu_set_domain(register rt_uint32_t i)
{
451
    asm ("mcr p15,0, %0, c3, c0,  0": :"r" (i));
B
Bernard Xiong 已提交
452 453 454 455
}

void mmu_enable()
{
456
    register rt_uint32_t i;
B
Bernard Xiong 已提交
457

458 459
    /* read control register */
    asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
B
Bernard Xiong 已提交
460

461
    i |= 0x1;
B
Bernard Xiong 已提交
462

463 464
    /* write back to control register */
    asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
B
Bernard Xiong 已提交
465 466 467 468
}

void mmu_disable()
{
469
    register rt_uint32_t i;
B
Bernard Xiong 已提交
470

471 472
    /* read control register */
    asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
B
Bernard Xiong 已提交
473

474
    i &= ~0x1;
B
Bernard Xiong 已提交
475

476 477
    /* write back to control register */
    asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
B
Bernard Xiong 已提交
478 479 480 481
}

void mmu_enable_icache()
{
482
    register rt_uint32_t i;
B
Bernard Xiong 已提交
483

484 485
    /* read control register */
    asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
B
Bernard Xiong 已提交
486

487
    i |= (1 << 12);
B
Bernard Xiong 已提交
488

489 490
    /* write back to control register */
    asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
B
Bernard Xiong 已提交
491 492 493 494
}

void mmu_enable_dcache()
{
495
    register rt_uint32_t i;
B
Bernard Xiong 已提交
496

497 498
    /* read control register */
    asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
B
Bernard Xiong 已提交
499

500
    i |= (1 << 2);
B
Bernard Xiong 已提交
501

502 503
    /* write back to control register */
    asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
B
Bernard Xiong 已提交
504 505 506 507
}

void mmu_disable_icache()
{
508
    register rt_uint32_t i;
B
Bernard Xiong 已提交
509

510 511
    /* read control register */
    asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
B
Bernard Xiong 已提交
512

513
    i &= ~(1 << 12);
B
Bernard Xiong 已提交
514

515 516
    /* write back to control register */
    asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
B
Bernard Xiong 已提交
517 518 519 520
}

void mmu_disable_dcache()
{
521
    register rt_uint32_t i;
B
Bernard Xiong 已提交
522

523 524
    /* read control register */
    asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
B
Bernard Xiong 已提交
525

526
    i &= ~(1 << 2);
B
Bernard Xiong 已提交
527

528 529
    /* write back to control register */
    asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
B
Bernard Xiong 已提交
530 531 532 533
}

void mmu_enable_alignfault()
{
534
    register rt_uint32_t i;
B
Bernard Xiong 已提交
535

536 537
    /* read control register */
    asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
B
Bernard Xiong 已提交
538

539
    i |= (1 << 1);
B
Bernard Xiong 已提交
540

541 542
    /* write back to control register */
    asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
B
Bernard Xiong 已提交
543 544 545 546
}

void mmu_disable_alignfault()
{
547
    register rt_uint32_t i;
B
Bernard Xiong 已提交
548

549 550
    /* read control register */
    asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
B
Bernard Xiong 已提交
551

552
    i &= ~(1 << 1);
B
Bernard Xiong 已提交
553

554 555
    /* write back to control register */
    asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
B
Bernard Xiong 已提交
556 557 558 559
}

void mmu_clean_invalidated_cache_index(int index)
{
560
    asm ("mcr p15, 0, %0, c7, c14, 2": :"r" (index));
B
Bernard Xiong 已提交
561 562
}

563
void mmu_clean_invalidated_dcache(rt_uint32_t buffer, rt_uint32_t size)
B
Bernard Xiong 已提交
564
{
565
    unsigned int ptr;
B
Bernard Xiong 已提交
566

567
    ptr = buffer & ~(CACHE_LINE_SIZE - 1);
B
Bernard Xiong 已提交
568

569
    while(ptr < buffer + size)
B
Bernard Xiong 已提交
570
    {
571
        asm ("mcr p15, 0, %0, c7, c14, 1": :"r" (ptr));
572
        ptr += CACHE_LINE_SIZE;
B
Bernard Xiong 已提交
573 574 575 576
    }
}


577
void mmu_clean_dcache(rt_uint32_t buffer, rt_uint32_t size)
B
Bernard Xiong 已提交
578
{
579
    unsigned int ptr;
B
Bernard Xiong 已提交
580

581
    ptr = buffer & ~(CACHE_LINE_SIZE - 1);
B
Bernard Xiong 已提交
582

583 584 585 586 587
    while (ptr < buffer + size)
    {
        asm ("mcr p15, 0, %0, c7, c10, 1": :"r" (ptr));
        ptr += CACHE_LINE_SIZE;
    }
B
Bernard Xiong 已提交
588 589
}

590
void mmu_invalidate_dcache(rt_uint32_t buffer, rt_uint32_t size)
B
Bernard Xiong 已提交
591
{
592
    unsigned int ptr;
B
Bernard Xiong 已提交
593

594
    ptr = buffer & ~(CACHE_LINE_SIZE - 1);
B
Bernard Xiong 已提交
595

596 597 598 599 600
    while (ptr < buffer + size)
    {
        asm ("mcr p15, 0, %0, c7, c6, 1": :"r" (ptr));
        ptr += CACHE_LINE_SIZE;
    }
B
Bernard Xiong 已提交
601 602 603 604
}

void mmu_invalidate_tlb()
{
605
    asm ("mcr p15, 0, %0, c8, c7, 0": :"r" (0));
B
Bernard Xiong 已提交
606 607 608 609
}

void mmu_invalidate_icache()
{
610
    asm ("mcr p15, 0, %0, c7, c5, 0": :"r" (0));
611
}
B
Bernard Xiong 已提交
612

613 614 615
void mmu_invalidate_dcache_all()
{
    asm ("mcr p15, 0, %0, c7, c6, 0": :"r" (0));
B
Bernard Xiong 已提交
616 617 618
}
#endif

619
/* level1 page table */
620 621 622 623
#if defined(__ICCARM__)
#pragma data_alignment=(16*1024)
static volatile unsigned int _page_table[4*1024];;
#else
624
static volatile unsigned int _page_table[4*1024] __attribute__((aligned(16*1024)));
625
#endif
626
void mmu_setmtt(rt_uint32_t vaddrStart, rt_uint32_t vaddrEnd, rt_uint32_t paddrStart, rt_uint32_t attr)
B
Bernard Xiong 已提交
627 628
{
    volatile rt_uint32_t *pTT;
629 630
    volatile int nSec;
    int i = 0;
631
    pTT=(rt_uint32_t *)_page_table+(vaddrStart>>20);
B
Bernard Xiong 已提交
632 633 634
    nSec=(vaddrEnd>>20)-(vaddrStart>>20);
    for(i=0;i<=nSec;i++)
    {
635 636
        *pTT = attr |(((paddrStart>>20)+i)<<20);
        pTT++;
B
Bernard Xiong 已提交
637 638 639
    }
}

640
void rt_hw_mmu_init(struct mem_desc *mdesc, rt_uint32_t size)
B
Bernard Xiong 已提交
641
{
642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657
    /* disable I/D cache */
    mmu_disable_dcache();
    mmu_disable_icache();
    mmu_disable();
    mmu_invalidate_tlb();

    /* set page table */
    for (; size > 0; size--)
    {
        mmu_setmtt(mdesc->vaddr_start, mdesc->vaddr_end, 
            mdesc->paddr_start, mdesc->attr);
        mdesc++;
    }

    /* set MMU table address */
    mmu_setttbase((rt_uint32_t)_page_table);
B
Bernard Xiong 已提交
658

659 660
    /* enables MMU */
    mmu_enable();
B
Bernard Xiong 已提交
661

662 663
    /* enable Instruction Cache */
    mmu_enable_icache();
B
Bernard Xiong 已提交
664

665 666 667 668 669
    /* enable Data Cache */
    mmu_enable_dcache();

    mmu_invalidate_icache();
    mmu_invalidate_dcache_all();
B
Bernard Xiong 已提交
670 671
}