1. 15 7月, 2014 3 次提交
    • K
      ARM: dts: dra7: Add dt data for PCIe controller · 18dcd79d
      Kishon Vijay Abraham I 提交于
      Added dt data for PCIe controller. This node contains dt data for
      both the DRA7 part of designware controller and for the designware core.
      The documention for this node can be found @ ../bindings/pci/ti-pci.txt.
      
      Cc: Tony Lindgren <tony@atomide.com>
      Cc: Rob Herring <robh+dt@kernel.org>
      Cc: Pawel Moll <pawel.moll@arm.com>
      Cc: Mark Rutland <mark.rutland@arm.com>
      Cc: Kumar Gala <galak@codeaurora.org>
      Cc: Bjorn Helgaas <bhelgaas@google.com>
      Cc: Jingoo Han <jg1.han@samsung.com>
      Cc: Jason Gunthorpe <jgunthorpe@obsidianresearch.com>
      Cc: Marek Vasut <marex@denx.de>
      Cc: Arnd Bergmann <arnd@arndb.de>
      Signed-off-by: NKishon Vijay Abraham I <kishon@ti.com>
      Signed-off-by: NTony Lindgren <tony@atomide.com>
      18dcd79d
    • K
      ARM: dts: dra7: Add dt data for PCIe PHY · 692df0ef
      Kishon Vijay Abraham I 提交于
      Added dt data for PCIe PHY as a child node of ocp2scp3.
      The documention for this node can be found @ ../bindings/phy/ti-phy.txt.
      26.3.3 PCIe Shared PHY Subsystem Integration in vE of DRA7xx ES1.0
      describes the PCIe PHY subsystem-related components integrated in the device.
      
      Cc: Tony Lindgren <tony@atomide.com>
      Cc: Rob Herring <robh+dt@kernel.org>
      Cc: Pawel Moll <pawel.moll@arm.com>
      Cc: Mark Rutland <mark.rutland@arm.com>
      Cc: Kumar Gala <galak@codeaurora.org>
      Signed-off-by: NKishon Vijay Abraham I <kishon@ti.com>
      Signed-off-by: NTony Lindgren <tony@atomide.com>
      692df0ef
    • K
      ARM: dts: dra7: Add dt data for PCIe PHY control module · d1ff66b5
      Kishon Vijay Abraham I 提交于
      Added dt data for PCIe PHY control module used by PCIe PHY.
      The documention for this node can be found @ ../bindings/phy/ti-phy.txt
      
      Cc: Tony Lindgren <tony@atomide.com>
      Cc: Rob Herring <robh+dt@kernel.org>
      Cc: Pawel Moll <pawel.moll@arm.com>
      Cc: Mark Rutland <mark.rutland@arm.com>
      Cc: Kumar Gala <galak@codeaurora.org>
      Signed-off-by: NKishon Vijay Abraham I <kishon@ti.com>
      Signed-off-by: NTony Lindgren <tony@atomide.com>
      d1ff66b5
  2. 09 7月, 2014 2 次提交
    • R
      ARM: dts: dra7: add crossbar device binding · a46631c4
      R Sricharan 提交于
      There is a IRQ crossbar device in the soc, which
      maps the irq requests from the peripherals to the
      mpu interrupt controller's inputs. The Peripheral irq
      requests are connected to only one crossbar
      input and the output of the crossbar is connected to only one
      controller's input line. The crossbar device is used to map
      a peripheral input to a free mpu's interrupt controller line.
      
      Here, adding a new crossbar device node and replacing all the peripheral
      interrupt numbers with its fixed crossbar input lines.
      Signed-off-by: NSricharan R <r.sricharan@ti.com>
      Signed-off-by: NNishanth Menon <nm@ti.com>
      Cc: Benoit Cousson <bcousson@baylibre.com>
      Cc: Santosh Shilimkar <santosh.shilimkar@ti.com>
      Cc: Rajendra Nayak <rnayak@ti.com>
      Signed-off-by: NTony Lindgren <tony@atomide.com>
      a46631c4
    • R
      ARM: dts: dra7: add routable-irqs property for gic node · 51300633
      R Sricharan 提交于
      There is a IRQ crossbar device in the soc, which maps the
      irq requests from the peripherals to the mpu interrupt
      controller's inputs. The gic provides the support for such
      IPs in the form of routable-irqs. So adding the property
      here to gic node.
      Signed-off-by: NSricharan R <r.sricharan@ti.com>
      Signed-off-by: NNishanth Menon <nm@ti.com>
      Cc: Benoit Cousson <bcousson@baylibre.com>
      Cc: Santosh Shilimkar <santosh.shilimkar@ti.com>
      Cc: Rajendra Nayak <rnayak@ti.com>
      Signed-off-by: NTony Lindgren <tony@atomide.com>
      51300633
  3. 20 5月, 2014 1 次提交
  4. 15 5月, 2014 2 次提交
  5. 07 5月, 2014 2 次提交
  6. 06 5月, 2014 1 次提交
  7. 19 4月, 2014 2 次提交
  8. 06 3月, 2014 1 次提交
  9. 05 3月, 2014 1 次提交
  10. 03 3月, 2014 1 次提交
  11. 01 3月, 2014 2 次提交
  12. 18 1月, 2014 1 次提交
  13. 22 10月, 2013 3 次提交
  14. 08 10月, 2013 2 次提交
  15. 04 10月, 2013 1 次提交
  16. 17 9月, 2013 2 次提交
  17. 29 7月, 2013 1 次提交
    • F
      usb: dwc3: core: switch to snps,dwc3 · 22a5aa17
      Felipe Balbi 提交于
      all other drivers using Synopsys IPs with DT
      have a compatible of snps,$driver, in order
      to add consistency, we are switching over to
      snps,dwc3 but keeping synopsys,dwc3 in the core
      driver to maintain backwards compatibility.
      
      New DTS bindings should NOT use synopsys,dwc3.
      Signed-off-by: NFelipe Balbi <balbi@ti.com>
      22a5aa17
  18. 19 6月, 2013 7 次提交
  19. 03 6月, 2013 1 次提交
  20. 23 5月, 2013 1 次提交
  21. 09 4月, 2013 3 次提交