spi_imx.c 16.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50
/*
 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
 * Copyright (C) 2008 Juergen Beisert
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version 2
 * of the License, or (at your option) any later version.
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the
 * Free Software Foundation
 * 51 Franklin Street, Fifth Floor
 * Boston, MA  02110-1301, USA.
 */

#include <linux/clk.h>
#include <linux/completion.h>
#include <linux/delay.h>
#include <linux/err.h>
#include <linux/gpio.h>
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/irq.h>
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/platform_device.h>
#include <linux/spi/spi.h>
#include <linux/spi/spi_bitbang.h>
#include <linux/types.h>

#include <mach/spi.h>

#define DRIVER_NAME "spi_imx"

#define MXC_CSPIRXDATA		0x00
#define MXC_CSPITXDATA		0x04
#define MXC_CSPICTRL		0x08
#define MXC_CSPIINT		0x0c
#define MXC_RESET		0x1c

/* generic defines to abstract from the different register layouts */
#define MXC_INT_RR	(1 << 0) /* Receive data ready interrupt */
#define MXC_INT_TE	(1 << 1) /* Transmit FIFO empty interrupt */

51
struct spi_imx_config {
52 53 54 55 56 57
	unsigned int speed_hz;
	unsigned int bpw;
	unsigned int mode;
	int cs;
};

58
struct spi_imx_data {
59 60 61 62 63 64 65 66 67 68
	struct spi_bitbang bitbang;

	struct completion xfer_done;
	void *base;
	int irq;
	struct clk *clk;
	unsigned long spi_clk;
	int *chipselect;

	unsigned int count;
69 70
	void (*tx)(struct spi_imx_data *);
	void (*rx)(struct spi_imx_data *);
71 72 73 74 75
	void *rx_buf;
	const void *tx_buf;
	unsigned int txfifo; /* number of words pushed in tx FIFO */

	/* SoC specific functions */
76 77 78 79
	void (*intctrl)(struct spi_imx_data *, int);
	int (*config)(struct spi_imx_data *, struct spi_imx_config *);
	void (*trigger)(struct spi_imx_data *);
	int (*rx_available)(struct spi_imx_data *);
80 81 82
};

#define MXC_SPI_BUF_RX(type)						\
83
static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx)		\
84
{									\
85
	unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA);	\
86
									\
87 88 89
	if (spi_imx->rx_buf) {						\
		*(type *)spi_imx->rx_buf = val;				\
		spi_imx->rx_buf += sizeof(type);			\
90 91 92 93
	}								\
}

#define MXC_SPI_BUF_TX(type)						\
94
static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx)		\
95 96 97
{									\
	type val = 0;							\
									\
98 99 100
	if (spi_imx->tx_buf) {						\
		val = *(type *)spi_imx->tx_buf;				\
		spi_imx->tx_buf += sizeof(type);			\
101 102
	}								\
									\
103
	spi_imx->count -= sizeof(type);					\
104
									\
105
	writel(val, spi_imx->base + MXC_CSPITXDATA);			\
106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121
}

MXC_SPI_BUF_RX(u8)
MXC_SPI_BUF_TX(u8)
MXC_SPI_BUF_RX(u16)
MXC_SPI_BUF_TX(u16)
MXC_SPI_BUF_RX(u32)
MXC_SPI_BUF_TX(u32)

/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
 * (which is currently not the case in this driver)
 */
static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
	256, 384, 512, 768, 1024};

/* MX21, MX27 */
122
static unsigned int spi_imx_clkdiv_1(unsigned int fin,
123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139
		unsigned int fspi)
{
	int i, max;

	if (cpu_is_mx21())
		max = 18;
	else
		max = 16;

	for (i = 2; i < max; i++)
		if (fspi * mxc_clkdivs[i] >= fin)
			return i;

	return max;
}

/* MX1, MX31, MX35 */
140
static unsigned int spi_imx_clkdiv_2(unsigned int fin,
141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176
		unsigned int fspi)
{
	int i, div = 4;

	for (i = 0; i < 7; i++) {
		if (fspi * div >= fin)
			return i;
		div <<= 1;
	}

	return 7;
}

#define MX31_INTREG_TEEN	(1 << 0)
#define MX31_INTREG_RREN	(1 << 3)

#define MX31_CSPICTRL_ENABLE	(1 << 0)
#define MX31_CSPICTRL_MASTER	(1 << 1)
#define MX31_CSPICTRL_XCH	(1 << 2)
#define MX31_CSPICTRL_POL	(1 << 4)
#define MX31_CSPICTRL_PHA	(1 << 5)
#define MX31_CSPICTRL_SSCTL	(1 << 6)
#define MX31_CSPICTRL_SSPOL	(1 << 7)
#define MX31_CSPICTRL_BC_SHIFT	8
#define MX35_CSPICTRL_BL_SHIFT	20
#define MX31_CSPICTRL_CS_SHIFT	24
#define MX35_CSPICTRL_CS_SHIFT	12
#define MX31_CSPICTRL_DR_SHIFT	16

#define MX31_CSPISTATUS		0x14
#define MX31_STATUS_RR		(1 << 3)

/* These functions also work for the i.MX35, but be aware that
 * the i.MX35 has a slightly different register layout for bits
 * we do not use here.
 */
177
static void mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
178 179 180 181 182 183 184 185
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
		val |= MX31_INTREG_TEEN;
	if (enable & MXC_INT_RR)
		val |= MX31_INTREG_RREN;

186
	writel(val, spi_imx->base + MXC_CSPIINT);
187 188
}

189
static void mx31_trigger(struct spi_imx_data *spi_imx)
190 191 192
{
	unsigned int reg;

193
	reg = readl(spi_imx->base + MXC_CSPICTRL);
194
	reg |= MX31_CSPICTRL_XCH;
195
	writel(reg, spi_imx->base + MXC_CSPICTRL);
196 197
}

198 199
static int mx31_config(struct spi_imx_data *spi_imx,
		struct spi_imx_config *config)
200 201 202
{
	unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;

203
	reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225
		MX31_CSPICTRL_DR_SHIFT;

	if (cpu_is_mx31())
		reg |= (config->bpw - 1) << MX31_CSPICTRL_BC_SHIFT;
	else if (cpu_is_mx35()) {
		reg |= (config->bpw - 1) << MX35_CSPICTRL_BL_SHIFT;
		reg |= MX31_CSPICTRL_SSCTL;
	}

	if (config->mode & SPI_CPHA)
		reg |= MX31_CSPICTRL_PHA;
	if (config->mode & SPI_CPOL)
		reg |= MX31_CSPICTRL_POL;
	if (config->mode & SPI_CS_HIGH)
		reg |= MX31_CSPICTRL_SSPOL;
	if (config->cs < 0) {
		if (cpu_is_mx31())
			reg |= (config->cs + 32) << MX31_CSPICTRL_CS_SHIFT;
		else if (cpu_is_mx35())
			reg |= (config->cs + 32) << MX35_CSPICTRL_CS_SHIFT;
	}

226
	writel(reg, spi_imx->base + MXC_CSPICTRL);
227 228 229 230

	return 0;
}

231
static int mx31_rx_available(struct spi_imx_data *spi_imx)
232
{
233
	return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
234 235 236 237 238 239 240 241 242 243 244 245 246 247 248
}

#define MX27_INTREG_RR		(1 << 4)
#define MX27_INTREG_TEEN	(1 << 9)
#define MX27_INTREG_RREN	(1 << 13)

#define MX27_CSPICTRL_POL	(1 << 5)
#define MX27_CSPICTRL_PHA	(1 << 6)
#define MX27_CSPICTRL_SSPOL	(1 << 8)
#define MX27_CSPICTRL_XCH	(1 << 9)
#define MX27_CSPICTRL_ENABLE	(1 << 10)
#define MX27_CSPICTRL_MASTER	(1 << 11)
#define MX27_CSPICTRL_DR_SHIFT	14
#define MX27_CSPICTRL_CS_SHIFT	19

249
static void mx27_intctrl(struct spi_imx_data *spi_imx, int enable)
250 251 252 253 254 255 256 257
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
		val |= MX27_INTREG_TEEN;
	if (enable & MXC_INT_RR)
		val |= MX27_INTREG_RREN;

258
	writel(val, spi_imx->base + MXC_CSPIINT);
259 260
}

261
static void mx27_trigger(struct spi_imx_data *spi_imx)
262 263 264
{
	unsigned int reg;

265
	reg = readl(spi_imx->base + MXC_CSPICTRL);
266
	reg |= MX27_CSPICTRL_XCH;
267
	writel(reg, spi_imx->base + MXC_CSPICTRL);
268 269
}

270 271
static int mx27_config(struct spi_imx_data *spi_imx,
		struct spi_imx_config *config)
272 273 274
{
	unsigned int reg = MX27_CSPICTRL_ENABLE | MX27_CSPICTRL_MASTER;

275
	reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, config->speed_hz) <<
276 277 278 279 280 281 282 283 284 285 286 287
		MX27_CSPICTRL_DR_SHIFT;
	reg |= config->bpw - 1;

	if (config->mode & SPI_CPHA)
		reg |= MX27_CSPICTRL_PHA;
	if (config->mode & SPI_CPOL)
		reg |= MX27_CSPICTRL_POL;
	if (config->mode & SPI_CS_HIGH)
		reg |= MX27_CSPICTRL_SSPOL;
	if (config->cs < 0)
		reg |= (config->cs + 32) << MX27_CSPICTRL_CS_SHIFT;

288
	writel(reg, spi_imx->base + MXC_CSPICTRL);
289 290 291 292

	return 0;
}

293
static int mx27_rx_available(struct spi_imx_data *spi_imx)
294
{
295
	return readl(spi_imx->base + MXC_CSPIINT) & MX27_INTREG_RR;
296 297 298 299 300 301 302 303 304 305 306 307 308
}

#define MX1_INTREG_RR		(1 << 3)
#define MX1_INTREG_TEEN		(1 << 8)
#define MX1_INTREG_RREN		(1 << 11)

#define MX1_CSPICTRL_POL	(1 << 4)
#define MX1_CSPICTRL_PHA	(1 << 5)
#define MX1_CSPICTRL_XCH	(1 << 8)
#define MX1_CSPICTRL_ENABLE	(1 << 9)
#define MX1_CSPICTRL_MASTER	(1 << 10)
#define MX1_CSPICTRL_DR_SHIFT	13

309
static void mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
310 311 312 313 314 315 316 317
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
		val |= MX1_INTREG_TEEN;
	if (enable & MXC_INT_RR)
		val |= MX1_INTREG_RREN;

318
	writel(val, spi_imx->base + MXC_CSPIINT);
319 320
}

321
static void mx1_trigger(struct spi_imx_data *spi_imx)
322 323 324
{
	unsigned int reg;

325
	reg = readl(spi_imx->base + MXC_CSPICTRL);
326
	reg |= MX1_CSPICTRL_XCH;
327
	writel(reg, spi_imx->base + MXC_CSPICTRL);
328 329
}

330 331
static int mx1_config(struct spi_imx_data *spi_imx,
		struct spi_imx_config *config)
332 333 334
{
	unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;

335
	reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
336 337 338 339 340 341 342 343
		MX1_CSPICTRL_DR_SHIFT;
	reg |= config->bpw - 1;

	if (config->mode & SPI_CPHA)
		reg |= MX1_CSPICTRL_PHA;
	if (config->mode & SPI_CPOL)
		reg |= MX1_CSPICTRL_POL;

344
	writel(reg, spi_imx->base + MXC_CSPICTRL);
345 346 347 348

	return 0;
}

349
static int mx1_rx_available(struct spi_imx_data *spi_imx)
350
{
351
	return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
352 353
}

354
static void spi_imx_chipselect(struct spi_device *spi, int is_active)
355
{
356
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
357
	unsigned int cs = 0;
358 359
	int gpio = spi_imx->chipselect[spi->chip_select];
	struct spi_imx_config config;
360 361 362 363 364 365 366 367 368 369 370 371 372

	if (spi->mode & SPI_CS_HIGH)
		cs = 1;

	if (is_active == BITBANG_CS_INACTIVE) {
		if (gpio >= 0)
			gpio_set_value(gpio, !cs);
		return;
	}

	config.bpw = spi->bits_per_word;
	config.speed_hz = spi->max_speed_hz;
	config.mode = spi->mode;
373
	config.cs = spi_imx->chipselect[spi->chip_select];
374

375
	spi_imx->config(spi_imx, &config);
376 377 378

	/* Initialize the functions for transfer */
	if (config.bpw <= 8) {
379 380
		spi_imx->rx = spi_imx_buf_rx_u8;
		spi_imx->tx = spi_imx_buf_tx_u8;
381
	} else if (config.bpw <= 16) {
382 383
		spi_imx->rx = spi_imx_buf_rx_u16;
		spi_imx->tx = spi_imx_buf_tx_u16;
384
	} else if (config.bpw <= 32) {
385 386
		spi_imx->rx = spi_imx_buf_rx_u32;
		spi_imx->tx = spi_imx_buf_tx_u32;
387 388 389 390 391 392 393 394 395
	} else
		BUG();

	if (gpio >= 0)
		gpio_set_value(gpio, cs);

	return;
}

396
static void spi_imx_push(struct spi_imx_data *spi_imx)
397
{
398 399
	while (spi_imx->txfifo < 8) {
		if (!spi_imx->count)
400
			break;
401 402
		spi_imx->tx(spi_imx);
		spi_imx->txfifo++;
403 404
	}

405
	spi_imx->trigger(spi_imx);
406 407
}

408
static irqreturn_t spi_imx_isr(int irq, void *dev_id)
409
{
410
	struct spi_imx_data *spi_imx = dev_id;
411

412 413 414
	while (spi_imx->rx_available(spi_imx)) {
		spi_imx->rx(spi_imx);
		spi_imx->txfifo--;
415 416
	}

417 418
	if (spi_imx->count) {
		spi_imx_push(spi_imx);
419 420 421
		return IRQ_HANDLED;
	}

422
	if (spi_imx->txfifo) {
423 424 425
		/* No data left to push, but still waiting for rx data,
		 * enable receive data available interrupt.
		 */
426
		spi_imx->intctrl(spi_imx, MXC_INT_RR);
427 428 429
		return IRQ_HANDLED;
	}

430 431
	spi_imx->intctrl(spi_imx, 0);
	complete(&spi_imx->xfer_done);
432 433 434 435

	return IRQ_HANDLED;
}

436
static int spi_imx_setupxfer(struct spi_device *spi,
437 438
				 struct spi_transfer *t)
{
439 440
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
	struct spi_imx_config config;
441 442 443 444

	config.bpw = t ? t->bits_per_word : spi->bits_per_word;
	config.speed_hz  = t ? t->speed_hz : spi->max_speed_hz;
	config.mode = spi->mode;
445
	config.cs = spi_imx->chipselect[spi->chip_select];
446

S
Sascha Hauer 已提交
447 448 449 450 451 452 453
	if (!config.speed_hz)
		config.speed_hz = spi->max_speed_hz;
	if (!config.bpw)
		config.bpw = spi->bits_per_word;
	if (!config.speed_hz)
		config.speed_hz = spi->max_speed_hz;

454
	spi_imx->config(spi_imx, &config);
455 456 457 458

	return 0;
}

459
static int spi_imx_transfer(struct spi_device *spi,
460 461
				struct spi_transfer *transfer)
{
462
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
463

464 465 466 467
	spi_imx->tx_buf = transfer->tx_buf;
	spi_imx->rx_buf = transfer->rx_buf;
	spi_imx->count = transfer->len;
	spi_imx->txfifo = 0;
468

469
	init_completion(&spi_imx->xfer_done);
470

471
	spi_imx_push(spi_imx);
472

473
	spi_imx->intctrl(spi_imx, MXC_INT_TE);
474

475
	wait_for_completion(&spi_imx->xfer_done);
476 477 478 479

	return transfer->len;
}

480
static int spi_imx_setup(struct spi_device *spi)
481
{
482 483 484
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
	int gpio = spi_imx->chipselect[spi->chip_select];

485 486 487
	pr_debug("%s: mode %d, %u bpw, %d hz\n", __func__,
		 spi->mode, spi->bits_per_word, spi->max_speed_hz);

488 489 490
	if (gpio >= 0)
		gpio_direction_output(gpio, spi->mode & SPI_CS_HIGH ? 0 : 1);

491
	spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
492 493 494 495

	return 0;
}

496
static void spi_imx_cleanup(struct spi_device *spi)
497 498 499
{
}

500
static int __init spi_imx_probe(struct platform_device *pdev)
501 502 503
{
	struct spi_imx_master *mxc_platform_info;
	struct spi_master *master;
504
	struct spi_imx_data *spi_imx;
505 506 507 508 509 510 511 512 513
	struct resource *res;
	int i, ret;

	mxc_platform_info = (struct spi_imx_master *)pdev->dev.platform_data;
	if (!mxc_platform_info) {
		dev_err(&pdev->dev, "can't get the platform data\n");
		return -EINVAL;
	}

514
	master = spi_alloc_master(&pdev->dev, sizeof(struct spi_imx_data));
515 516 517 518 519 520 521 522
	if (!master)
		return -ENOMEM;

	platform_set_drvdata(pdev, master);

	master->bus_num = pdev->id;
	master->num_chipselect = mxc_platform_info->num_chipselect;

523 524 525
	spi_imx = spi_master_get_devdata(master);
	spi_imx->bitbang.master = spi_master_get(master);
	spi_imx->chipselect = mxc_platform_info->chipselect;
526 527

	for (i = 0; i < master->num_chipselect; i++) {
528
		if (spi_imx->chipselect[i] < 0)
529
			continue;
530
		ret = gpio_request(spi_imx->chipselect[i], DRIVER_NAME);
531 532 533
		if (ret) {
			i--;
			while (i > 0)
534 535
				if (spi_imx->chipselect[i] >= 0)
					gpio_free(spi_imx->chipselect[i--]);
536 537 538 539 540
			dev_err(&pdev->dev, "can't get cs gpios");
			goto out_master_put;
		}
	}

541 542 543 544 545
	spi_imx->bitbang.chipselect = spi_imx_chipselect;
	spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
	spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
	spi_imx->bitbang.master->setup = spi_imx_setup;
	spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
546
	spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
547

548
	init_completion(&spi_imx->xfer_done);
549 550 551 552 553 554 555 556 557 558 559 560 561 562

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!res) {
		dev_err(&pdev->dev, "can't get platform resource\n");
		ret = -ENOMEM;
		goto out_gpio_free;
	}

	if (!request_mem_region(res->start, resource_size(res), pdev->name)) {
		dev_err(&pdev->dev, "request_mem_region failed\n");
		ret = -EBUSY;
		goto out_gpio_free;
	}

563 564
	spi_imx->base = ioremap(res->start, resource_size(res));
	if (!spi_imx->base) {
565 566 567 568
		ret = -EINVAL;
		goto out_release_mem;
	}

569 570
	spi_imx->irq = platform_get_irq(pdev, 0);
	if (!spi_imx->irq) {
571 572 573 574
		ret = -EINVAL;
		goto out_iounmap;
	}

575
	ret = request_irq(spi_imx->irq, spi_imx_isr, 0, DRIVER_NAME, spi_imx);
576
	if (ret) {
577
		dev_err(&pdev->dev, "can't get irq%d: %d\n", spi_imx->irq, ret);
578 579 580 581
		goto out_iounmap;
	}

	if (cpu_is_mx31() || cpu_is_mx35()) {
582 583 584 585
		spi_imx->intctrl = mx31_intctrl;
		spi_imx->config = mx31_config;
		spi_imx->trigger = mx31_trigger;
		spi_imx->rx_available = mx31_rx_available;
586
	} else  if (cpu_is_mx27() || cpu_is_mx21()) {
587 588 589 590
		spi_imx->intctrl = mx27_intctrl;
		spi_imx->config = mx27_config;
		spi_imx->trigger = mx27_trigger;
		spi_imx->rx_available = mx27_rx_available;
591
	} else if (cpu_is_mx1()) {
592 593 594 595
		spi_imx->intctrl = mx1_intctrl;
		spi_imx->config = mx1_config;
		spi_imx->trigger = mx1_trigger;
		spi_imx->rx_available = mx1_rx_available;
596 597 598
	} else
		BUG();

599 600
	spi_imx->clk = clk_get(&pdev->dev, NULL);
	if (IS_ERR(spi_imx->clk)) {
601
		dev_err(&pdev->dev, "unable to get clock\n");
602
		ret = PTR_ERR(spi_imx->clk);
603 604 605
		goto out_free_irq;
	}

606 607
	clk_enable(spi_imx->clk);
	spi_imx->spi_clk = clk_get_rate(spi_imx->clk);
608 609

	if (!cpu_is_mx31() || !cpu_is_mx35())
610
		writel(1, spi_imx->base + MXC_RESET);
611

612
	spi_imx->intctrl(spi_imx, 0);
613

614
	ret = spi_bitbang_start(&spi_imx->bitbang);
615 616 617 618 619 620 621 622 623 624
	if (ret) {
		dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
		goto out_clk_put;
	}

	dev_info(&pdev->dev, "probed\n");

	return ret;

out_clk_put:
625 626
	clk_disable(spi_imx->clk);
	clk_put(spi_imx->clk);
627
out_free_irq:
628
	free_irq(spi_imx->irq, spi_imx);
629
out_iounmap:
630
	iounmap(spi_imx->base);
631 632 633 634
out_release_mem:
	release_mem_region(res->start, resource_size(res));
out_gpio_free:
	for (i = 0; i < master->num_chipselect; i++)
635 636
		if (spi_imx->chipselect[i] >= 0)
			gpio_free(spi_imx->chipselect[i]);
637 638 639 640 641 642 643
out_master_put:
	spi_master_put(master);
	kfree(master);
	platform_set_drvdata(pdev, NULL);
	return ret;
}

644
static int __exit spi_imx_remove(struct platform_device *pdev)
645 646 647
{
	struct spi_master *master = platform_get_drvdata(pdev);
	struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
648
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
649 650
	int i;

651
	spi_bitbang_stop(&spi_imx->bitbang);
652

653 654 655 656 657
	writel(0, spi_imx->base + MXC_CSPICTRL);
	clk_disable(spi_imx->clk);
	clk_put(spi_imx->clk);
	free_irq(spi_imx->irq, spi_imx);
	iounmap(spi_imx->base);
658 659

	for (i = 0; i < master->num_chipselect; i++)
660 661
		if (spi_imx->chipselect[i] >= 0)
			gpio_free(spi_imx->chipselect[i]);
662 663 664 665 666 667 668 669 670 671

	spi_master_put(master);

	release_mem_region(res->start, resource_size(res));

	platform_set_drvdata(pdev, NULL);

	return 0;
}

672
static struct platform_driver spi_imx_driver = {
673 674 675 676
	.driver = {
		   .name = DRIVER_NAME,
		   .owner = THIS_MODULE,
		   },
677 678
	.probe = spi_imx_probe,
	.remove = __exit_p(spi_imx_remove),
679 680
};

681
static int __init spi_imx_init(void)
682
{
683
	return platform_driver_register(&spi_imx_driver);
684 685
}

686
static void __exit spi_imx_exit(void)
687
{
688
	platform_driver_unregister(&spi_imx_driver);
689 690
}

691 692
module_init(spi_imx_init);
module_exit(spi_imx_exit);
693 694 695 696

MODULE_DESCRIPTION("SPI Master Controller driver");
MODULE_AUTHOR("Sascha Hauer, Pengutronix");
MODULE_LICENSE("GPL");