cpu.c 5.5 KB
Newer Older
1
/*
2
 * linux/arch/arm/mach-w90x900/cpu.c
3
 *
4
 * Copyright (c) 2009 Nuvoton corporation.
5 6 7
 *
 * Wan ZongShun <mcuos.com@gmail.com>
 *
8
 * NUC900 series cpu common support
9 10 11
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
12
 * the Free Software Foundation;version 2 of the License.
13 14 15 16 17 18 19 20 21 22 23
 *
 */

#include <linux/kernel.h>
#include <linux/types.h>
#include <linux/interrupt.h>
#include <linux/list.h>
#include <linux/timer.h>
#include <linux/init.h>
#include <linux/platform_device.h>
#include <linux/io.h>
24
#include <linux/serial_8250.h>
25
#include <linux/delay.h>
26 27 28 29 30

#include <asm/mach/arch.h>
#include <asm/mach/map.h>
#include <asm/mach/irq.h>
#include <asm/irq.h>
31
#include <asm/system_misc.h>
32 33 34

#include <mach/hardware.h>
#include <mach/regs-serial.h>
35 36
#include <mach/regs-clock.h>
#include <mach/regs-ebi.h>
37
#include <mach/regs-timer.h>
38 39

#include "cpu.h"
40
#include "clock.h"
41
#include "nuc9xx.h"
42 43 44

/* Initial IO mappings */

45
static struct map_desc nuc900_iodesc[] __initdata = {
46 47 48 49 50
	IODESC_ENT(IRQ),
	IODESC_ENT(GCR),
	IODESC_ENT(UART),
	IODESC_ENT(TIMER),
	IODESC_ENT(EBI),
51
	IODESC_ENT(GPIO),
52 53
};

54 55 56 57
/* Initial clock declarations. */
static DEFINE_CLK(lcd, 0);
static DEFINE_CLK(audio, 1);
static DEFINE_CLK(fmi, 4);
58 59
static DEFINE_SUBCLK(ms, 0);
static DEFINE_SUBCLK(sd, 1);
60 61 62
static DEFINE_CLK(dmac, 5);
static DEFINE_CLK(atapi, 6);
static DEFINE_CLK(emc, 7);
63
static DEFINE_SUBCLK(rmii, 2);
64 65
static DEFINE_CLK(usbd, 8);
static DEFINE_CLK(usbh, 9);
66
static DEFINE_CLK(g2d, 10);
67 68 69 70 71 72 73
static DEFINE_CLK(pwm, 18);
static DEFINE_CLK(ps2, 24);
static DEFINE_CLK(kpi, 25);
static DEFINE_CLK(wdt, 26);
static DEFINE_CLK(gdma, 27);
static DEFINE_CLK(adc, 28);
static DEFINE_CLK(usi, 29);
74
static DEFINE_CLK(ext, 0);
75 76 77 78 79
static DEFINE_CLK(timer0, 19);
static DEFINE_CLK(timer1, 20);
static DEFINE_CLK(timer2, 21);
static DEFINE_CLK(timer3, 22);
static DEFINE_CLK(timer4, 23);
80

81 82
static struct clk_lookup nuc900_clkregs[] = {
	DEF_CLKLOOK(&clk_lcd, "nuc900-lcd", NULL),
83
	DEF_CLKLOOK(&clk_audio, "nuc900-ac97", NULL),
84 85 86 87 88 89 90 91 92 93 94 95 96 97 98
	DEF_CLKLOOK(&clk_fmi, "nuc900-fmi", NULL),
	DEF_CLKLOOK(&clk_ms, "nuc900-fmi", "MS"),
	DEF_CLKLOOK(&clk_sd, "nuc900-fmi", "SD"),
	DEF_CLKLOOK(&clk_dmac, "nuc900-dmac", NULL),
	DEF_CLKLOOK(&clk_atapi, "nuc900-atapi", NULL),
	DEF_CLKLOOK(&clk_emc, "nuc900-emc", NULL),
	DEF_CLKLOOK(&clk_rmii, "nuc900-emc", "RMII"),
	DEF_CLKLOOK(&clk_usbd, "nuc900-usbd", NULL),
	DEF_CLKLOOK(&clk_usbh, "nuc900-usbh", NULL),
	DEF_CLKLOOK(&clk_g2d, "nuc900-g2d", NULL),
	DEF_CLKLOOK(&clk_pwm, "nuc900-pwm", NULL),
	DEF_CLKLOOK(&clk_ps2, "nuc900-ps2", NULL),
	DEF_CLKLOOK(&clk_kpi, "nuc900-kpi", NULL),
	DEF_CLKLOOK(&clk_wdt, "nuc900-wdt", NULL),
	DEF_CLKLOOK(&clk_gdma, "nuc900-gdma", NULL),
99
	DEF_CLKLOOK(&clk_adc, "nuc900-ts", NULL),
100
	DEF_CLKLOOK(&clk_usi, "nuc900-spi", NULL),
101
	DEF_CLKLOOK(&clk_ext, NULL, "ext"),
102 103 104 105 106
	DEF_CLKLOOK(&clk_timer0, NULL, "timer0"),
	DEF_CLKLOOK(&clk_timer1, NULL, "timer1"),
	DEF_CLKLOOK(&clk_timer2, NULL, "timer2"),
	DEF_CLKLOOK(&clk_timer3, NULL, "timer3"),
	DEF_CLKLOOK(&clk_timer4, NULL, "timer4"),
107 108
};

109
/* Initial serial platform data */
110

111 112
struct plat_serial8250_port nuc900_uart_data[] = {
	NUC900_8250PORT(UART0),
113
	{},
114
};
115

116
struct platform_device nuc900_serial_device = {
117 118 119
	.name			= "serial8250",
	.id			= PLAT8250_DEV_PLATFORM,
	.dev			= {
120
		.platform_data	= nuc900_uart_data,
121 122
	},
};
123

124 125
/*Set NUC900 series cpu frequence*/
static int __init nuc900_set_clkval(unsigned int cpufreq)
126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173
{
	unsigned int pllclk, ahbclk, apbclk, val;

	pllclk = 0;
	ahbclk = 0;
	apbclk = 0;

	switch (cpufreq) {
	case 66:
		pllclk = PLL_66MHZ;
		ahbclk = AHB_CPUCLK_1_1;
		apbclk = APB_AHB_1_2;
		break;

	case 100:
		pllclk = PLL_100MHZ;
		ahbclk = AHB_CPUCLK_1_1;
		apbclk = APB_AHB_1_2;
		break;

	case 120:
		pllclk = PLL_120MHZ;
		ahbclk = AHB_CPUCLK_1_2;
		apbclk = APB_AHB_1_2;
		break;

	case 166:
		pllclk = PLL_166MHZ;
		ahbclk = AHB_CPUCLK_1_2;
		apbclk = APB_AHB_1_2;
		break;

	case 200:
		pllclk = PLL_200MHZ;
		ahbclk = AHB_CPUCLK_1_2;
		apbclk = APB_AHB_1_2;
		break;
	}

	__raw_writel(pllclk, REG_PLLCON0);

	val = __raw_readl(REG_CLKDIV);
	val &= ~(0x03 << 24 | 0x03 << 26);
	val |= (ahbclk << 24 | apbclk << 26);
	__raw_writel(val, REG_CLKDIV);

	return 	0;
}
174
static int __init nuc900_set_cpufreq(char *str)
175 176 177 178 179 180 181 182
{
	unsigned long cpufreq, val;

	if (!*str)
		return 0;

	strict_strtoul(str, 0, &cpufreq);

183
	nuc900_clock_source(NULL, "ext");
184

185
	nuc900_set_clkval(cpufreq);
186 187 188 189 190 191 192 193

	mdelay(1);

	val = __raw_readl(REG_CKSKEW);
	val &= ~0xff;
	val |= DEFAULTSKEW;
	__raw_writel(val, REG_CKSKEW);

194
	nuc900_clock_source(NULL, "pll0");
195 196 197 198

	return 1;
}

199
__setup("cpufreq=", nuc900_set_cpufreq);
200

201
/*Init NUC900 evb io*/
202

203
void __init nuc900_map_io(struct map_desc *mach_desc, int mach_size)
204
{
205
	unsigned long idcode = 0x0;
206

207 208 209 210 211 212 213 214 215 216 217 218
	iotable_init(mach_desc, mach_size);
	iotable_init(nuc900_iodesc, ARRAY_SIZE(nuc900_iodesc));

	idcode = __raw_readl(NUC900PDID);
	if (idcode == NUC910_CPUID)
		printk(KERN_INFO "CPU type 0x%08lx is NUC910\n", idcode);
	else if (idcode == NUC920_CPUID)
		printk(KERN_INFO "CPU type 0x%08lx is NUC920\n", idcode);
	else if (idcode == NUC950_CPUID)
		printk(KERN_INFO "CPU type 0x%08lx is NUC950\n", idcode);
	else if (idcode == NUC960_CPUID)
		printk(KERN_INFO "CPU type 0x%08lx is NUC960\n", idcode);
219 220
}

221 222 223
/*Init NUC900 clock*/

void __init nuc900_init_clocks(void)
224
{
225
	clkdev_add_table(nuc900_clkregs, ARRAY_SIZE(nuc900_clkregs));
226
}
227

228 229 230 231 232 233 234 235 236 237 238 239 240 241
#define	WTCR	(TMR_BA + 0x1C)
#define	WTCLK	(1 << 10)
#define	WTE	(1 << 7)
#define	WTRE	(1 << 1)

void nuc9xx_restart(char mode, const char *cmd)
{
	if (mode == 's') {
		/* Jump into ROM at address 0 */
		soft_restart(0);
	} else {
		__raw_writel(WTE | WTRE | WTCLK, WTCR);
	}
}