uasm.c 17.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
 * A small micro-assembler. It is intentionally kept simple, does only
 * support a subset of instructions, and does not try to hide pipeline
 * effects like branch delay slots.
 *
 * Copyright (C) 2004, 2005, 2006, 2008  Thiemo Seufer
 * Copyright (C) 2005, 2007  Maciej W. Rozycki
 * Copyright (C) 2006  Ralf Baechle (ralf@linux-mips.org)
 */

#include <linux/kernel.h>
#include <linux/types.h>
#include <linux/init.h>

#include <asm/inst.h>
#include <asm/elf.h>
#include <asm/bugs.h>
22
#include <asm/uasm.h>
23 24 25 26 27 28 29 30 31 32 33

enum fields {
	RS = 0x001,
	RT = 0x002,
	RD = 0x004,
	RE = 0x008,
	SIMM = 0x010,
	UIMM = 0x020,
	BIMM = 0x040,
	JIMM = 0x080,
	FUNC = 0x100,
D
David Daney 已提交
34 35
	SET = 0x200,
	SCIMM = 0x400
36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55
};

#define OP_MASK		0x3f
#define OP_SH		26
#define RS_MASK		0x1f
#define RS_SH		21
#define RT_MASK		0x1f
#define RT_SH		16
#define RD_MASK		0x1f
#define RD_SH		11
#define RE_MASK		0x1f
#define RE_SH		6
#define IMM_MASK	0xffff
#define IMM_SH		0
#define JIMM_MASK	0x3ffffff
#define JIMM_SH		0
#define FUNC_MASK	0x3f
#define FUNC_SH		0
#define SET_MASK	0x7
#define SET_SH		0
D
David Daney 已提交
56 57
#define SCIMM_MASK	0xfffff
#define SCIMM_SH	6
58 59 60 61 62

enum opcode {
	insn_invalid,
	insn_addu, insn_addiu, insn_and, insn_andi, insn_beq,
	insn_beql, insn_bgez, insn_bgezl, insn_bltz, insn_bltzl,
63 64
	insn_bne, insn_cache, insn_daddu, insn_daddiu, insn_dmfc0,
	insn_dmtc0, insn_dsll, insn_dsll32, insn_dsra, insn_dsrl,
65 66 67 68 69 70
	insn_dsrl32, insn_drotr, insn_drotr32, insn_dsubu, insn_eret,
	insn_j, insn_jal, insn_jr, insn_ld, insn_ll, insn_lld,
	insn_lui, insn_lw, insn_mfc0, insn_mtc0, insn_or, insn_ori,
	insn_pref, insn_rfe, insn_sc, insn_scd, insn_sd, insn_sll,
	insn_sra, insn_srl, insn_rotr, insn_subu, insn_sw, insn_tlbp,
	insn_tlbr, insn_tlbwi, insn_tlbwr, insn_xor, insn_xori,
71 72
	insn_dins, insn_dinsm, insn_syscall, insn_bbit0, insn_bbit1,
	insn_lwx, insn_ldx
73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89
};

struct insn {
	enum opcode opcode;
	u32 match;
	enum fields fields;
};

/* This macro sets the non-variable bits of an instruction. */
#define M(a, b, c, d, e, f)					\
	((a) << OP_SH						\
	 | (b) << RS_SH						\
	 | (c) << RT_SH						\
	 | (d) << RD_SH						\
	 | (e) << RE_SH						\
	 | (f) << FUNC_SH)

90
static struct insn insn_table[] __uasminitdata = {
91 92 93 94 95 96 97 98 99 100 101
	{ insn_addiu, M(addiu_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
	{ insn_addu, M(spec_op, 0, 0, 0, 0, addu_op), RS | RT | RD },
	{ insn_and, M(spec_op, 0, 0, 0, 0, and_op), RS | RT | RD },
	{ insn_andi, M(andi_op, 0, 0, 0, 0, 0), RS | RT | UIMM },
	{ insn_beq, M(beq_op, 0, 0, 0, 0, 0), RS | RT | BIMM },
	{ insn_beql, M(beql_op, 0, 0, 0, 0, 0), RS | RT | BIMM },
	{ insn_bgez, M(bcond_op, 0, bgez_op, 0, 0, 0), RS | BIMM },
	{ insn_bgezl, M(bcond_op, 0, bgezl_op, 0, 0, 0), RS | BIMM },
	{ insn_bltz, M(bcond_op, 0, bltz_op, 0, 0, 0), RS | BIMM },
	{ insn_bltzl, M(bcond_op, 0, bltzl_op, 0, 0, 0), RS | BIMM },
	{ insn_bne, M(bne_op, 0, 0, 0, 0, 0), RS | RT | BIMM },
102
	{ insn_cache,  M(cache_op, 0, 0, 0, 0, 0),  RS | RT | SIMM },
103 104 105 106 107 108 109 110 111
	{ insn_daddiu, M(daddiu_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
	{ insn_daddu, M(spec_op, 0, 0, 0, 0, daddu_op), RS | RT | RD },
	{ insn_dmfc0, M(cop0_op, dmfc_op, 0, 0, 0, 0), RT | RD | SET},
	{ insn_dmtc0, M(cop0_op, dmtc_op, 0, 0, 0, 0), RT | RD | SET},
	{ insn_dsll, M(spec_op, 0, 0, 0, 0, dsll_op), RT | RD | RE },
	{ insn_dsll32, M(spec_op, 0, 0, 0, 0, dsll32_op), RT | RD | RE },
	{ insn_dsra, M(spec_op, 0, 0, 0, 0, dsra_op), RT | RD | RE },
	{ insn_dsrl, M(spec_op, 0, 0, 0, 0, dsrl_op), RT | RD | RE },
	{ insn_dsrl32, M(spec_op, 0, 0, 0, 0, dsrl32_op), RT | RD | RE },
112
	{ insn_drotr, M(spec_op, 1, 0, 0, 0, dsrl_op), RT | RD | RE },
113
	{ insn_drotr32, M(spec_op, 1, 0, 0, 0, dsrl32_op), RT | RD | RE },
114 115 116 117 118 119 120 121 122 123 124 125
	{ insn_dsubu, M(spec_op, 0, 0, 0, 0, dsubu_op), RS | RT | RD },
	{ insn_eret,  M(cop0_op, cop_op, 0, 0, 0, eret_op),  0 },
	{ insn_j,  M(j_op, 0, 0, 0, 0, 0),  JIMM },
	{ insn_jal,  M(jal_op, 0, 0, 0, 0, 0),  JIMM },
	{ insn_jr,  M(spec_op, 0, 0, 0, 0, jr_op),  RS },
	{ insn_ld,  M(ld_op, 0, 0, 0, 0, 0),  RS | RT | SIMM },
	{ insn_ll,  M(ll_op, 0, 0, 0, 0, 0),  RS | RT | SIMM },
	{ insn_lld,  M(lld_op, 0, 0, 0, 0, 0),  RS | RT | SIMM },
	{ insn_lui,  M(lui_op, 0, 0, 0, 0, 0),  RT | SIMM },
	{ insn_lw,  M(lw_op, 0, 0, 0, 0, 0),  RS | RT | SIMM },
	{ insn_mfc0,  M(cop0_op, mfc_op, 0, 0, 0, 0),  RT | RD | SET},
	{ insn_mtc0,  M(cop0_op, mtc_op, 0, 0, 0, 0),  RT | RD | SET},
R
Ralf Baechle 已提交
126
	{ insn_or,  M(spec_op, 0, 0, 0, 0, or_op),  RS | RT | RD },
127
	{ insn_ori,  M(ori_op, 0, 0, 0, 0, 0),  RS | RT | UIMM },
128
	{ insn_pref,  M(pref_op, 0, 0, 0, 0, 0),  RS | RT | SIMM },
129 130 131 132 133 134 135
	{ insn_rfe,  M(cop0_op, cop_op, 0, 0, 0, rfe_op),  0 },
	{ insn_sc,  M(sc_op, 0, 0, 0, 0, 0),  RS | RT | SIMM },
	{ insn_scd,  M(scd_op, 0, 0, 0, 0, 0),  RS | RT | SIMM },
	{ insn_sd,  M(sd_op, 0, 0, 0, 0, 0),  RS | RT | SIMM },
	{ insn_sll,  M(spec_op, 0, 0, 0, 0, sll_op),  RT | RD | RE },
	{ insn_sra,  M(spec_op, 0, 0, 0, 0, sra_op),  RT | RD | RE },
	{ insn_srl,  M(spec_op, 0, 0, 0, 0, srl_op),  RT | RD | RE },
D
David Daney 已提交
136
	{ insn_rotr,  M(spec_op, 1, 0, 0, 0, srl_op),  RT | RD | RE },
137 138 139
	{ insn_subu,  M(spec_op, 0, 0, 0, 0, subu_op),  RS | RT | RD },
	{ insn_sw,  M(sw_op, 0, 0, 0, 0, 0),  RS | RT | SIMM },
	{ insn_tlbp,  M(cop0_op, cop_op, 0, 0, 0, tlbp_op),  0 },
D
David Daney 已提交
140
	{ insn_tlbr,  M(cop0_op, cop_op, 0, 0, 0, tlbr_op),  0 },
141 142 143 144
	{ insn_tlbwi,  M(cop0_op, cop_op, 0, 0, 0, tlbwi_op),  0 },
	{ insn_tlbwr,  M(cop0_op, cop_op, 0, 0, 0, tlbwr_op),  0 },
	{ insn_xor,  M(spec_op, 0, 0, 0, 0, xor_op),  RS | RT | RD },
	{ insn_xori,  M(xori_op, 0, 0, 0, 0, 0),  RS | RT | UIMM },
145
	{ insn_dins, M(spec3_op, 0, 0, 0, 0, dins_op), RS | RT | RD | RE },
D
David Daney 已提交
146
	{ insn_dinsm, M(spec3_op, 0, 0, 0, 0, dinsm_op), RS | RT | RD | RE },
D
David Daney 已提交
147
	{ insn_syscall, M(spec_op, 0, 0, 0, 0, syscall_op), SCIMM},
148 149
	{ insn_bbit0, M(lwc2_op, 0, 0, 0, 0, 0), RS | RT | BIMM },
	{ insn_bbit1, M(swc2_op, 0, 0, 0, 0, 0), RS | RT | BIMM },
150 151
	{ insn_lwx, M(spec3_op, 0, 0, 0, lwx_op, lx_op), RS | RT | RD },
	{ insn_ldx, M(spec3_op, 0, 0, 0, ldx_op, lx_op), RS | RT | RD },
152 153 154 155 156
	{ insn_invalid, 0, 0 }
};

#undef M

157
static inline __uasminit u32 build_rs(u32 arg)
158
{
159
	WARN(arg & ~RS_MASK, KERN_WARNING "Micro-assembler field overflow\n");
160 161 162 163

	return (arg & RS_MASK) << RS_SH;
}

164
static inline __uasminit u32 build_rt(u32 arg)
165
{
166
	WARN(arg & ~RT_MASK, KERN_WARNING "Micro-assembler field overflow\n");
167 168 169 170

	return (arg & RT_MASK) << RT_SH;
}

171
static inline __uasminit u32 build_rd(u32 arg)
172
{
173
	WARN(arg & ~RD_MASK, KERN_WARNING "Micro-assembler field overflow\n");
174 175 176 177

	return (arg & RD_MASK) << RD_SH;
}

178
static inline __uasminit u32 build_re(u32 arg)
179
{
180
	WARN(arg & ~RE_MASK, KERN_WARNING "Micro-assembler field overflow\n");
181 182 183 184

	return (arg & RE_MASK) << RE_SH;
}

185
static inline __uasminit u32 build_simm(s32 arg)
186
{
187 188
	WARN(arg > 0x7fff || arg < -0x8000,
	     KERN_WARNING "Micro-assembler field overflow\n");
189 190 191 192

	return arg & 0xffff;
}

193
static inline __uasminit u32 build_uimm(u32 arg)
194
{
195
	WARN(arg & ~IMM_MASK, KERN_WARNING "Micro-assembler field overflow\n");
196 197 198 199

	return arg & IMM_MASK;
}

200
static inline __uasminit u32 build_bimm(s32 arg)
201
{
202 203
	WARN(arg > 0x1ffff || arg < -0x20000,
	     KERN_WARNING "Micro-assembler field overflow\n");
204

205
	WARN(arg & 0x3, KERN_WARNING "Invalid micro-assembler branch target\n");
206 207 208 209

	return ((arg < 0) ? (1 << 15) : 0) | ((arg >> 2) & 0x7fff);
}

210
static inline __uasminit u32 build_jimm(u32 arg)
211
{
212 213
	WARN(arg & ~(JIMM_MASK << 2),
	     KERN_WARNING "Micro-assembler field overflow\n");
214 215 216 217

	return (arg >> 2) & JIMM_MASK;
}

218
static inline __uasminit u32 build_scimm(u32 arg)
D
David Daney 已提交
219
{
220 221
	WARN(arg & ~SCIMM_MASK,
	     KERN_WARNING "Micro-assembler field overflow\n");
D
David Daney 已提交
222 223 224 225

	return (arg & SCIMM_MASK) << SCIMM_SH;
}

226
static inline __uasminit u32 build_func(u32 arg)
227
{
228
	WARN(arg & ~FUNC_MASK, KERN_WARNING "Micro-assembler field overflow\n");
229 230 231 232

	return arg & FUNC_MASK;
}

233
static inline __uasminit u32 build_set(u32 arg)
234
{
235
	WARN(arg & ~SET_MASK, KERN_WARNING "Micro-assembler field overflow\n");
236 237 238 239 240 241 242 243

	return arg & SET_MASK;
}

/*
 * The order of opcode arguments is implicitly left to right,
 * starting with RS and ending with FUNC or IMM.
 */
244
static void __uasminit build_insn(u32 **buf, enum opcode opc, ...)
245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281
{
	struct insn *ip = NULL;
	unsigned int i;
	va_list ap;
	u32 op;

	for (i = 0; insn_table[i].opcode != insn_invalid; i++)
		if (insn_table[i].opcode == opc) {
			ip = &insn_table[i];
			break;
		}

	if (!ip || (opc == insn_daddiu && r4k_daddiu_bug()))
		panic("Unsupported Micro-assembler instruction %d", opc);

	op = ip->match;
	va_start(ap, opc);
	if (ip->fields & RS)
		op |= build_rs(va_arg(ap, u32));
	if (ip->fields & RT)
		op |= build_rt(va_arg(ap, u32));
	if (ip->fields & RD)
		op |= build_rd(va_arg(ap, u32));
	if (ip->fields & RE)
		op |= build_re(va_arg(ap, u32));
	if (ip->fields & SIMM)
		op |= build_simm(va_arg(ap, s32));
	if (ip->fields & UIMM)
		op |= build_uimm(va_arg(ap, u32));
	if (ip->fields & BIMM)
		op |= build_bimm(va_arg(ap, s32));
	if (ip->fields & JIMM)
		op |= build_jimm(va_arg(ap, u32));
	if (ip->fields & FUNC)
		op |= build_func(va_arg(ap, u32));
	if (ip->fields & SET)
		op |= build_set(va_arg(ap, u32));
D
David Daney 已提交
282 283
	if (ip->fields & SCIMM)
		op |= build_scimm(va_arg(ap, u32));
284 285 286 287 288 289 290 291 292 293
	va_end(ap);

	**buf = op;
	(*buf)++;
}

#define I_u1u2u3(op)					\
Ip_u1u2u3(op)						\
{							\
	build_insn(buf, insn##op, a, b, c);		\
294 295
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);
296 297 298 299 300

#define I_u2u1u3(op)					\
Ip_u2u1u3(op)						\
{							\
	build_insn(buf, insn##op, b, a, c);		\
301 302
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);
303 304 305 306 307

#define I_u3u1u2(op)					\
Ip_u3u1u2(op)						\
{							\
	build_insn(buf, insn##op, b, c, a);		\
308 309
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);
310 311 312 313 314

#define I_u1u2s3(op)					\
Ip_u1u2s3(op)						\
{							\
	build_insn(buf, insn##op, a, b, c);		\
315 316
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);
317 318 319 320 321

#define I_u2s3u1(op)					\
Ip_u2s3u1(op)						\
{							\
	build_insn(buf, insn##op, c, a, b);		\
322 323
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);
324 325 326 327 328

#define I_u2u1s3(op)					\
Ip_u2u1s3(op)						\
{							\
	build_insn(buf, insn##op, b, a, c);		\
329 330
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);
331

332 333 334 335
#define I_u2u1msbu3(op)					\
Ip_u2u1msbu3(op)					\
{							\
	build_insn(buf, insn##op, b, a, c+d-1, c);	\
336 337
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);
338

D
David Daney 已提交
339 340 341 342 343 344 345
#define I_u2u1msb32u3(op)				\
Ip_u2u1msbu3(op)					\
{							\
	build_insn(buf, insn##op, b, a, c+d-33, c);	\
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);

346 347 348 349
#define I_u1u2(op)					\
Ip_u1u2(op)						\
{							\
	build_insn(buf, insn##op, a, b);		\
350 351
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);
352 353 354 355 356

#define I_u1s2(op)					\
Ip_u1s2(op)						\
{							\
	build_insn(buf, insn##op, a, b);		\
357 358
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);
359 360 361 362 363

#define I_u1(op)					\
Ip_u1(op)						\
{							\
	build_insn(buf, insn##op, a);			\
364 365
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);
366 367 368 369 370

#define I_0(op)						\
Ip_0(op)						\
{							\
	build_insn(buf, insn##op);			\
371 372
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);
373 374 375 376 377 378 379 380 381 382 383 384

I_u2u1s3(_addiu)
I_u3u1u2(_addu)
I_u2u1u3(_andi)
I_u3u1u2(_and)
I_u1u2s3(_beq)
I_u1u2s3(_beql)
I_u1s2(_bgez)
I_u1s2(_bgezl)
I_u1s2(_bltz)
I_u1s2(_bltzl)
I_u1u2s3(_bne)
385
I_u2s3u1(_cache)
386 387 388 389 390 391 392 393 394
I_u1u2u3(_dmfc0)
I_u1u2u3(_dmtc0)
I_u2u1s3(_daddiu)
I_u3u1u2(_daddu)
I_u2u1u3(_dsll)
I_u2u1u3(_dsll32)
I_u2u1u3(_dsra)
I_u2u1u3(_dsrl)
I_u2u1u3(_dsrl32)
395
I_u2u1u3(_drotr)
396
I_u2u1u3(_drotr32)
397 398 399 400 401 402 403 404 405 406 407 408 409
I_u3u1u2(_dsubu)
I_0(_eret)
I_u1(_j)
I_u1(_jal)
I_u1(_jr)
I_u2s3u1(_ld)
I_u2s3u1(_ll)
I_u2s3u1(_lld)
I_u1s2(_lui)
I_u2s3u1(_lw)
I_u1u2u3(_mfc0)
I_u1u2u3(_mtc0)
I_u2u1u3(_ori)
R
Ralf Baechle 已提交
410
I_u3u1u2(_or)
411 412 413 414 415 416 417
I_0(_rfe)
I_u2s3u1(_sc)
I_u2s3u1(_scd)
I_u2s3u1(_sd)
I_u2u1u3(_sll)
I_u2u1u3(_sra)
I_u2u1u3(_srl)
D
David Daney 已提交
418
I_u2u1u3(_rotr)
419 420 421
I_u3u1u2(_subu)
I_u2s3u1(_sw)
I_0(_tlbp)
D
David Daney 已提交
422
I_0(_tlbr)
423 424 425 426
I_0(_tlbwi)
I_0(_tlbwr)
I_u3u1u2(_xor)
I_u2u1u3(_xori)
427
I_u2u1msbu3(_dins);
D
David Daney 已提交
428
I_u2u1msb32u3(_dinsm);
D
David Daney 已提交
429
I_u1(_syscall);
430 431
I_u1u2s3(_bbit0);
I_u1u2s3(_bbit1);
432 433
I_u3u1u2(_lwx)
I_u3u1u2(_ldx)
434

435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453
#ifdef CONFIG_CPU_CAVIUM_OCTEON
#include <asm/octeon/octeon.h>
void __uasminit uasm_i_pref(u32 **buf, unsigned int a, signed int b,
			    unsigned int c)
{
	if (OCTEON_IS_MODEL(OCTEON_CN63XX_PASS1_X) && a <= 24 && a != 5)
		/*
		 * As per erratum Core-14449, replace prefetches 0-4,
		 * 6-24 with 'pref 28'.
		 */
		build_insn(buf, insn_pref, c, 28, b);
	else
		build_insn(buf, insn_pref, c, a, b);
}
UASM_EXPORT_SYMBOL(uasm_i_pref);
#else
I_u2s3u1(_pref)
#endif

454
/* Handle labels. */
455
void __uasminit uasm_build_label(struct uasm_label **lab, u32 *addr, int lid)
456 457 458 459 460
{
	(*lab)->addr = addr;
	(*lab)->lab = lid;
	(*lab)++;
}
461
UASM_EXPORT_SYMBOL(uasm_build_label);
462

463
int __uasminit uasm_in_compat_space_p(long addr)
464 465 466 467 468 469 470 471
{
	/* Is this address in 32bit compat space? */
#ifdef CONFIG_64BIT
	return (((addr) & 0xffffffff00000000L) == 0xffffffff00000000L);
#else
	return 1;
#endif
}
472
UASM_EXPORT_SYMBOL(uasm_in_compat_space_p);
473

474
static int __uasminit uasm_rel_highest(long val)
475 476 477 478 479 480 481 482
{
#ifdef CONFIG_64BIT
	return ((((val + 0x800080008000L) >> 48) & 0xffff) ^ 0x8000) - 0x8000;
#else
	return 0;
#endif
}

483
static int __uasminit uasm_rel_higher(long val)
484 485 486 487 488 489 490 491
{
#ifdef CONFIG_64BIT
	return ((((val + 0x80008000L) >> 32) & 0xffff) ^ 0x8000) - 0x8000;
#else
	return 0;
#endif
}

492
int __uasminit uasm_rel_hi(long val)
493 494 495
{
	return ((((val + 0x8000L) >> 16) & 0xffff) ^ 0x8000) - 0x8000;
}
496
UASM_EXPORT_SYMBOL(uasm_rel_hi);
497

498
int __uasminit uasm_rel_lo(long val)
499 500 501
{
	return ((val & 0xffff) ^ 0x8000) - 0x8000;
}
502
UASM_EXPORT_SYMBOL(uasm_rel_lo);
503

504
void __uasminit UASM_i_LA_mostly(u32 **buf, unsigned int rs, long addr)
505 506 507 508 509 510 511 512 513 514 515 516 517 518
{
	if (!uasm_in_compat_space_p(addr)) {
		uasm_i_lui(buf, rs, uasm_rel_highest(addr));
		if (uasm_rel_higher(addr))
			uasm_i_daddiu(buf, rs, rs, uasm_rel_higher(addr));
		if (uasm_rel_hi(addr)) {
			uasm_i_dsll(buf, rs, rs, 16);
			uasm_i_daddiu(buf, rs, rs, uasm_rel_hi(addr));
			uasm_i_dsll(buf, rs, rs, 16);
		} else
			uasm_i_dsll32(buf, rs, rs, 0);
	} else
		uasm_i_lui(buf, rs, uasm_rel_hi(addr));
}
519
UASM_EXPORT_SYMBOL(UASM_i_LA_mostly);
520

521
void __uasminit UASM_i_LA(u32 **buf, unsigned int rs, long addr)
522 523 524 525 526 527 528 529 530
{
	UASM_i_LA_mostly(buf, rs, addr);
	if (uasm_rel_lo(addr)) {
		if (!uasm_in_compat_space_p(addr))
			uasm_i_daddiu(buf, rs, rs, uasm_rel_lo(addr));
		else
			uasm_i_addiu(buf, rs, rs, uasm_rel_lo(addr));
	}
}
531
UASM_EXPORT_SYMBOL(UASM_i_LA);
532 533

/* Handle relocations. */
534
void __uasminit
535 536 537 538 539 540 541
uasm_r_mips_pc16(struct uasm_reloc **rel, u32 *addr, int lid)
{
	(*rel)->addr = addr;
	(*rel)->type = R_MIPS_PC16;
	(*rel)->lab = lid;
	(*rel)++;
}
542
UASM_EXPORT_SYMBOL(uasm_r_mips_pc16);
543

544
static inline void __uasminit
545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560
__resolve_relocs(struct uasm_reloc *rel, struct uasm_label *lab)
{
	long laddr = (long)lab->addr;
	long raddr = (long)rel->addr;

	switch (rel->type) {
	case R_MIPS_PC16:
		*rel->addr |= build_bimm(laddr - (raddr + 4));
		break;

	default:
		panic("Unsupported Micro-assembler relocation %d",
		      rel->type);
	}
}

561
void __uasminit
562 563 564 565 566 567 568 569 570
uasm_resolve_relocs(struct uasm_reloc *rel, struct uasm_label *lab)
{
	struct uasm_label *l;

	for (; rel->lab != UASM_LABEL_INVALID; rel++)
		for (l = lab; l->lab != UASM_LABEL_INVALID; l++)
			if (rel->lab == l->lab)
				__resolve_relocs(rel, l);
}
571
UASM_EXPORT_SYMBOL(uasm_resolve_relocs);
572

573
void __uasminit
574 575 576 577 578 579
uasm_move_relocs(struct uasm_reloc *rel, u32 *first, u32 *end, long off)
{
	for (; rel->lab != UASM_LABEL_INVALID; rel++)
		if (rel->addr >= first && rel->addr < end)
			rel->addr += off;
}
580
UASM_EXPORT_SYMBOL(uasm_move_relocs);
581

582
void __uasminit
583 584 585 586 587 588
uasm_move_labels(struct uasm_label *lab, u32 *first, u32 *end, long off)
{
	for (; lab->lab != UASM_LABEL_INVALID; lab++)
		if (lab->addr >= first && lab->addr < end)
			lab->addr += off;
}
589
UASM_EXPORT_SYMBOL(uasm_move_labels);
590

591
void __uasminit
592 593 594 595 596 597 598 599 600 601
uasm_copy_handler(struct uasm_reloc *rel, struct uasm_label *lab, u32 *first,
		  u32 *end, u32 *target)
{
	long off = (long)(target - first);

	memcpy(target, first, (end - first) * sizeof(u32));

	uasm_move_relocs(rel, first, end, off);
	uasm_move_labels(lab, first, end, off);
}
602
UASM_EXPORT_SYMBOL(uasm_copy_handler);
603

604
int __uasminit uasm_insn_has_bdelay(struct uasm_reloc *rel, u32 *addr)
605 606 607 608 609 610 611 612 613 614
{
	for (; rel->lab != UASM_LABEL_INVALID; rel++) {
		if (rel->addr == addr
		    && (rel->type == R_MIPS_PC16
			|| rel->type == R_MIPS_26))
			return 1;
	}

	return 0;
}
615
UASM_EXPORT_SYMBOL(uasm_insn_has_bdelay);
616 617

/* Convenience functions for labeled branches. */
618
void __uasminit
619 620 621 622 623
uasm_il_bltz(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid)
{
	uasm_r_mips_pc16(r, *p, lid);
	uasm_i_bltz(p, reg, 0);
}
624
UASM_EXPORT_SYMBOL(uasm_il_bltz);
625

626
void __uasminit
627 628 629 630 631
uasm_il_b(u32 **p, struct uasm_reloc **r, int lid)
{
	uasm_r_mips_pc16(r, *p, lid);
	uasm_i_b(p, 0);
}
632
UASM_EXPORT_SYMBOL(uasm_il_b);
633

634
void __uasminit
635 636 637 638 639
uasm_il_beqz(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid)
{
	uasm_r_mips_pc16(r, *p, lid);
	uasm_i_beqz(p, reg, 0);
}
640
UASM_EXPORT_SYMBOL(uasm_il_beqz);
641

642
void __uasminit
643 644 645 646 647
uasm_il_beqzl(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid)
{
	uasm_r_mips_pc16(r, *p, lid);
	uasm_i_beqzl(p, reg, 0);
}
648
UASM_EXPORT_SYMBOL(uasm_il_beqzl);
649

650
void __uasminit
651 652 653 654 655 656
uasm_il_bne(u32 **p, struct uasm_reloc **r, unsigned int reg1,
	unsigned int reg2, int lid)
{
	uasm_r_mips_pc16(r, *p, lid);
	uasm_i_bne(p, reg1, reg2, 0);
}
657
UASM_EXPORT_SYMBOL(uasm_il_bne);
658

659
void __uasminit
660 661 662 663 664
uasm_il_bnez(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid)
{
	uasm_r_mips_pc16(r, *p, lid);
	uasm_i_bnez(p, reg, 0);
}
665
UASM_EXPORT_SYMBOL(uasm_il_bnez);
666

667
void __uasminit
668 669 670 671 672
uasm_il_bgezl(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid)
{
	uasm_r_mips_pc16(r, *p, lid);
	uasm_i_bgezl(p, reg, 0);
}
673
UASM_EXPORT_SYMBOL(uasm_il_bgezl);
674

675
void __uasminit
676 677 678 679 680
uasm_il_bgez(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid)
{
	uasm_r_mips_pc16(r, *p, lid);
	uasm_i_bgez(p, reg, 0);
}
681
UASM_EXPORT_SYMBOL(uasm_il_bgez);
682

683
void __uasminit
684 685 686 687 688 689
uasm_il_bbit0(u32 **p, struct uasm_reloc **r, unsigned int reg,
	      unsigned int bit, int lid)
{
	uasm_r_mips_pc16(r, *p, lid);
	uasm_i_bbit0(p, reg, bit, 0);
}
690
UASM_EXPORT_SYMBOL(uasm_il_bbit0);
691

692
void __uasminit
693 694 695 696 697 698
uasm_il_bbit1(u32 **p, struct uasm_reloc **r, unsigned int reg,
	      unsigned int bit, int lid)
{
	uasm_r_mips_pc16(r, *p, lid);
	uasm_i_bbit1(p, reg, bit, 0);
}
699
UASM_EXPORT_SYMBOL(uasm_il_bbit1);