spinlock.h 7.8 KB
Newer Older
H
H. Peter Anvin 已提交
1 2
#ifndef _ASM_X86_SPINLOCK_H
#define _ASM_X86_SPINLOCK_H
3

A
Arun Sharma 已提交
4
#include <linux/atomic.h>
T
Thomas Gleixner 已提交
5 6
#include <asm/page.h>
#include <asm/processor.h>
N
Nick Piggin 已提交
7
#include <linux/compiler.h>
8
#include <asm/paravirt.h>
T
Thomas Gleixner 已提交
9 10 11 12 13 14
/*
 * Your basic SMP spinlocks, allowing only a single CPU anywhere
 *
 * Simple spin lock operations.  There are two variants, one clears IRQ's
 * on the local processor, one does not.
 *
N
Nick Piggin 已提交
15 16
 * These are fair FIFO ticket locks, which are currently limited to 256
 * CPUs.
T
Thomas Gleixner 已提交
17 18 19 20
 *
 * (the type definitions are in asm/spinlock_types.h)
 */

21
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
22
# define LOCK_PTR_REG "a"
23
# define REG_PTR_MODE "k"
24
#else
T
Thomas Gleixner 已提交
25
# define LOCK_PTR_REG "D"
26
# define REG_PTR_MODE "q"
T
Thomas Gleixner 已提交
27 28
#endif

N
Nick Piggin 已提交
29 30 31 32 33 34 35 36 37
#if defined(CONFIG_X86_32) && \
	(defined(CONFIG_X86_OOSTORE) || defined(CONFIG_X86_PPRO_FENCE))
/*
 * On PPro SMP or if we are using OOSTORE, we use a locked operation to unlock
 * (PPro errata 66, 92)
 */
# define UNLOCK_LOCK_PREFIX LOCK_PREFIX
#else
# define UNLOCK_LOCK_PREFIX
N
Nick Piggin 已提交
38 39
#endif

N
Nick Piggin 已提交
40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57
/*
 * Ticket locks are conceptually two parts, one indicating the current head of
 * the queue, and the other indicating the current tail. The lock is acquired
 * by atomically noting the tail and incrementing it by one (thus adding
 * ourself to the queue and noting our position), then waiting until the head
 * becomes equal to the the initial value of the tail.
 *
 * We use an xadd covering *both* parts of the lock, to increment the tail and
 * also load the position of the head, which takes care of memory ordering
 * issues and should be optimal for the uncontended case. Note the tail must be
 * in the high part, because a wide xadd increment of the low part would carry
 * up and contaminate the high part.
 *
 * With fewer than 2^8 possible CPUs, we can use x86's partial registers to
 * save some instructions and make the code more elegant. There really isn't
 * much between them in performance though, especially as locks are out of line.
 */
#if (NR_CPUS < 256)
58
#define TICKET_SHIFT 8
T
Thomas Gleixner 已提交
59

60
static __always_inline void __ticket_spin_lock(arch_spinlock_t *lock)
T
Thomas Gleixner 已提交
61
{
N
Nick Piggin 已提交
62 63
	short inc = 0x0100;

64
	asm volatile (
N
Nick Piggin 已提交
65 66 67 68 69 70 71
		LOCK_PREFIX "xaddw %w0, %1\n"
		"1:\t"
		"cmpb %h0, %b0\n\t"
		"je 2f\n\t"
		"rep ; nop\n\t"
		"movb %1, %b0\n\t"
		/* don't need lfence here, because loads are in-order */
T
Thomas Gleixner 已提交
72
		"jmp 1b\n"
N
Nick Piggin 已提交
73
		"2:"
74
		: "+Q" (inc), "+m" (lock->slock)
N
Nick Piggin 已提交
75
		:
76
		: "memory", "cc");
T
Thomas Gleixner 已提交
77
}
N
Nick Piggin 已提交
78

79
static __always_inline int __ticket_spin_trylock(arch_spinlock_t *lock)
T
Thomas Gleixner 已提交
80
{
81
	int tmp, new;
T
Thomas Gleixner 已提交
82

83
	asm volatile("movzwl %2, %0\n\t"
84
		     "cmpb %h0,%b0\n\t"
85
		     "leal 0x100(%" REG_PTR_MODE "0), %1\n\t"
86
		     "jne 1f\n\t"
87
		     LOCK_PREFIX "cmpxchgw %w1,%2\n\t"
88 89 90
		     "1:"
		     "sete %b1\n\t"
		     "movzbl %b1,%0\n\t"
91
		     : "=&a" (tmp), "=&q" (new), "+m" (lock->slock)
92 93
		     :
		     : "memory", "cc");
N
Nick Piggin 已提交
94 95

	return tmp;
T
Thomas Gleixner 已提交
96 97
}

98
static __always_inline void __ticket_spin_unlock(arch_spinlock_t *lock)
N
Nick Piggin 已提交
99
{
100 101 102 103
	asm volatile(UNLOCK_LOCK_PREFIX "incb %0"
		     : "+m" (lock->slock)
		     :
		     : "memory", "cc");
N
Nick Piggin 已提交
104
}
T
Thomas Gleixner 已提交
105
#else
106
#define TICKET_SHIFT 16
N
Nick Piggin 已提交
107

108
static __always_inline void __ticket_spin_lock(arch_spinlock_t *lock)
N
Nick Piggin 已提交
109 110 111 112
{
	int inc = 0x00010000;
	int tmp;

113
	asm volatile(LOCK_PREFIX "xaddl %0, %1\n"
114 115 116 117 118 119 120 121 122 123
		     "movzwl %w0, %2\n\t"
		     "shrl $16, %0\n\t"
		     "1:\t"
		     "cmpl %0, %2\n\t"
		     "je 2f\n\t"
		     "rep ; nop\n\t"
		     "movzwl %1, %2\n\t"
		     /* don't need lfence here, because loads are in-order */
		     "jmp 1b\n"
		     "2:"
124
		     : "+r" (inc), "+m" (lock->slock), "=&r" (tmp)
125 126
		     :
		     : "memory", "cc");
N
Nick Piggin 已提交
127 128
}

129
static __always_inline int __ticket_spin_trylock(arch_spinlock_t *lock)
N
Nick Piggin 已提交
130 131 132 133
{
	int tmp;
	int new;

134 135 136 137
	asm volatile("movl %2,%0\n\t"
		     "movl %0,%1\n\t"
		     "roll $16, %0\n\t"
		     "cmpl %0,%1\n\t"
138
		     "leal 0x00010000(%" REG_PTR_MODE "0), %1\n\t"
139
		     "jne 1f\n\t"
140
		     LOCK_PREFIX "cmpxchgl %1,%2\n\t"
141 142 143
		     "1:"
		     "sete %b1\n\t"
		     "movzbl %b1,%0\n\t"
144
		     : "=&a" (tmp), "=&q" (new), "+m" (lock->slock)
145 146
		     :
		     : "memory", "cc");
N
Nick Piggin 已提交
147 148 149

	return tmp;
}
T
Thomas Gleixner 已提交
150

151
static __always_inline void __ticket_spin_unlock(arch_spinlock_t *lock)
T
Thomas Gleixner 已提交
152
{
153 154 155 156
	asm volatile(UNLOCK_LOCK_PREFIX "incw %0"
		     : "+m" (lock->slock)
		     :
		     : "memory", "cc");
T
Thomas Gleixner 已提交
157
}
N
Nick Piggin 已提交
158
#endif
T
Thomas Gleixner 已提交
159

160
static inline int __ticket_spin_is_locked(arch_spinlock_t *lock)
161 162 163 164 165 166
{
	int tmp = ACCESS_ONCE(lock->slock);

	return !!(((tmp >> TICKET_SHIFT) ^ tmp) & ((1 << TICKET_SHIFT) - 1));
}

167
static inline int __ticket_spin_is_contended(arch_spinlock_t *lock)
168 169 170 171 172
{
	int tmp = ACCESS_ONCE(lock->slock);

	return (((tmp >> TICKET_SHIFT) - tmp) & ((1 << TICKET_SHIFT) - 1)) > 1;
}
173

174
#ifndef CONFIG_PARAVIRT_SPINLOCKS
175

176
static inline int arch_spin_is_locked(arch_spinlock_t *lock)
177 178 179 180
{
	return __ticket_spin_is_locked(lock);
}

181
static inline int arch_spin_is_contended(arch_spinlock_t *lock)
182 183 184
{
	return __ticket_spin_is_contended(lock);
}
185
#define arch_spin_is_contended	arch_spin_is_contended
186

187
static __always_inline void arch_spin_lock(arch_spinlock_t *lock)
188 189 190 191
{
	__ticket_spin_lock(lock);
}

192
static __always_inline int arch_spin_trylock(arch_spinlock_t *lock)
193 194 195 196
{
	return __ticket_spin_trylock(lock);
}

197
static __always_inline void arch_spin_unlock(arch_spinlock_t *lock)
198 199 200
{
	__ticket_spin_unlock(lock);
}
201

202
static __always_inline void arch_spin_lock_flags(arch_spinlock_t *lock,
203 204
						  unsigned long flags)
{
205
	arch_spin_lock(lock);
206 207
}

208
#endif	/* CONFIG_PARAVIRT_SPINLOCKS */
209

210
static inline void arch_spin_unlock_wait(arch_spinlock_t *lock)
T
Thomas Gleixner 已提交
211
{
212
	while (arch_spin_is_locked(lock))
T
Thomas Gleixner 已提交
213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229
		cpu_relax();
}

/*
 * Read-write spinlocks, allowing multiple readers
 * but only one writer.
 *
 * NOTE! it is quite common to have readers in interrupts
 * but no interrupt writers. For those circumstances we
 * can "mix" irq-safe locks - any writer needs to get a
 * irq-safe write-lock, but readers can get non-irqsafe
 * read-locks.
 *
 * On x86, we implement read-write locks as a 32-bit counter
 * with the high bit (sign) being the "contended" bit.
 */

N
Nick Piggin 已提交
230 231 232 233
/**
 * read_can_lock - would read_trylock() succeed?
 * @lock: the rwlock in question.
 */
234
static inline int arch_read_can_lock(arch_rwlock_t *lock)
T
Thomas Gleixner 已提交
235
{
236
	return lock->lock > 0;
T
Thomas Gleixner 已提交
237 238
}

N
Nick Piggin 已提交
239 240 241 242
/**
 * write_can_lock - would write_trylock() succeed?
 * @lock: the rwlock in question.
 */
243
static inline int arch_write_can_lock(arch_rwlock_t *lock)
T
Thomas Gleixner 已提交
244
{
245
	return lock->write == WRITE_LOCK_CMP;
T
Thomas Gleixner 已提交
246 247
}

248
static inline void arch_read_lock(arch_rwlock_t *rw)
T
Thomas Gleixner 已提交
249
{
250
	asm volatile(LOCK_PREFIX READ_LOCK_SIZE(dec) " (%0)\n\t"
T
Thomas Gleixner 已提交
251 252 253 254 255 256
		     "jns 1f\n"
		     "call __read_lock_failed\n\t"
		     "1:\n"
		     ::LOCK_PTR_REG (rw) : "memory");
}

257
static inline void arch_write_lock(arch_rwlock_t *rw)
T
Thomas Gleixner 已提交
258
{
259
	asm volatile(LOCK_PREFIX WRITE_LOCK_SUB(%1) "(%0)\n\t"
T
Thomas Gleixner 已提交
260 261 262
		     "jz 1f\n"
		     "call __write_lock_failed\n\t"
		     "1:\n"
263 264
		     ::LOCK_PTR_REG (&rw->write), "i" (RW_LOCK_BIAS)
		     : "memory");
T
Thomas Gleixner 已提交
265 266
}

267
static inline int arch_read_trylock(arch_rwlock_t *lock)
T
Thomas Gleixner 已提交
268
{
269
	READ_LOCK_ATOMIC(t) *count = (READ_LOCK_ATOMIC(t) *)lock;
T
Thomas Gleixner 已提交
270

271
	if (READ_LOCK_ATOMIC(dec_return)(count) >= 0)
T
Thomas Gleixner 已提交
272
		return 1;
273
	READ_LOCK_ATOMIC(inc)(count);
T
Thomas Gleixner 已提交
274 275 276
	return 0;
}

277
static inline int arch_write_trylock(arch_rwlock_t *lock)
T
Thomas Gleixner 已提交
278
{
279
	atomic_t *count = (atomic_t *)&lock->write;
T
Thomas Gleixner 已提交
280

281
	if (atomic_sub_and_test(WRITE_LOCK_CMP, count))
T
Thomas Gleixner 已提交
282
		return 1;
283
	atomic_add(WRITE_LOCK_CMP, count);
T
Thomas Gleixner 已提交
284 285 286
	return 0;
}

287
static inline void arch_read_unlock(arch_rwlock_t *rw)
T
Thomas Gleixner 已提交
288
{
289 290
	asm volatile(LOCK_PREFIX READ_LOCK_SIZE(inc) " %0"
		     :"+m" (rw->lock) : : "memory");
T
Thomas Gleixner 已提交
291 292
}

293
static inline void arch_write_unlock(arch_rwlock_t *rw)
T
Thomas Gleixner 已提交
294
{
295 296
	asm volatile(LOCK_PREFIX WRITE_LOCK_ADD(%1) "%0"
		     : "+m" (rw->write) : "i" (RW_LOCK_BIAS) : "memory");
T
Thomas Gleixner 已提交
297 298
}

299 300
#define arch_read_lock_flags(lock, flags) arch_read_lock(lock)
#define arch_write_lock_flags(lock, flags) arch_write_lock(lock)
301

302 303 304 305 306 307
#undef READ_LOCK_SIZE
#undef READ_LOCK_ATOMIC
#undef WRITE_LOCK_ADD
#undef WRITE_LOCK_SUB
#undef WRITE_LOCK_CMP

308 309 310
#define arch_spin_relax(lock)	cpu_relax()
#define arch_read_relax(lock)	cpu_relax()
#define arch_write_relax(lock)	cpu_relax()
T
Thomas Gleixner 已提交
311

312 313 314 315
/* The {read|write|spin}_lock() on x86 are full memory barriers. */
static inline void smp_mb__after_lock(void) { }
#define ARCH_HAS_SMP_MB_AFTER_LOCK

H
H. Peter Anvin 已提交
316
#endif /* _ASM_X86_SPINLOCK_H */