early-quirks.c 4.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
/* Various workarounds for chipset bugs.
   This code runs very early and can't use the regular PCI subsystem
   The entries are keyed to PCI bridges which usually identify chipsets
   uniquely.
   This is only for whole classes of chipsets with specific problems which
   need early invasive action (e.g. before the timers are initialized).
   Most PCI device specific workarounds can be done later and should be
   in standard PCI quirks
   Mainboard specific bugs should be handled by DMI entries.
   CPU specific bugs in setup.c */

#include <linux/pci.h>
#include <linux/acpi.h>
#include <linux/pci_ids.h>
#include <asm/pci-direct.h>
#include <asm/dma.h>
17 18
#include <asm/io_apic.h>
#include <asm/apic.h>
19
#include <asm/iommu.h>
20

21 22 23 24 25 26 27 28 29 30 31
static void __init fix_hypertransport_config(int num, int slot, int func)
{
	u32 htcfg;
	/*
	 * we found a hypertransport bus
	 * make sure that we are broadcasting
	 * interrupts to all cpus on the ht bus
	 * if we're using extended apic ids
	 */
	htcfg = read_pci_config(num, slot, func, 0x68);
	if (htcfg & (1 << 18)) {
32 33
		printk(KERN_INFO "Detected use of extended apic ids "
				 "on hypertransport bus\n");
34
		if ((htcfg & (1 << 17)) == 0) {
35 36 37 38
			printk(KERN_INFO "Enabling hypertransport extended "
					 "apic interrupt broadcast\n");
			printk(KERN_INFO "Note this is a bios bug, "
					 "please contact your hw vendor\n");
39 40 41 42 43 44 45 46 47
			htcfg |= (1 << 17);
			write_pci_config(num, slot, func, 0x68, htcfg);
		}
	}


}

static void __init via_bugs(int  num, int slot, int func)
48
{
49
#ifdef CONFIG_GART_IOMMU
Y
Yinghai Lu 已提交
50
	if ((max_pfn > MAX_DMA32_PFN ||  force_iommu) &&
51
	    !gart_iommu_aperture_allowed) {
52
		printk(KERN_INFO
53 54
		       "Looks like a VIA chipset. Disabling IOMMU."
		       " Override with iommu=allowed\n");
55
		gart_iommu_aperture_disabled = 1;
56 57 58 59 60
	}
#endif
}

#ifdef CONFIG_ACPI
61
#ifdef CONFIG_X86_IO_APIC
62

63
static int __init nvidia_hpet_check(struct acpi_table_header *header)
64 65 66
{
	return 0;
}
67 68
#endif /* CONFIG_X86_IO_APIC */
#endif /* CONFIG_ACPI */
69

70
static void __init nvidia_bugs(int num, int slot, int func)
71 72
{
#ifdef CONFIG_ACPI
73
#ifdef CONFIG_X86_IO_APIC
74 75 76
	/*
	 * All timer overrides on Nvidia are
	 * wrong unless HPET is enabled.
77 78 79
	 * Unfortunately that's not true on many Asus boards.
	 * We don't know yet how to detect this automatically, but
	 * at least allow a command line override.
80
	 */
81 82 83
	if (acpi_use_timer_override)
		return;

84
	if (acpi_table_parse(ACPI_SIG_HPET, nvidia_hpet_check)) {
85 86 87 88
		acpi_skip_timer_override = 1;
		printk(KERN_INFO "Nvidia board "
		       "detected. Ignoring ACPI "
		       "timer override.\n");
89 90
		printk(KERN_INFO "If you got timer trouble "
			"try acpi_use_timer_override\n");
91
	}
92
#endif
93 94 95 96 97
#endif
	/* RED-PEN skip them on mptables too? */

}

98 99 100
#define QFLAG_APPLY_ONCE 	0x1
#define QFLAG_APPLIED		0x2
#define QFLAG_DONE		(QFLAG_APPLY_ONCE|QFLAG_APPLIED)
101
struct chipset {
102 103 104 105 106 107
	u32 vendor;
	u32 device;
	u32 class;
	u32 class_mask;
	u32 flags;
	void (*f)(int num, int slot, int func);
108 109
};

110
static struct chipset early_qrk[] __initdata = {
111 112 113 114 115 116
	{ PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
	  PCI_CLASS_BRIDGE_PCI, PCI_ANY_ID, QFLAG_APPLY_ONCE, nvidia_bugs },
	{ PCI_VENDOR_ID_VIA, PCI_ANY_ID,
	  PCI_CLASS_BRIDGE_PCI, PCI_ANY_ID, QFLAG_APPLY_ONCE, via_bugs },
	{ PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_K8_NB,
	  PCI_CLASS_BRIDGE_HOST, PCI_ANY_ID, 0, fix_hypertransport_config },
117 118 119
	{}
};

120
static void __init check_dev_quirk(int num, int slot, int func)
121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156
{
	u16 class;
	u16 vendor;
	u16 device;
	u8 type;
	int i;

	class = read_pci_config_16(num, slot, func, PCI_CLASS_DEVICE);

	if (class == 0xffff)
		return;

	vendor = read_pci_config_16(num, slot, func, PCI_VENDOR_ID);

	device = read_pci_config_16(num, slot, func, PCI_DEVICE_ID);

	for (i = 0; early_qrk[i].f != NULL; i++) {
		if (((early_qrk[i].vendor == PCI_ANY_ID) ||
			(early_qrk[i].vendor == vendor)) &&
			((early_qrk[i].device == PCI_ANY_ID) ||
			(early_qrk[i].device == device)) &&
			(!((early_qrk[i].class ^ class) &
			    early_qrk[i].class_mask))) {
				if ((early_qrk[i].flags &
				     QFLAG_DONE) != QFLAG_DONE)
					early_qrk[i].f(num, slot, func);
				early_qrk[i].flags |= QFLAG_APPLIED;
			}
	}

	type = read_pci_config_byte(num, slot, func,
				    PCI_HEADER_TYPE);
	if (!(type & 0x80))
		return;
}

157 158 159
void __init early_quirks(void)
{
	int num, slot, func;
160 161 162 163

	if (!early_pci_allowed())
		return;

164
	/* Poor man's PCI discovery */
165 166 167 168
	for (num = 0; num < 32; num++)
		for (slot = 0; slot < 32; slot++)
			for (func = 0; func < 8; func++)
				check_dev_quirk(num, slot, func);
169
}