main.c 83.0 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2009 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/nl80211.h>
S
Sujith 已提交
18
#include "ath9k.h"
19
#include "btcoex.h"
20 21 22 23 24 25 26 27

static char *dev_info = "ath9k";

MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

28 29 30 31
static int modparam_nohwcrypt;
module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");

32 33
static unsigned int ath9k_debug = ATH_DBG_DEFAULT;
module_param_named(debug, ath9k_debug, uint, 0);
34
MODULE_PARM_DESC(debug, "Debugging mask");
35

36 37 38 39 40
/* We use the hw_value as an index into our private channel structure */

#define CHAN2G(_freq, _idx)  { \
	.center_freq = (_freq), \
	.hw_value = (_idx), \
41
	.max_power = 20, \
42 43 44 45 46 47
}

#define CHAN5G(_freq, _idx) { \
	.band = IEEE80211_BAND_5GHZ, \
	.center_freq = (_freq), \
	.hw_value = (_idx), \
48
	.max_power = 20, \
49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106
}

/* Some 2 GHz radios are actually tunable on 2312-2732
 * on 5 MHz steps, we support the channels which we know
 * we have calibration data for all cards though to make
 * this static */
static struct ieee80211_channel ath9k_2ghz_chantable[] = {
	CHAN2G(2412, 0), /* Channel 1 */
	CHAN2G(2417, 1), /* Channel 2 */
	CHAN2G(2422, 2), /* Channel 3 */
	CHAN2G(2427, 3), /* Channel 4 */
	CHAN2G(2432, 4), /* Channel 5 */
	CHAN2G(2437, 5), /* Channel 6 */
	CHAN2G(2442, 6), /* Channel 7 */
	CHAN2G(2447, 7), /* Channel 8 */
	CHAN2G(2452, 8), /* Channel 9 */
	CHAN2G(2457, 9), /* Channel 10 */
	CHAN2G(2462, 10), /* Channel 11 */
	CHAN2G(2467, 11), /* Channel 12 */
	CHAN2G(2472, 12), /* Channel 13 */
	CHAN2G(2484, 13), /* Channel 14 */
};

/* Some 5 GHz radios are actually tunable on XXXX-YYYY
 * on 5 MHz steps, we support the channels which we know
 * we have calibration data for all cards though to make
 * this static */
static struct ieee80211_channel ath9k_5ghz_chantable[] = {
	/* _We_ call this UNII 1 */
	CHAN5G(5180, 14), /* Channel 36 */
	CHAN5G(5200, 15), /* Channel 40 */
	CHAN5G(5220, 16), /* Channel 44 */
	CHAN5G(5240, 17), /* Channel 48 */
	/* _We_ call this UNII 2 */
	CHAN5G(5260, 18), /* Channel 52 */
	CHAN5G(5280, 19), /* Channel 56 */
	CHAN5G(5300, 20), /* Channel 60 */
	CHAN5G(5320, 21), /* Channel 64 */
	/* _We_ call this "Middle band" */
	CHAN5G(5500, 22), /* Channel 100 */
	CHAN5G(5520, 23), /* Channel 104 */
	CHAN5G(5540, 24), /* Channel 108 */
	CHAN5G(5560, 25), /* Channel 112 */
	CHAN5G(5580, 26), /* Channel 116 */
	CHAN5G(5600, 27), /* Channel 120 */
	CHAN5G(5620, 28), /* Channel 124 */
	CHAN5G(5640, 29), /* Channel 128 */
	CHAN5G(5660, 30), /* Channel 132 */
	CHAN5G(5680, 31), /* Channel 136 */
	CHAN5G(5700, 32), /* Channel 140 */
	/* _We_ call this UNII 3 */
	CHAN5G(5745, 33), /* Channel 149 */
	CHAN5G(5765, 34), /* Channel 153 */
	CHAN5G(5785, 35), /* Channel 157 */
	CHAN5G(5805, 36), /* Channel 161 */
	CHAN5G(5825, 37), /* Channel 165 */
};

107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132
/* Atheros hardware rate code addition for short premble */
#define SHPCHECK(__hw_rate, __flags) \
	((__flags & IEEE80211_RATE_SHORT_PREAMBLE) ? (__hw_rate | 0x04 ) : 0)

#define RATE(_bitrate, _hw_rate, _flags) {              \
	.bitrate        = (_bitrate),                   \
	.flags          = (_flags),                     \
	.hw_value       = (_hw_rate),                   \
	.hw_value_short = (SHPCHECK(_hw_rate, _flags))  \
}

static struct ieee80211_rate ath9k_legacy_rates[] = {
	RATE(10, 0x1b, 0),
	RATE(20, 0x1a, IEEE80211_RATE_SHORT_PREAMBLE),
	RATE(55, 0x19, IEEE80211_RATE_SHORT_PREAMBLE),
	RATE(110, 0x18, IEEE80211_RATE_SHORT_PREAMBLE),
	RATE(60, 0x0b, 0),
	RATE(90, 0x0f, 0),
	RATE(120, 0x0a, 0),
	RATE(180, 0x0e, 0),
	RATE(240, 0x09, 0),
	RATE(360, 0x0d, 0),
	RATE(480, 0x08, 0),
	RATE(540, 0x0c, 0),
};

133 134
static void ath_cache_conf_rate(struct ath_softc *sc,
				struct ieee80211_conf *conf)
S
Sujith 已提交
135
{
136 137 138
	switch (conf->channel->band) {
	case IEEE80211_BAND_2GHZ:
		if (conf_is_ht20(conf))
139
			sc->cur_rate_mode = ATH9K_MODE_11NG_HT20;
140
		else if (conf_is_ht40_minus(conf))
141
			sc->cur_rate_mode = ATH9K_MODE_11NG_HT40MINUS;
142
		else if (conf_is_ht40_plus(conf))
143
			sc->cur_rate_mode = ATH9K_MODE_11NG_HT40PLUS;
144
		else
145
			sc->cur_rate_mode = ATH9K_MODE_11G;
146 147 148
		break;
	case IEEE80211_BAND_5GHZ:
		if (conf_is_ht20(conf))
149
			sc->cur_rate_mode = ATH9K_MODE_11NA_HT20;
150
		else if (conf_is_ht40_minus(conf))
151
			sc->cur_rate_mode = ATH9K_MODE_11NA_HT40MINUS;
152
		else if (conf_is_ht40_plus(conf))
153
			sc->cur_rate_mode = ATH9K_MODE_11NA_HT40PLUS;
154
		else
155
			sc->cur_rate_mode = ATH9K_MODE_11A;
156 157
		break;
	default:
158
		BUG_ON(1);
159 160
		break;
	}
S
Sujith 已提交
161 162 163 164
}

static void ath_update_txpow(struct ath_softc *sc)
{
165
	struct ath_hw *ah = sc->sc_ah;
S
Sujith 已提交
166 167
	u32 txpow;

S
Sujith 已提交
168 169
	if (sc->curtxpow != sc->config.txpowlimit) {
		ath9k_hw_set_txpowerlimit(ah, sc->config.txpowlimit);
S
Sujith 已提交
170 171
		/* read back in case value is clamped */
		ath9k_hw_getcapability(ah, ATH9K_CAP_TXPOW, 1, &txpow);
S
Sujith 已提交
172
		sc->curtxpow = txpow;
S
Sujith 已提交
173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210
	}
}

static u8 parse_mpdudensity(u8 mpdudensity)
{
	/*
	 * 802.11n D2.0 defined values for "Minimum MPDU Start Spacing":
	 *   0 for no restriction
	 *   1 for 1/4 us
	 *   2 for 1/2 us
	 *   3 for 1 us
	 *   4 for 2 us
	 *   5 for 4 us
	 *   6 for 8 us
	 *   7 for 16 us
	 */
	switch (mpdudensity) {
	case 0:
		return 0;
	case 1:
	case 2:
	case 3:
		/* Our lower layer calculations limit our precision to
		   1 microsecond */
		return 1;
	case 4:
		return 2;
	case 5:
		return 4;
	case 6:
		return 8;
	case 7:
		return 16;
	default:
		return 0;
	}
}

211 212 213 214 215 216 217 218 219 220 221 222 223
static struct ath9k_channel *ath_get_curchannel(struct ath_softc *sc,
						struct ieee80211_hw *hw)
{
	struct ieee80211_channel *curchan = hw->conf.channel;
	struct ath9k_channel *channel;
	u8 chan_idx;

	chan_idx = curchan->hw_value;
	channel = &sc->sc_ah->channels[chan_idx];
	ath9k_update_ichannel(sc, hw, channel);
	return channel;
}

224
static bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode)
225 226 227 228
{
	unsigned long flags;
	bool ret;

229 230 231
	spin_lock_irqsave(&sc->sc_pm_lock, flags);
	ret = ath9k_hw_setpower(sc->sc_ah, mode);
	spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
232 233 234 235

	return ret;
}

236 237 238 239 240 241 242 243
void ath9k_ps_wakeup(struct ath_softc *sc)
{
	unsigned long flags;

	spin_lock_irqsave(&sc->sc_pm_lock, flags);
	if (++sc->ps_usecount != 1)
		goto unlock;

244
	ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262

 unlock:
	spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
}

void ath9k_ps_restore(struct ath_softc *sc)
{
	unsigned long flags;

	spin_lock_irqsave(&sc->sc_pm_lock, flags);
	if (--sc->ps_usecount != 0)
		goto unlock;

	if (sc->ps_enabled &&
	    !(sc->sc_flags & (SC_OP_WAIT_FOR_BEACON |
			      SC_OP_WAIT_FOR_CAB |
			      SC_OP_WAIT_FOR_PSPOLL_DATA |
			      SC_OP_WAIT_FOR_TX_ACK)))
263
		ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_NETWORK_SLEEP);
264 265 266 267 268

 unlock:
	spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
}

S
Sujith 已提交
269 270 271 272 273
/*
 * Set/change channels.  If the channel is really being changed, it's done
 * by reseting the chip.  To accomplish this we must first cleanup any pending
 * DMA, then restart stuff.
*/
274 275
int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
		    struct ath9k_channel *hchan)
S
Sujith 已提交
276
{
277
	struct ath_hw *ah = sc->sc_ah;
278
	struct ath_common *common = ath9k_hw_common(ah);
L
Luis R. Rodriguez 已提交
279
	struct ieee80211_conf *conf = &common->hw->conf;
S
Sujith 已提交
280
	bool fastcc = true, stopped;
281 282
	struct ieee80211_channel *channel = hw->conf.channel;
	int r;
S
Sujith 已提交
283 284 285 286

	if (sc->sc_flags & SC_OP_INVALID)
		return -EIO;

287 288
	ath9k_ps_wakeup(sc);

289 290 291 292 293 294 295 296 297 298
	/*
	 * This is only performed if the channel settings have
	 * actually changed.
	 *
	 * To switch channels clear any pending DMA operations;
	 * wait long enough for the RX fifo to drain, reset the
	 * hardware at the new frequency, and then re-enable
	 * the relevant bits of the h/w.
	 */
	ath9k_hw_set_interrupts(ah, 0);
S
Sujith 已提交
299
	ath_drain_all_txq(sc, false);
300
	stopped = ath_stoprecv(sc);
S
Sujith 已提交
301

302 303 304
	/* XXX: do not flush receive queue here. We don't want
	 * to flush data frames already in queue because of
	 * changing channel. */
S
Sujith 已提交
305

306 307 308
	if (!stopped || (sc->sc_flags & SC_OP_FULL_RESET))
		fastcc = false;

309
	ath_print(common, ATH_DBG_CONFIG,
L
Luis R. Rodriguez 已提交
310
		  "(%u MHz) -> (%u MHz), conf_is_ht40: %d\n",
311
		  sc->sc_ah->curchan->channel,
L
Luis R. Rodriguez 已提交
312
		  channel->center_freq, conf_is_ht40(conf));
S
Sujith 已提交
313

314 315 316 317
	spin_lock_bh(&sc->sc_resetlock);

	r = ath9k_hw_reset(ah, hchan, fastcc);
	if (r) {
318 319 320 321
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to reset channel (%u Mhz) "
			  "reset status %d\n",
			  channel->center_freq, r);
322
		spin_unlock_bh(&sc->sc_resetlock);
323
		goto ps_restore;
S
Sujith 已提交
324
	}
325 326 327 328 329
	spin_unlock_bh(&sc->sc_resetlock);

	sc->sc_flags &= ~SC_OP_FULL_RESET;

	if (ath_startrecv(sc) != 0) {
330 331
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to restart recv logic\n");
332 333
		r = -EIO;
		goto ps_restore;
334 335 336 337
	}

	ath_cache_conf_rate(sc, &hw->conf);
	ath_update_txpow(sc);
S
Sujith 已提交
338
	ath9k_hw_set_interrupts(ah, sc->imask);
339 340

 ps_restore:
341
	ath9k_ps_restore(sc);
342
	return r;
S
Sujith 已提交
343 344 345 346 347 348 349 350 351 352 353
}

/*
 *  This routine performs the periodic noise floor calibration function
 *  that is used to adjust and optimize the chip performance.  This
 *  takes environmental changes (location, temperature) into account.
 *  When the task is complete, it reschedules itself depending on the
 *  appropriate interval that was calculated.
 */
static void ath_ani_calibrate(unsigned long data)
{
354 355
	struct ath_softc *sc = (struct ath_softc *)data;
	struct ath_hw *ah = sc->sc_ah;
356
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
357 358 359 360
	bool longcal = false;
	bool shortcal = false;
	bool aniflag = false;
	unsigned int timestamp = jiffies_to_msecs(jiffies);
361
	u32 cal_interval, short_cal_interval;
S
Sujith 已提交
362

363 364
	short_cal_interval = (ah->opmode == NL80211_IFTYPE_AP) ?
		ATH_AP_SHORT_CALINTERVAL : ATH_STA_SHORT_CALINTERVAL;
S
Sujith 已提交
365

366 367 368 369 370 371
	/* Only calibrate if awake */
	if (sc->sc_ah->power_mode != ATH9K_PM_AWAKE)
		goto set_timer;

	ath9k_ps_wakeup(sc);

S
Sujith 已提交
372
	/* Long calibration runs independently of short calibration. */
373
	if ((timestamp - common->ani.longcal_timer) >= ATH_LONG_CALINTERVAL) {
S
Sujith 已提交
374
		longcal = true;
375
		ath_print(common, ATH_DBG_ANI, "longcal @%lu\n", jiffies);
376
		common->ani.longcal_timer = timestamp;
S
Sujith 已提交
377 378
	}

S
Sujith 已提交
379
	/* Short calibration applies only while caldone is false */
380 381
	if (!common->ani.caldone) {
		if ((timestamp - common->ani.shortcal_timer) >= short_cal_interval) {
S
Sujith 已提交
382
			shortcal = true;
383 384
			ath_print(common, ATH_DBG_ANI,
				  "shortcal @%lu\n", jiffies);
385 386
			common->ani.shortcal_timer = timestamp;
			common->ani.resetcal_timer = timestamp;
S
Sujith 已提交
387 388
		}
	} else {
389
		if ((timestamp - common->ani.resetcal_timer) >=
S
Sujith 已提交
390
		    ATH_RESTART_CALINTERVAL) {
391 392 393
			common->ani.caldone = ath9k_hw_reset_calvalid(ah);
			if (common->ani.caldone)
				common->ani.resetcal_timer = timestamp;
S
Sujith 已提交
394 395 396 397
		}
	}

	/* Verify whether we must check ANI */
398
	if ((timestamp - common->ani.checkani_timer) >= ATH_ANI_POLLINTERVAL) {
S
Sujith 已提交
399
		aniflag = true;
400
		common->ani.checkani_timer = timestamp;
S
Sujith 已提交
401 402 403 404 405 406
	}

	/* Skip all processing if there's nothing to do. */
	if (longcal || shortcal || aniflag) {
		/* Call ANI routine if necessary */
		if (aniflag)
407
			ath9k_hw_ani_monitor(ah, ah->curchan);
S
Sujith 已提交
408 409 410

		/* Perform calibration if necessary */
		if (longcal || shortcal) {
411
			common->ani.caldone =
412 413 414 415
				ath9k_hw_calibrate(ah,
						   ah->curchan,
						   common->rx_chainmask,
						   longcal);
S
Sujith 已提交
416 417

			if (longcal)
418
				common->ani.noise_floor = ath9k_hw_getchan_noise(ah,
S
Sujith 已提交
419 420
								     ah->curchan);

421 422 423 424
			ath_print(common, ATH_DBG_ANI,
				  " calibrate chan %u/%x nf: %d\n",
				  ah->curchan->channel,
				  ah->curchan->channelFlags,
425
				  common->ani.noise_floor);
S
Sujith 已提交
426 427 428
		}
	}

429 430
	ath9k_ps_restore(sc);

431
set_timer:
S
Sujith 已提交
432 433 434 435 436
	/*
	* Set timer interval based on previous results.
	* The interval must be the shortest necessary to satisfy ANI,
	* short calibration and long calibration.
	*/
437
	cal_interval = ATH_LONG_CALINTERVAL;
438
	if (sc->sc_ah->config.enable_ani)
439
		cal_interval = min(cal_interval, (u32)ATH_ANI_POLLINTERVAL);
440
	if (!common->ani.caldone)
441
		cal_interval = min(cal_interval, (u32)short_cal_interval);
S
Sujith 已提交
442

443
	mod_timer(&common->ani.timer, jiffies + msecs_to_jiffies(cal_interval));
S
Sujith 已提交
444 445
}

446
static void ath_start_ani(struct ath_common *common)
S
Sujith 已提交
447 448 449
{
	unsigned long timestamp = jiffies_to_msecs(jiffies);

450 451 452
	common->ani.longcal_timer = timestamp;
	common->ani.shortcal_timer = timestamp;
	common->ani.checkani_timer = timestamp;
S
Sujith 已提交
453

454
	mod_timer(&common->ani.timer,
S
Sujith 已提交
455 456 457
		  jiffies + msecs_to_jiffies(ATH_ANI_POLLINTERVAL));
}

S
Sujith 已提交
458 459 460
/*
 * Update tx/rx chainmask. For legacy association,
 * hard code chainmask to 1x1, for 11n association, use
461 462
 * the chainmask configuration, for bt coexistence, use
 * the chainmask configuration even in legacy mode.
S
Sujith 已提交
463
 */
464
void ath_update_chainmask(struct ath_softc *sc, int is_ht)
S
Sujith 已提交
465
{
466
	struct ath_hw *ah = sc->sc_ah;
467
	struct ath_common *common = ath9k_hw_common(ah);
468

469
	if ((sc->sc_flags & SC_OP_SCANNING) || is_ht ||
470
	    (ah->btcoex_hw.scheme != ATH_BTCOEX_CFG_NONE)) {
471 472
		common->tx_chainmask = ah->caps.tx_chainmask;
		common->rx_chainmask = ah->caps.rx_chainmask;
S
Sujith 已提交
473
	} else {
474 475
		common->tx_chainmask = 1;
		common->rx_chainmask = 1;
S
Sujith 已提交
476 477
	}

478
	ath_print(common, ATH_DBG_CONFIG,
479
		  "tx chmask: %d, rx chmask: %d\n",
480 481
		  common->tx_chainmask,
		  common->rx_chainmask);
S
Sujith 已提交
482 483 484 485 486 487 488 489
}

static void ath_node_attach(struct ath_softc *sc, struct ieee80211_sta *sta)
{
	struct ath_node *an;

	an = (struct ath_node *)sta->drv_priv;

490
	if (sc->sc_flags & SC_OP_TXAGGR) {
S
Sujith 已提交
491
		ath_tx_node_init(sc, an);
S
Sujith 已提交
492
		an->maxampdu = 1 << (IEEE80211_HT_MAX_AMPDU_FACTOR +
493 494
				     sta->ht_cap.ampdu_factor);
		an->mpdudensity = parse_mpdudensity(sta->ht_cap.ampdu_density);
495
		an->last_rssi = ATH_RSSI_DUMMY_MARKER;
496
	}
S
Sujith 已提交
497 498 499 500 501 502 503 504 505 506 507 508 509
}

static void ath_node_detach(struct ath_softc *sc, struct ieee80211_sta *sta)
{
	struct ath_node *an = (struct ath_node *)sta->drv_priv;

	if (sc->sc_flags & SC_OP_TXAGGR)
		ath_tx_node_cleanup(sc, an);
}

static void ath9k_tasklet(unsigned long data)
{
	struct ath_softc *sc = (struct ath_softc *)data;
510
	struct ath_hw *ah = sc->sc_ah;
511
	struct ath_common *common = ath9k_hw_common(ah);
512

S
Sujith 已提交
513
	u32 status = sc->intrstatus;
S
Sujith 已提交
514

515 516
	ath9k_ps_wakeup(sc);

S
Sujith 已提交
517 518
	if (status & ATH9K_INT_FATAL) {
		ath_reset(sc, false);
519
		ath9k_ps_restore(sc);
S
Sujith 已提交
520
		return;
S
Sujith 已提交
521
	}
S
Sujith 已提交
522

S
Sujith 已提交
523 524 525 526
	if (status & (ATH9K_INT_RX | ATH9K_INT_RXEOL | ATH9K_INT_RXORN)) {
		spin_lock_bh(&sc->rx.rxflushlock);
		ath_rx_tasklet(sc, 0);
		spin_unlock_bh(&sc->rx.rxflushlock);
S
Sujith 已提交
527 528
	}

S
Sujith 已提交
529 530 531
	if (status & ATH9K_INT_TX)
		ath_tx_tasklet(sc);

532
	if ((status & ATH9K_INT_TSFOOR) && sc->ps_enabled) {
533 534 535 536
		/*
		 * TSF sync does not look correct; remain awake to sync with
		 * the next Beacon.
		 */
537 538
		ath_print(common, ATH_DBG_PS,
			  "TSFOOR - Sync with next Beacon\n");
539
		sc->sc_flags |= SC_OP_WAIT_FOR_BEACON | SC_OP_BEACON_SYNC;
540 541
	}

542
	if (ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
543 544 545
		if (status & ATH9K_INT_GENTIMER)
			ath_gen_timer_isr(sc->sc_ah);

S
Sujith 已提交
546
	/* re-enable hardware interrupt */
547
	ath9k_hw_set_interrupts(ah, sc->imask);
548
	ath9k_ps_restore(sc);
S
Sujith 已提交
549 550
}

551
irqreturn_t ath_isr(int irq, void *dev)
S
Sujith 已提交
552
{
S
Sujith 已提交
553 554 555 556 557 558 559 560
#define SCHED_INTR (				\
		ATH9K_INT_FATAL |		\
		ATH9K_INT_RXORN |		\
		ATH9K_INT_RXEOL |		\
		ATH9K_INT_RX |			\
		ATH9K_INT_TX |			\
		ATH9K_INT_BMISS |		\
		ATH9K_INT_CST |			\
561 562
		ATH9K_INT_TSFOOR |		\
		ATH9K_INT_GENTIMER)
S
Sujith 已提交
563

S
Sujith 已提交
564
	struct ath_softc *sc = dev;
565
	struct ath_hw *ah = sc->sc_ah;
S
Sujith 已提交
566 567 568
	enum ath9k_int status;
	bool sched = false;

S
Sujith 已提交
569 570 571 572 573 574 575
	/*
	 * The hardware is not ready/present, don't
	 * touch anything. Note this can happen early
	 * on if the IRQ is shared.
	 */
	if (sc->sc_flags & SC_OP_INVALID)
		return IRQ_NONE;
S
Sujith 已提交
576

S
Sujith 已提交
577 578 579

	/* shared irq, not for us */

580
	if (!ath9k_hw_intrpend(ah))
S
Sujith 已提交
581 582 583 584 585 586 587 588 589 590
		return IRQ_NONE;

	/*
	 * Figure out the reason(s) for the interrupt.  Note
	 * that the hal returns a pseudo-ISR that may include
	 * bits we haven't explicitly enabled so we mask the
	 * value to insure we only process bits we requested.
	 */
	ath9k_hw_getisr(ah, &status);	/* NB: clears ISR too */
	status &= sc->imask;	/* discard unasked-for bits */
S
Sujith 已提交
591

S
Sujith 已提交
592 593 594 595
	/*
	 * If there are no status bits set, then this interrupt was not
	 * for me (should have been caught above).
	 */
596
	if (!status)
S
Sujith 已提交
597
		return IRQ_NONE;
S
Sujith 已提交
598

S
Sujith 已提交
599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618
	/* Cache the status */
	sc->intrstatus = status;

	if (status & SCHED_INTR)
		sched = true;

	/*
	 * If a FATAL or RXORN interrupt is received, we have to reset the
	 * chip immediately.
	 */
	if (status & (ATH9K_INT_FATAL | ATH9K_INT_RXORN))
		goto chip_reset;

	if (status & ATH9K_INT_SWBA)
		tasklet_schedule(&sc->bcon_tasklet);

	if (status & ATH9K_INT_TXURN)
		ath9k_hw_updatetxtriglevel(ah, true);

	if (status & ATH9K_INT_MIB) {
S
Sujith 已提交
619
		/*
S
Sujith 已提交
620 621 622
		 * Disable interrupts until we service the MIB
		 * interrupt; otherwise it will continue to
		 * fire.
S
Sujith 已提交
623
		 */
S
Sujith 已提交
624 625 626 627 628 629
		ath9k_hw_set_interrupts(ah, 0);
		/*
		 * Let the hal handle the event. We assume
		 * it will clear whatever condition caused
		 * the interrupt.
		 */
630
		ath9k_hw_procmibevent(ah);
S
Sujith 已提交
631 632
		ath9k_hw_set_interrupts(ah, sc->imask);
	}
S
Sujith 已提交
633

634 635
	if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
		if (status & ATH9K_INT_TIM_TIMER) {
S
Sujith 已提交
636 637
			/* Clear RxAbort bit so that we can
			 * receive frames */
638
			ath9k_setpower(sc, ATH9K_PM_AWAKE);
639
			ath9k_hw_setrxabort(sc->sc_ah, 0);
S
Sujith 已提交
640
			sc->sc_flags |= SC_OP_WAIT_FOR_BEACON;
S
Sujith 已提交
641
		}
S
Sujith 已提交
642 643

chip_reset:
S
Sujith 已提交
644

645 646
	ath_debug_stat_interrupt(sc, status);

S
Sujith 已提交
647 648
	if (sched) {
		/* turn off every interrupt except SWBA */
S
Sujith 已提交
649
		ath9k_hw_set_interrupts(ah, (sc->imask & ATH9K_INT_SWBA));
S
Sujith 已提交
650 651 652 653
		tasklet_schedule(&sc->intr_tq);
	}

	return IRQ_HANDLED;
S
Sujith 已提交
654 655

#undef SCHED_INTR
S
Sujith 已提交
656 657
}

658
static u32 ath_get_extchanmode(struct ath_softc *sc,
659
			       struct ieee80211_channel *chan,
S
Sujith 已提交
660
			       enum nl80211_channel_type channel_type)
661 662 663 664 665
{
	u32 chanmode = 0;

	switch (chan->band) {
	case IEEE80211_BAND_2GHZ:
S
Sujith 已提交
666 667 668
		switch(channel_type) {
		case NL80211_CHAN_NO_HT:
		case NL80211_CHAN_HT20:
669
			chanmode = CHANNEL_G_HT20;
S
Sujith 已提交
670 671
			break;
		case NL80211_CHAN_HT40PLUS:
672
			chanmode = CHANNEL_G_HT40PLUS;
S
Sujith 已提交
673 674
			break;
		case NL80211_CHAN_HT40MINUS:
675
			chanmode = CHANNEL_G_HT40MINUS;
S
Sujith 已提交
676 677
			break;
		}
678 679
		break;
	case IEEE80211_BAND_5GHZ:
S
Sujith 已提交
680 681 682
		switch(channel_type) {
		case NL80211_CHAN_NO_HT:
		case NL80211_CHAN_HT20:
683
			chanmode = CHANNEL_A_HT20;
S
Sujith 已提交
684 685
			break;
		case NL80211_CHAN_HT40PLUS:
686
			chanmode = CHANNEL_A_HT40PLUS;
S
Sujith 已提交
687 688
			break;
		case NL80211_CHAN_HT40MINUS:
689
			chanmode = CHANNEL_A_HT40MINUS;
S
Sujith 已提交
690 691
			break;
		}
692 693 694 695 696 697 698 699
		break;
	default:
		break;
	}

	return chanmode;
}

700
static int ath_setkey_tkip(struct ath_common *common, u16 keyix, const u8 *key,
701 702
			   struct ath9k_keyval *hk, const u8 *addr,
			   bool authenticator)
703
{
704
	struct ath_hw *ah = common->ah;
705 706
	const u8 *key_rxmic;
	const u8 *key_txmic;
707

708 709
	key_txmic = key + NL80211_TKIP_DATA_OFFSET_TX_MIC_KEY;
	key_rxmic = key + NL80211_TKIP_DATA_OFFSET_RX_MIC_KEY;
710 711

	if (addr == NULL) {
712 713 714 715 716
		/*
		 * Group key installation - only two key cache entries are used
		 * regardless of splitmic capability since group key is only
		 * used either for TX or RX.
		 */
717 718 719 720 721 722 723
		if (authenticator) {
			memcpy(hk->kv_mic, key_txmic, sizeof(hk->kv_mic));
			memcpy(hk->kv_txmic, key_txmic, sizeof(hk->kv_mic));
		} else {
			memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
			memcpy(hk->kv_txmic, key_rxmic, sizeof(hk->kv_mic));
		}
724
		return ath9k_hw_set_keycache_entry(ah, keyix, hk, addr);
725
	}
726
	if (!common->splitmic) {
727
		/* TX and RX keys share the same key cache entry. */
728 729
		memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
		memcpy(hk->kv_txmic, key_txmic, sizeof(hk->kv_txmic));
730
		return ath9k_hw_set_keycache_entry(ah, keyix, hk, addr);
731
	}
732 733 734 735

	/* Separate key cache entries for TX and RX */

	/* TX key goes at first index, RX key at +32. */
736
	memcpy(hk->kv_mic, key_txmic, sizeof(hk->kv_mic));
737
	if (!ath9k_hw_set_keycache_entry(ah, keyix, hk, NULL)) {
738
		/* TX MIC entry failed. No need to proceed further */
739
		ath_print(common, ATH_DBG_FATAL,
740
			  "Setting TX MIC Key Failed\n");
741 742 743 744 745
		return 0;
	}

	memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
	/* XXX delete tx key on failure? */
746
	return ath9k_hw_set_keycache_entry(ah, keyix + 32, hk, addr);
747 748
}

749
static int ath_reserve_key_cache_slot_tkip(struct ath_common *common)
750 751 752
{
	int i;

753 754 755
	for (i = IEEE80211_WEP_NKID; i < common->keymax / 2; i++) {
		if (test_bit(i, common->keymap) ||
		    test_bit(i + 64, common->keymap))
756
			continue; /* At least one part of TKIP key allocated */
757 758 759
		if (common->splitmic &&
		    (test_bit(i + 32, common->keymap) ||
		     test_bit(i + 64 + 32, common->keymap)))
760 761 762 763 764 765 766 767
			continue; /* At least one part of TKIP key allocated */

		/* Found a free slot for a TKIP key */
		return i;
	}
	return -1;
}

768
static int ath_reserve_key_cache_slot(struct ath_common *common)
769 770 771 772
{
	int i;

	/* First, try to find slots that would not be available for TKIP. */
773 774 775 776 777 778
	if (common->splitmic) {
		for (i = IEEE80211_WEP_NKID; i < common->keymax / 4; i++) {
			if (!test_bit(i, common->keymap) &&
			    (test_bit(i + 32, common->keymap) ||
			     test_bit(i + 64, common->keymap) ||
			     test_bit(i + 64 + 32, common->keymap)))
779
				return i;
780 781 782 783
			if (!test_bit(i + 32, common->keymap) &&
			    (test_bit(i, common->keymap) ||
			     test_bit(i + 64, common->keymap) ||
			     test_bit(i + 64 + 32, common->keymap)))
784
				return i + 32;
785 786 787 788
			if (!test_bit(i + 64, common->keymap) &&
			    (test_bit(i , common->keymap) ||
			     test_bit(i + 32, common->keymap) ||
			     test_bit(i + 64 + 32, common->keymap)))
789
				return i + 64;
790 791 792 793
			if (!test_bit(i + 64 + 32, common->keymap) &&
			    (test_bit(i, common->keymap) ||
			     test_bit(i + 32, common->keymap) ||
			     test_bit(i + 64, common->keymap)))
794
				return i + 64 + 32;
795 796
		}
	} else {
797 798 799
		for (i = IEEE80211_WEP_NKID; i < common->keymax / 2; i++) {
			if (!test_bit(i, common->keymap) &&
			    test_bit(i + 64, common->keymap))
800
				return i;
801 802
			if (test_bit(i, common->keymap) &&
			    !test_bit(i + 64, common->keymap))
803 804 805 806 807
				return i + 64;
		}
	}

	/* No partially used TKIP slots, pick any available slot */
808
	for (i = IEEE80211_WEP_NKID; i < common->keymax; i++) {
809 810 811 812 813
		/* Do not allow slots that could be needed for TKIP group keys
		 * to be used. This limitation could be removed if we know that
		 * TKIP will not be used. */
		if (i >= 64 && i < 64 + IEEE80211_WEP_NKID)
			continue;
814
		if (common->splitmic) {
815 816 817 818 819 820
			if (i >= 32 && i < 32 + IEEE80211_WEP_NKID)
				continue;
			if (i >= 64 + 32 && i < 64 + 32 + IEEE80211_WEP_NKID)
				continue;
		}

821
		if (!test_bit(i, common->keymap))
822 823 824 825 826
			return i; /* Found a free slot for a key */
	}

	/* No free slot found */
	return -1;
827 828
}

829
static int ath_key_config(struct ath_common *common,
830
			  struct ieee80211_vif *vif,
831
			  struct ieee80211_sta *sta,
832 833
			  struct ieee80211_key_conf *key)
{
834
	struct ath_hw *ah = common->ah;
835 836 837
	struct ath9k_keyval hk;
	const u8 *mac = NULL;
	int ret = 0;
838
	int idx;
839 840 841 842 843 844 845 846 847 848 849 850 851 852

	memset(&hk, 0, sizeof(hk));

	switch (key->alg) {
	case ALG_WEP:
		hk.kv_type = ATH9K_CIPHER_WEP;
		break;
	case ALG_TKIP:
		hk.kv_type = ATH9K_CIPHER_TKIP;
		break;
	case ALG_CCMP:
		hk.kv_type = ATH9K_CIPHER_AES_CCM;
		break;
	default:
J
Jouni Malinen 已提交
853
		return -EOPNOTSUPP;
854 855
	}

856
	hk.kv_len = key->keylen;
857 858
	memcpy(hk.kv_val, key->key, key->keylen);

859 860 861 862 863
	if (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
		/* For now, use the default keys for broadcast keys. This may
		 * need to change with virtual interfaces. */
		idx = key->keyidx;
	} else if (key->keyidx) {
864 865 866 867
		if (WARN_ON(!sta))
			return -EOPNOTSUPP;
		mac = sta->addr;

868 869 870 871 872 873
		if (vif->type != NL80211_IFTYPE_AP) {
			/* Only keyidx 0 should be used with unicast key, but
			 * allow this for client mode for now. */
			idx = key->keyidx;
		} else
			return -EIO;
874
	} else {
875 876 877 878
		if (WARN_ON(!sta))
			return -EOPNOTSUPP;
		mac = sta->addr;

879
		if (key->alg == ALG_TKIP)
880
			idx = ath_reserve_key_cache_slot_tkip(common);
881
		else
882
			idx = ath_reserve_key_cache_slot(common);
883
		if (idx < 0)
J
Jouni Malinen 已提交
884
			return -ENOSPC; /* no free key cache entries */
885 886 887
	}

	if (key->alg == ALG_TKIP)
888
		ret = ath_setkey_tkip(common, idx, key->key, &hk, mac,
889
				      vif->type == NL80211_IFTYPE_AP);
890
	else
891
		ret = ath9k_hw_set_keycache_entry(ah, idx, &hk, mac);
892 893 894 895

	if (!ret)
		return -EIO;

896
	set_bit(idx, common->keymap);
897
	if (key->alg == ALG_TKIP) {
898 899 900 901
		set_bit(idx + 64, common->keymap);
		if (common->splitmic) {
			set_bit(idx + 32, common->keymap);
			set_bit(idx + 64 + 32, common->keymap);
902 903 904 905
		}
	}

	return idx;
906 907
}

908
static void ath_key_delete(struct ath_common *common, struct ieee80211_key_conf *key)
909
{
910 911 912
	struct ath_hw *ah = common->ah;

	ath9k_hw_keyreset(ah, key->hw_key_idx);
913 914 915
	if (key->hw_key_idx < IEEE80211_WEP_NKID)
		return;

916
	clear_bit(key->hw_key_idx, common->keymap);
917 918
	if (key->alg != ALG_TKIP)
		return;
919

920 921 922 923
	clear_bit(key->hw_key_idx + 64, common->keymap);
	if (common->splitmic) {
		clear_bit(key->hw_key_idx + 32, common->keymap);
		clear_bit(key->hw_key_idx + 64 + 32, common->keymap);
924
	}
925 926
}

927 928
static void setup_ht_cap(struct ath_softc *sc,
			 struct ieee80211_sta_ht_cap *ht_info)
929
{
930
	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
931
	u8 tx_streams, rx_streams;
932

J
Johannes Berg 已提交
933 934 935 936 937
	ht_info->ht_supported = true;
	ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
		       IEEE80211_HT_CAP_SM_PS |
		       IEEE80211_HT_CAP_SGI_40 |
		       IEEE80211_HT_CAP_DSSSCCK40;
938

S
Sujith 已提交
939 940
	ht_info->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
	ht_info->ampdu_density = IEEE80211_HT_MPDU_DENSITY_8;
941

J
Johannes Berg 已提交
942 943
	/* set up supported mcs set */
	memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
944 945 946 947
	tx_streams = !(common->tx_chainmask & (common->tx_chainmask - 1)) ?
		     1 : 2;
	rx_streams = !(common->rx_chainmask & (common->rx_chainmask - 1)) ?
		     1 : 2;
948 949

	if (tx_streams != rx_streams) {
950
		ath_print(common, ATH_DBG_CONFIG,
951 952
			  "TX streams %d, RX streams: %d\n",
			  tx_streams, rx_streams);
953 954 955 956
		ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
		ht_info->mcs.tx_params |= ((tx_streams - 1) <<
				IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
	}
957

958 959
	ht_info->mcs.rx_mask[0] = 0xff;
	if (rx_streams >= 2)
960 961
		ht_info->mcs.rx_mask[1] = 0xff;

962
	ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
963 964
}

965
static void ath9k_bss_assoc_info(struct ath_softc *sc,
S
Sujith 已提交
966
				 struct ieee80211_vif *vif,
967
				 struct ieee80211_bss_conf *bss_conf)
968
{
969
	struct ath_hw *ah = sc->sc_ah;
970
	struct ath_common *common = ath9k_hw_common(ah);
971

972
	if (bss_conf->assoc) {
973 974 975
		ath_print(common, ATH_DBG_CONFIG,
			  "Bss Info ASSOC %d, bssid: %pM\n",
			   bss_conf->aid, common->curbssid);
976

977
		/* New association, store aid */
978
		common->curaid = bss_conf->aid;
979
		ath9k_hw_write_associd(ah);
980 981 982 983 984 985 986

		/*
		 * Request a re-configuration of Beacon related timers
		 * on the receipt of the first Beacon frame (i.e.,
		 * after time sync with the AP).
		 */
		sc->sc_flags |= SC_OP_BEACON_SYNC;
987

988
		/* Configure the beacon */
989
		ath_beacon_config(sc, vif);
990

991
		/* Reset rssi stats */
992
		sc->sc_ah->stats.avgbrssi = ATH_RSSI_DUMMY_MARKER;
993

994
		ath_start_ani(common);
995
	} else {
996
		ath_print(common, ATH_DBG_CONFIG, "Bss Info DISASSOC\n");
997
		common->curaid = 0;
998
		/* Stop ANI */
999
		del_timer_sync(&common->ani.timer);
1000
	}
1001
}
1002

1003 1004 1005
/********************************/
/*	 LED functions		*/
/********************************/
1006

1007 1008 1009 1010 1011 1012 1013
static void ath_led_blink_work(struct work_struct *work)
{
	struct ath_softc *sc = container_of(work, struct ath_softc,
					    ath_led_blink_work.work);

	if (!(sc->sc_flags & SC_OP_LED_ASSOCIATED))
		return;
1014 1015 1016

	if ((sc->led_on_duration == ATH_LED_ON_DURATION_IDLE) ||
	    (sc->led_off_duration == ATH_LED_OFF_DURATION_IDLE))
1017
		ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 0);
1018
	else
1019
		ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin,
1020
				  (sc->sc_flags & SC_OP_LED_ON) ? 1 : 0);
1021

1022 1023 1024 1025 1026
	ieee80211_queue_delayed_work(sc->hw,
				     &sc->ath_led_blink_work,
				     (sc->sc_flags & SC_OP_LED_ON) ?
					msecs_to_jiffies(sc->led_off_duration) :
					msecs_to_jiffies(sc->led_on_duration));
1027

1028 1029 1030 1031 1032 1033
	sc->led_on_duration = sc->led_on_cnt ?
			max((ATH_LED_ON_DURATION_IDLE - sc->led_on_cnt), 25) :
			ATH_LED_ON_DURATION_IDLE;
	sc->led_off_duration = sc->led_off_cnt ?
			max((ATH_LED_OFF_DURATION_IDLE - sc->led_off_cnt), 10) :
			ATH_LED_OFF_DURATION_IDLE;
1034 1035 1036 1037 1038 1039 1040
	sc->led_on_cnt = sc->led_off_cnt = 0;
	if (sc->sc_flags & SC_OP_LED_ON)
		sc->sc_flags &= ~SC_OP_LED_ON;
	else
		sc->sc_flags |= SC_OP_LED_ON;
}

1041 1042 1043 1044 1045
static void ath_led_brightness(struct led_classdev *led_cdev,
			       enum led_brightness brightness)
{
	struct ath_led *led = container_of(led_cdev, struct ath_led, led_cdev);
	struct ath_softc *sc = led->sc;
1046

1047 1048 1049
	switch (brightness) {
	case LED_OFF:
		if (led->led_type == ATH_LED_ASSOC ||
1050
		    led->led_type == ATH_LED_RADIO) {
1051
			ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin,
1052
				(led->led_type == ATH_LED_RADIO));
1053
			sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
1054 1055 1056 1057 1058
			if (led->led_type == ATH_LED_RADIO)
				sc->sc_flags &= ~SC_OP_LED_ON;
		} else {
			sc->led_off_cnt++;
		}
1059 1060
		break;
	case LED_FULL:
1061
		if (led->led_type == ATH_LED_ASSOC) {
1062
			sc->sc_flags |= SC_OP_LED_ASSOCIATED;
1063 1064
			ieee80211_queue_delayed_work(sc->hw,
						     &sc->ath_led_blink_work, 0);
1065
		} else if (led->led_type == ATH_LED_RADIO) {
1066
			ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 0);
1067 1068 1069 1070
			sc->sc_flags |= SC_OP_LED_ON;
		} else {
			sc->led_on_cnt++;
		}
1071 1072 1073
		break;
	default:
		break;
1074
	}
1075
}
1076

1077 1078 1079 1080
static int ath_register_led(struct ath_softc *sc, struct ath_led *led,
			    char *trigger)
{
	int ret;
1081

1082 1083 1084 1085
	led->sc = sc;
	led->led_cdev.name = led->name;
	led->led_cdev.default_trigger = trigger;
	led->led_cdev.brightness_set = ath_led_brightness;
1086

1087 1088
	ret = led_classdev_register(wiphy_dev(sc->hw->wiphy), &led->led_cdev);
	if (ret)
1089 1090
		ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
			  "Failed to register led:%s", led->name);
1091 1092 1093 1094
	else
		led->registered = 1;
	return ret;
}
1095

1096 1097 1098 1099 1100
static void ath_unregister_led(struct ath_led *led)
{
	if (led->registered) {
		led_classdev_unregister(&led->led_cdev);
		led->registered = 0;
1101 1102 1103
	}
}

1104
static void ath_deinit_leds(struct ath_softc *sc)
1105
{
1106 1107 1108 1109 1110
	ath_unregister_led(&sc->assoc_led);
	sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
	ath_unregister_led(&sc->tx_led);
	ath_unregister_led(&sc->rx_led);
	ath_unregister_led(&sc->radio_led);
1111
	ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 1);
1112
}
1113

1114 1115 1116 1117
static void ath_init_leds(struct ath_softc *sc)
{
	char *trigger;
	int ret;
1118

1119 1120 1121 1122 1123
	if (AR_SREV_9287(sc->sc_ah))
		sc->sc_ah->led_pin = ATH_LED_PIN_9287;
	else
		sc->sc_ah->led_pin = ATH_LED_PIN_DEF;

1124
	/* Configure gpio 1 for output */
1125
	ath9k_hw_cfg_output(sc->sc_ah, sc->sc_ah->led_pin,
1126 1127
			    AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
	/* LED off, active low */
1128
	ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 1);
S
Sujith 已提交
1129

1130 1131
	INIT_DELAYED_WORK(&sc->ath_led_blink_work, ath_led_blink_work);

1132 1133
	trigger = ieee80211_get_radio_led_name(sc->hw);
	snprintf(sc->radio_led.name, sizeof(sc->radio_led.name),
D
Danny Kukawka 已提交
1134
		"ath9k-%s::radio", wiphy_name(sc->hw->wiphy));
1135 1136 1137 1138
	ret = ath_register_led(sc, &sc->radio_led, trigger);
	sc->radio_led.led_type = ATH_LED_RADIO;
	if (ret)
		goto fail;
S
Sujith 已提交
1139

1140 1141
	trigger = ieee80211_get_assoc_led_name(sc->hw);
	snprintf(sc->assoc_led.name, sizeof(sc->assoc_led.name),
D
Danny Kukawka 已提交
1142
		"ath9k-%s::assoc", wiphy_name(sc->hw->wiphy));
1143 1144 1145 1146
	ret = ath_register_led(sc, &sc->assoc_led, trigger);
	sc->assoc_led.led_type = ATH_LED_ASSOC;
	if (ret)
		goto fail;
1147

1148 1149
	trigger = ieee80211_get_tx_led_name(sc->hw);
	snprintf(sc->tx_led.name, sizeof(sc->tx_led.name),
D
Danny Kukawka 已提交
1150
		"ath9k-%s::tx", wiphy_name(sc->hw->wiphy));
1151 1152 1153 1154
	ret = ath_register_led(sc, &sc->tx_led, trigger);
	sc->tx_led.led_type = ATH_LED_TX;
	if (ret)
		goto fail;
1155

1156 1157
	trigger = ieee80211_get_rx_led_name(sc->hw);
	snprintf(sc->rx_led.name, sizeof(sc->rx_led.name),
D
Danny Kukawka 已提交
1158
		"ath9k-%s::rx", wiphy_name(sc->hw->wiphy));
1159 1160 1161 1162
	ret = ath_register_led(sc, &sc->rx_led, trigger);
	sc->rx_led.led_type = ATH_LED_RX;
	if (ret)
		goto fail;
1163

1164 1165 1166
	return;

fail:
1167
	cancel_delayed_work_sync(&sc->ath_led_blink_work);
1168
	ath_deinit_leds(sc);
1169 1170
}

1171
void ath_radio_enable(struct ath_softc *sc, struct ieee80211_hw *hw)
1172
{
1173
	struct ath_hw *ah = sc->sc_ah;
1174
	struct ath_common *common = ath9k_hw_common(ah);
1175
	struct ieee80211_channel *channel = hw->conf.channel;
1176
	int r;
1177

1178
	ath9k_ps_wakeup(sc);
V
Vivek Natarajan 已提交
1179
	ath9k_hw_configpcipowersave(ah, 0, 0);
1180

1181 1182 1183
	if (!ah->curchan)
		ah->curchan = ath_get_curchannel(sc, sc->hw);

S
Sujith 已提交
1184
	spin_lock_bh(&sc->sc_resetlock);
1185
	r = ath9k_hw_reset(ah, ah->curchan, false);
1186
	if (r) {
1187 1188 1189 1190
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to reset channel %u (%uMhz) ",
			  "reset status %d\n",
			  channel->center_freq, r);
1191 1192 1193 1194 1195
	}
	spin_unlock_bh(&sc->sc_resetlock);

	ath_update_txpow(sc);
	if (ath_startrecv(sc) != 0) {
1196 1197
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to restart recv logic\n");
1198 1199 1200 1201
		return;
	}

	if (sc->sc_flags & SC_OP_BEACONS)
1202
		ath_beacon_config(sc, NULL);	/* restart beacons */
1203 1204

	/* Re-Enable  interrupts */
S
Sujith 已提交
1205
	ath9k_hw_set_interrupts(ah, sc->imask);
1206 1207

	/* Enable LED */
1208
	ath9k_hw_cfg_output(ah, ah->led_pin,
1209
			    AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1210
	ath9k_hw_set_gpio(ah, ah->led_pin, 0);
1211

1212
	ieee80211_wake_queues(hw);
1213
	ath9k_ps_restore(sc);
1214 1215
}

1216
void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw)
1217
{
1218
	struct ath_hw *ah = sc->sc_ah;
1219
	struct ieee80211_channel *channel = hw->conf.channel;
1220
	int r;
1221

1222
	ath9k_ps_wakeup(sc);
1223
	ieee80211_stop_queues(hw);
1224 1225

	/* Disable LED */
1226 1227
	ath9k_hw_set_gpio(ah, ah->led_pin, 1);
	ath9k_hw_cfg_gpio_input(ah, ah->led_pin);
1228 1229 1230 1231

	/* Disable interrupts */
	ath9k_hw_set_interrupts(ah, 0);

S
Sujith 已提交
1232
	ath_drain_all_txq(sc, false);	/* clear pending tx frames */
1233 1234 1235
	ath_stoprecv(sc);		/* turn off frame recv */
	ath_flushrecv(sc);		/* flush recv queue */

1236
	if (!ah->curchan)
1237
		ah->curchan = ath_get_curchannel(sc, hw);
1238

1239
	spin_lock_bh(&sc->sc_resetlock);
1240
	r = ath9k_hw_reset(ah, ah->curchan, false);
1241
	if (r) {
1242 1243 1244 1245
		ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
			  "Unable to reset channel %u (%uMhz) "
			  "reset status %d\n",
			  channel->center_freq, r);
1246 1247 1248 1249
	}
	spin_unlock_bh(&sc->sc_resetlock);

	ath9k_hw_phy_disable(ah);
V
Vivek Natarajan 已提交
1250
	ath9k_hw_configpcipowersave(ah, 1, 1);
1251
	ath9k_ps_restore(sc);
1252
	ath9k_setpower(sc, ATH9K_PM_FULL_SLEEP);
1253 1254
}

1255 1256 1257 1258
/*******************/
/*	Rfkill	   */
/*******************/

1259 1260
static bool ath_is_rfkill_set(struct ath_softc *sc)
{
1261
	struct ath_hw *ah = sc->sc_ah;
1262

1263 1264
	return ath9k_hw_gpio_get(ah, ah->rfkill_gpio) ==
				  ah->rfkill_polarity;
1265 1266
}

J
Johannes Berg 已提交
1267
static void ath9k_rfkill_poll_state(struct ieee80211_hw *hw)
1268
{
J
Johannes Berg 已提交
1269 1270
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
J
Johannes Berg 已提交
1271
	bool blocked = !!ath_is_rfkill_set(sc);
1272

J
Johannes Berg 已提交
1273
	wiphy_rfkill_set_hw_state(hw->wiphy, blocked);
1274 1275
}

J
Johannes Berg 已提交
1276
static void ath_start_rfkill_poll(struct ath_softc *sc)
1277
{
J
Johannes Berg 已提交
1278
	struct ath_hw *ah = sc->sc_ah;
S
Sujith 已提交
1279

J
Johannes Berg 已提交
1280 1281
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
		wiphy_rfkill_start_polling(sc->hw->wiphy);
S
Sujith 已提交
1282
}
1283

1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
static void ath9k_uninit_hw(struct ath_softc *sc)
{
	struct ath_hw *ah = sc->sc_ah;

	BUG_ON(!ah);

	ath9k_exit_debug(ah);
	ath9k_hw_detach(ah);
	sc->sc_ah = NULL;
}

1295
static void ath_clean_core(struct ath_softc *sc)
1296
{
1297
	struct ieee80211_hw *hw = sc->hw;
1298
	struct ath_hw *ah = sc->sc_ah;
S
Sujith 已提交
1299
	int i = 0;
1300

1301 1302
	ath9k_ps_wakeup(sc);

1303
	dev_dbg(sc->dev, "Detach ATH hw\n");
1304

1305
	ath_deinit_leds(sc);
S
Sujith 已提交
1306
	wiphy_rfkill_stop_polling(sc->hw->wiphy);
1307

1308 1309 1310 1311 1312 1313 1314 1315
	for (i = 0; i < sc->num_sec_wiphy; i++) {
		struct ath_wiphy *aphy = sc->sec_wiphy[i];
		if (aphy == NULL)
			continue;
		sc->sec_wiphy[i] = NULL;
		ieee80211_unregister_hw(aphy->hw);
		ieee80211_free_hw(aphy->hw);
	}
1316
	ieee80211_unregister_hw(hw);
1317 1318
	ath_rx_cleanup(sc);
	ath_tx_cleanup(sc);
1319

S
Sujith 已提交
1320 1321
	tasklet_kill(&sc->intr_tq);
	tasklet_kill(&sc->bcon_tasklet);
1322

S
Sujith 已提交
1323
	if (!(sc->sc_flags & SC_OP_INVALID))
1324
		ath9k_setpower(sc, ATH9K_PM_AWAKE);
1325

S
Sujith 已提交
1326 1327 1328
	/* cleanup tx queues */
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
		if (ATH_TXQ_SETUP(sc, i))
S
Sujith 已提交
1329
			ath_tx_cleanupq(sc, &sc->tx.txq[i]);
S
Sujith 已提交
1330

1331
	if ((sc->btcoex.no_stomp_timer) &&
1332
	    ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
1333
		ath_gen_timer_free(ah, sc->btcoex.no_stomp_timer);
1334
}
1335

1336 1337 1338
void ath_detach(struct ath_softc *sc)
{
	ath_clean_core(sc);
1339
	ath9k_uninit_hw(sc);
1340 1341
}

1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355
void ath_cleanup(struct ath_softc *sc)
{
	struct ath_hw *ah = sc->sc_ah;
	struct ath_common *common = ath9k_hw_common(ah);

	ath_clean_core(sc);
	free_irq(sc->irq, sc);
	ath_bus_cleanup(common);
	kfree(sc->sec_wiphy);
	ieee80211_free_hw(sc->hw);

	ath9k_uninit_hw(sc);
}

1356 1357 1358 1359 1360 1361
static int ath9k_reg_notifier(struct wiphy *wiphy,
			      struct regulatory_request *request)
{
	struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
1362
	struct ath_regulatory *reg = ath9k_hw_regulatory(sc->sc_ah);
1363 1364 1365 1366

	return ath_reg_notifier_apply(wiphy, request, reg);
}

1367 1368 1369 1370 1371 1372 1373 1374
/*
 * Detects if there is any priority bt traffic
 */
static void ath_detect_bt_priority(struct ath_softc *sc)
{
	struct ath_btcoex *btcoex = &sc->btcoex;
	struct ath_hw *ah = sc->sc_ah;

1375
	if (ath9k_hw_gpio_get(sc->sc_ah, ah->btcoex_hw.btpriority_gpio))
1376 1377 1378 1379 1380
		btcoex->bt_priority_cnt++;

	if (time_after(jiffies, btcoex->bt_priority_time +
			msecs_to_jiffies(ATH_BT_PRIORITY_TIME_THRESHOLD))) {
		if (btcoex->bt_priority_cnt >= ATH_BT_CNT_THRESHOLD) {
1381 1382
			ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_BTCOEX,
				  "BT priority traffic detected");
1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395
			sc->sc_flags |= SC_OP_BT_PRIORITY_DETECTED;
		} else {
			sc->sc_flags &= ~SC_OP_BT_PRIORITY_DETECTED;
		}

		btcoex->bt_priority_cnt = 0;
		btcoex->bt_priority_time = jiffies;
	}
}

/*
 * Configures appropriate weight based on stomp type.
 */
1396 1397
static void ath9k_btcoex_bt_stomp(struct ath_softc *sc,
				  enum ath_stomp_type stomp_type)
1398
{
1399
	struct ath_hw *ah = sc->sc_ah;
1400 1401 1402

	switch (stomp_type) {
	case ATH_BTCOEX_STOMP_ALL:
1403 1404
		ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT,
					   AR_STOMP_ALL_WLAN_WGHT);
1405 1406
		break;
	case ATH_BTCOEX_STOMP_LOW:
1407 1408
		ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT,
					   AR_STOMP_LOW_WLAN_WGHT);
1409 1410
		break;
	case ATH_BTCOEX_STOMP_NONE:
1411 1412
		ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT,
					   AR_STOMP_NONE_WLAN_WGHT);
1413 1414
		break;
	default:
1415 1416
		ath_print(ath9k_hw_common(ah), ATH_DBG_BTCOEX,
			  "Invalid Stomptype\n");
1417 1418 1419
		break;
	}

1420
	ath9k_hw_btcoex_enable(ah);
1421 1422
}

1423 1424 1425 1426 1427
static void ath9k_gen_timer_start(struct ath_hw *ah,
				  struct ath_gen_timer *timer,
				  u32 timer_next,
				  u32 timer_period)
{
1428 1429 1430
	struct ath_common *common = ath9k_hw_common(ah);
	struct ath_softc *sc = (struct ath_softc *) common->priv;

1431 1432
	ath9k_hw_gen_timer_start(ah, timer, timer_next, timer_period);

1433
	if ((sc->imask & ATH9K_INT_GENTIMER) == 0) {
1434
		ath9k_hw_set_interrupts(ah, 0);
1435 1436
		sc->imask |= ATH9K_INT_GENTIMER;
		ath9k_hw_set_interrupts(ah, sc->imask);
1437 1438 1439 1440 1441
	}
}

static void ath9k_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
{
1442 1443
	struct ath_common *common = ath9k_hw_common(ah);
	struct ath_softc *sc = (struct ath_softc *) common->priv;
1444 1445 1446 1447 1448 1449 1450
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	ath9k_hw_gen_timer_stop(ah, timer);

	/* if no timer is enabled, turn off interrupt mask */
	if (timer_table->timer_mask.val == 0) {
		ath9k_hw_set_interrupts(ah, 0);
1451 1452
		sc->imask &= ~ATH9K_INT_GENTIMER;
		ath9k_hw_set_interrupts(ah, sc->imask);
1453 1454 1455
	}
}

1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470
/*
 * This is the master bt coex timer which runs for every
 * 45ms, bt traffic will be given priority during 55% of this
 * period while wlan gets remaining 45%
 */
static void ath_btcoex_period_timer(unsigned long data)
{
	struct ath_softc *sc = (struct ath_softc *) data;
	struct ath_hw *ah = sc->sc_ah;
	struct ath_btcoex *btcoex = &sc->btcoex;

	ath_detect_bt_priority(sc);

	spin_lock_bh(&btcoex->btcoex_lock);

1471
	ath9k_btcoex_bt_stomp(sc, btcoex->bt_stomp_type);
1472 1473 1474 1475 1476

	spin_unlock_bh(&btcoex->btcoex_lock);

	if (btcoex->btcoex_period != btcoex->btcoex_no_stomp) {
		if (btcoex->hw_timer_enabled)
1477
			ath9k_gen_timer_stop(ah, btcoex->no_stomp_timer);
1478

1479 1480 1481 1482 1483
		ath9k_gen_timer_start(ah,
				      btcoex->no_stomp_timer,
				      (ath9k_hw_gettsf32(ah) +
				       btcoex->btcoex_no_stomp),
				       btcoex->btcoex_no_stomp * 10);
1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500
		btcoex->hw_timer_enabled = true;
	}

	mod_timer(&btcoex->period_timer, jiffies +
				  msecs_to_jiffies(ATH_BTCOEX_DEF_BT_PERIOD));
}

/*
 * Generic tsf based hw timer which configures weight
 * registers to time slice between wlan and bt traffic
 */
static void ath_btcoex_no_stomp_timer(void *arg)
{
	struct ath_softc *sc = (struct ath_softc *)arg;
	struct ath_hw *ah = sc->sc_ah;
	struct ath_btcoex *btcoex = &sc->btcoex;

1501 1502
	ath_print(ath9k_hw_common(ah), ATH_DBG_BTCOEX,
		  "no stomp timer running \n");
1503 1504 1505

	spin_lock_bh(&btcoex->btcoex_lock);

1506
	if (btcoex->bt_stomp_type == ATH_BTCOEX_STOMP_LOW)
1507
		ath9k_btcoex_bt_stomp(sc, ATH_BTCOEX_STOMP_NONE);
1508
	 else if (btcoex->bt_stomp_type == ATH_BTCOEX_STOMP_ALL)
1509
		ath9k_btcoex_bt_stomp(sc, ATH_BTCOEX_STOMP_LOW);
1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537

	spin_unlock_bh(&btcoex->btcoex_lock);
}

static int ath_init_btcoex_timer(struct ath_softc *sc)
{
	struct ath_btcoex *btcoex = &sc->btcoex;

	btcoex->btcoex_period = ATH_BTCOEX_DEF_BT_PERIOD * 1000;
	btcoex->btcoex_no_stomp = (100 - ATH_BTCOEX_DEF_DUTY_CYCLE) *
		btcoex->btcoex_period / 100;

	setup_timer(&btcoex->period_timer, ath_btcoex_period_timer,
			(unsigned long) sc);

	spin_lock_init(&btcoex->btcoex_lock);

	btcoex->no_stomp_timer = ath_gen_timer_alloc(sc->sc_ah,
			ath_btcoex_no_stomp_timer,
			ath_btcoex_no_stomp_timer,
			(void *) sc, AR_FIRST_NDP_TIMER);

	if (!btcoex->no_stomp_timer)
		return -ENOMEM;

	return 0;
}

1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548
/*
 * Read and write, they both share the same lock. We do this to serialize
 * reads and writes on Atheros 802.11n PCI devices only. This is required
 * as the FIFO on these devices can only accept sanely 2 requests. After
 * that the device goes bananas. Serializing the reads/writes prevents this
 * from happening.
 */

static void ath9k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
{
	struct ath_hw *ah = (struct ath_hw *) hw_priv;
1549 1550
	struct ath_common *common = ath9k_hw_common(ah);
	struct ath_softc *sc = (struct ath_softc *) common->priv;
1551 1552 1553

	if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
		unsigned long flags;
1554 1555 1556
		spin_lock_irqsave(&sc->sc_serial_rw, flags);
		iowrite32(val, sc->mem + reg_offset);
		spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
1557
	} else
1558
		iowrite32(val, sc->mem + reg_offset);
1559 1560 1561 1562 1563
}

static unsigned int ath9k_ioread32(void *hw_priv, u32 reg_offset)
{
	struct ath_hw *ah = (struct ath_hw *) hw_priv;
1564 1565
	struct ath_common *common = ath9k_hw_common(ah);
	struct ath_softc *sc = (struct ath_softc *) common->priv;
1566 1567 1568 1569
	u32 val;

	if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
		unsigned long flags;
1570 1571 1572
		spin_lock_irqsave(&sc->sc_serial_rw, flags);
		val = ioread32(sc->mem + reg_offset);
		spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
1573
	} else
1574
		val = ioread32(sc->mem + reg_offset);
1575 1576 1577
	return val;
}

1578
static const struct ath_ops ath9k_common_ops = {
1579 1580 1581 1582
	.read = ath9k_ioread32,
	.write = ath9k_iowrite32,
};

1583 1584 1585 1586 1587 1588
/*
 * Initialize and fill ath_softc, ath_sofct is the
 * "Software Carrier" struct. Historically it has existed
 * to allow the separation between hardware specific
 * variables (now in ath_hw) and driver specific variables.
 */
1589 1590
static int ath_init_softc(u16 devid, struct ath_softc *sc, u16 subsysid,
			  const struct ath_bus_ops *bus_ops)
S
Sujith 已提交
1591
{
1592
	struct ath_hw *ah = NULL;
1593
	struct ath_common *common;
1594
	int r = 0, i;
S
Sujith 已提交
1595
	int csz = 0;
1596
	int qnum;
S
Sujith 已提交
1597 1598 1599

	/* XXX: hardware will not be ready until ath_open() being called */
	sc->sc_flags |= SC_OP_INVALID;
1600

1601
	spin_lock_init(&sc->wiphy_lock);
S
Sujith 已提交
1602
	spin_lock_init(&sc->sc_resetlock);
1603
	spin_lock_init(&sc->sc_serial_rw);
1604
	spin_lock_init(&sc->sc_pm_lock);
1605
	mutex_init(&sc->mutex);
S
Sujith 已提交
1606
	tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
S
Sujith 已提交
1607
	tasklet_init(&sc->bcon_tasklet, ath_beacon_tasklet,
S
Sujith 已提交
1608 1609
		     (unsigned long)sc);

1610
	ah = kzalloc(sizeof(struct ath_hw), GFP_KERNEL);
1611 1612
	if (!ah)
		return -ENOMEM;
1613

1614
	ah->hw_version.devid = devid;
1615
	ah->hw_version.subsysid = subsysid;
1616
	sc->sc_ah = ah;
1617

1618
	common = ath9k_hw_common(ah);
1619
	common->ops = &ath9k_common_ops;
1620
	common->bus_ops = bus_ops;
1621
	common->ah = ah;
1622
	common->hw = sc->hw;
1623
	common->priv = sc;
1624
	common->debug_mask = ath9k_debug;
1625 1626 1627 1628 1629

	/*
	 * Cache line size is used to size and align various
	 * structures used to communicate with the hardware.
	 */
1630
	ath_read_cachesize(common, &csz);
1631 1632 1633
	/* XXX assert csz is non-zero */
	common->cachelsz = csz << 2;	/* convert to bytes */

1634
	r = ath9k_hw_init(ah);
1635
	if (r) {
1636 1637 1638
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to initialize hardware; "
			  "initialization status: %d\n", r);
1639 1640 1641 1642 1643 1644 1645
		goto bad_free_hw;
	}

	if (ath9k_init_debug(ah) < 0) {
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to create debugfs files\n");
		goto bad_free_hw;
S
Sujith 已提交
1646 1647 1648
	}

	/* Get the hardware key cache size. */
1649 1650
	common->keymax = ah->caps.keycache_size;
	if (common->keymax > ATH_KEYMAX) {
1651 1652
		ath_print(common, ATH_DBG_ANY,
			  "Warning, using only %u entries in %u key cache\n",
1653 1654
			  ATH_KEYMAX, common->keymax);
		common->keymax = ATH_KEYMAX;
S
Sujith 已提交
1655 1656 1657 1658 1659 1660
	}

	/*
	 * Reset the key cache since some parts do not
	 * reset the contents on initial power up.
	 */
1661
	for (i = 0; i < common->keymax; i++)
S
Sujith 已提交
1662 1663 1664
		ath9k_hw_keyreset(ah, (u16) i);

	/* default to MONITOR mode */
1665
	sc->sc_ah->opmode = NL80211_IFTYPE_MONITOR;
1666

S
Sujith 已提交
1667 1668 1669 1670 1671 1672
	/*
	 * Allocate hardware transmit queues: one queue for
	 * beacon frames and one data queue for each QoS
	 * priority.  Note that the hal handles reseting
	 * these queues at the needed time.
	 */
1673
	sc->beacon.beaconq = ath9k_hw_beaconq_setup(ah);
S
Sujith 已提交
1674
	if (sc->beacon.beaconq == -1) {
1675 1676
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to setup a beacon xmit queue\n");
1677
		r = -EIO;
S
Sujith 已提交
1678 1679
		goto bad2;
	}
S
Sujith 已提交
1680 1681
	sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
	if (sc->beacon.cabq == NULL) {
1682 1683
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to setup CAB xmit queue\n");
1684
		r = -EIO;
S
Sujith 已提交
1685 1686 1687
		goto bad2;
	}

S
Sujith 已提交
1688
	sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
S
Sujith 已提交
1689 1690
	ath_cabq_update(sc);

S
Sujith 已提交
1691 1692
	for (i = 0; i < ARRAY_SIZE(sc->tx.hwq_map); i++)
		sc->tx.hwq_map[i] = -1;
S
Sujith 已提交
1693 1694 1695 1696

	/* Setup data queues */
	/* NB: ensure BK queue is the lowest priority h/w queue */
	if (!ath_tx_setup(sc, ATH9K_WME_AC_BK)) {
1697 1698
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to setup xmit queue for BK traffic\n");
1699
		r = -EIO;
S
Sujith 已提交
1700 1701 1702 1703
		goto bad2;
	}

	if (!ath_tx_setup(sc, ATH9K_WME_AC_BE)) {
1704 1705
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to setup xmit queue for BE traffic\n");
1706
		r = -EIO;
S
Sujith 已提交
1707 1708 1709
		goto bad2;
	}
	if (!ath_tx_setup(sc, ATH9K_WME_AC_VI)) {
1710 1711
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to setup xmit queue for VI traffic\n");
1712
		r = -EIO;
S
Sujith 已提交
1713 1714 1715
		goto bad2;
	}
	if (!ath_tx_setup(sc, ATH9K_WME_AC_VO)) {
1716 1717
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to setup xmit queue for VO traffic\n");
1718
		r = -EIO;
S
Sujith 已提交
1719 1720 1721 1722 1723 1724
		goto bad2;
	}

	/* Initializes the noise floor to a reasonable default value.
	 * Later on this will be updated during ANI processing. */

1725 1726
	common->ani.noise_floor = ATH_DEFAULT_NOISE_FLOOR;
	setup_timer(&common->ani.timer, ath_ani_calibrate, (unsigned long)sc);
S
Sujith 已提交
1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751

	if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
				   ATH9K_CIPHER_TKIP, NULL)) {
		/*
		 * Whether we should enable h/w TKIP MIC.
		 * XXX: if we don't support WME TKIP MIC, then we wouldn't
		 * report WMM capable, so it's always safe to turn on
		 * TKIP MIC in this case.
		 */
		ath9k_hw_setcapability(sc->sc_ah, ATH9K_CAP_TKIP_MIC,
				       0, 1, NULL);
	}

	/*
	 * Check whether the separate key cache entries
	 * are required to handle both tx+rx MIC keys.
	 * With split mic keys the number of stations is limited
	 * to 27 otherwise 59.
	 */
	if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
				   ATH9K_CIPHER_TKIP, NULL)
	    && ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
				      ATH9K_CIPHER_MIC, NULL)
	    && ath9k_hw_getcapability(ah, ATH9K_CAP_TKIP_SPLIT,
				      0, NULL))
1752
		common->splitmic = 1;
S
Sujith 已提交
1753 1754 1755 1756 1757 1758

	/* turn on mcast key search if possible */
	if (!ath9k_hw_getcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 0, NULL))
		(void)ath9k_hw_setcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 1,
					     1, NULL);

S
Sujith 已提交
1759
	sc->config.txpowlimit = ATH_TXPOWER_MAX;
S
Sujith 已提交
1760 1761

	/* 11n Capabilities */
1762
	if (ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
S
Sujith 已提交
1763 1764 1765 1766
		sc->sc_flags |= SC_OP_TXAGGR;
		sc->sc_flags |= SC_OP_RXAGGR;
	}

1767 1768
	common->tx_chainmask = ah->caps.tx_chainmask;
	common->rx_chainmask = ah->caps.rx_chainmask;
S
Sujith 已提交
1769 1770

	ath9k_hw_setcapability(ah, ATH9K_CAP_DIVERSITY, 1, true, NULL);
S
Sujith 已提交
1771
	sc->rx.defant = ath9k_hw_getdefantenna(ah);
S
Sujith 已提交
1772

1773
	if (ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK)
1774
		memcpy(common->bssidmask, ath_bcast_mac, ETH_ALEN);
S
Sujith 已提交
1775

S
Sujith 已提交
1776
	sc->beacon.slottime = ATH9K_SLOT_TIME_9;	/* default to short slot time */
S
Sujith 已提交
1777 1778

	/* initialize beacon slots */
1779
	for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++) {
1780
		sc->beacon.bslot[i] = NULL;
1781 1782
		sc->beacon.bslot_aphy[i] = NULL;
	}
S
Sujith 已提交
1783 1784 1785

	/* setup channels and rates */

1786 1787 1788 1789 1790 1791 1792 1793 1794
	if (test_bit(ATH9K_MODE_11G, sc->sc_ah->caps.wireless_modes)) {
		sc->sbands[IEEE80211_BAND_2GHZ].channels = ath9k_2ghz_chantable;
		sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
		sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
			ARRAY_SIZE(ath9k_2ghz_chantable);
		sc->sbands[IEEE80211_BAND_2GHZ].bitrates = ath9k_legacy_rates;
		sc->sbands[IEEE80211_BAND_2GHZ].n_bitrates =
			ARRAY_SIZE(ath9k_legacy_rates);
	}
S
Sujith 已提交
1795

1796
	if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes)) {
1797
		sc->sbands[IEEE80211_BAND_5GHZ].channels = ath9k_5ghz_chantable;
S
Sujith 已提交
1798
		sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
1799 1800
		sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
			ARRAY_SIZE(ath9k_5ghz_chantable);
1801 1802 1803 1804
		sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
			ath9k_legacy_rates + 4;
		sc->sbands[IEEE80211_BAND_5GHZ].n_bitrates =
			ARRAY_SIZE(ath9k_legacy_rates) - 4;
S
Sujith 已提交
1805 1806
	}

1807
	switch (ah->btcoex_hw.scheme) {
1808 1809 1810 1811 1812 1813 1814 1815
	case ATH_BTCOEX_CFG_NONE:
		break;
	case ATH_BTCOEX_CFG_2WIRE:
		ath9k_hw_btcoex_init_2wire(ah);
		break;
	case ATH_BTCOEX_CFG_3WIRE:
		ath9k_hw_btcoex_init_3wire(ah);
		r = ath_init_btcoex_timer(sc);
1816 1817
		if (r)
			goto bad2;
1818
		qnum = ath_tx_get_qnum(sc, ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_BE);
1819
		ath9k_hw_init_btcoex_hw(ah, qnum);
1820
		sc->btcoex.bt_stomp_type = ATH_BTCOEX_STOMP_LOW;
1821 1822 1823 1824
		break;
	default:
		WARN_ON(1);
		break;
1825
	}
1826

S
Sujith 已提交
1827 1828 1829 1830 1831
	return 0;
bad2:
	/* cleanup tx queues */
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
		if (ATH_TXQ_SETUP(sc, i))
S
Sujith 已提交
1832
			ath_tx_cleanupq(sc, &sc->tx.txq[i]);
1833 1834

bad_free_hw:
1835
	ath9k_uninit_hw(sc);
1836
	return r;
S
Sujith 已提交
1837 1838
}

1839
void ath_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
1840
{
S
Sujith 已提交
1841 1842 1843
	hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
		IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
		IEEE80211_HW_SIGNAL_DBM |
1844 1845
		IEEE80211_HW_AMPDU_AGGREGATION |
		IEEE80211_HW_SUPPORTS_PS |
1846 1847
		IEEE80211_HW_PS_NULLFUNC_STACK |
		IEEE80211_HW_SPECTRUM_MGMT;
1848

1849
	if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || modparam_nohwcrypt)
1850 1851
		hw->flags |= IEEE80211_HW_MFP_CAPABLE;

S
Sujith 已提交
1852 1853 1854
	hw->wiphy->interface_modes =
		BIT(NL80211_IFTYPE_AP) |
		BIT(NL80211_IFTYPE_STATION) |
1855 1856
		BIT(NL80211_IFTYPE_ADHOC) |
		BIT(NL80211_IFTYPE_MESH_POINT);
1857

J
John W. Linville 已提交
1858 1859
	hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;

1860
	hw->queues = 4;
S
Sujith 已提交
1861
	hw->max_rates = 4;
S
Sujith 已提交
1862
	hw->channel_change_time = 5000;
1863
	hw->max_listen_interval = 10;
1864 1865
	/* Hardware supports 10 but we use 4 */
	hw->max_rate_tries = 4;
S
Sujith 已提交
1866
	hw->sta_data_size = sizeof(struct ath_node);
S
Sujith 已提交
1867
	hw->vif_data_size = sizeof(struct ath_vif);
1868

1869
	hw->rate_control_algorithm = "ath9k_rate_control";
1870

1871 1872 1873
	if (test_bit(ATH9K_MODE_11G, sc->sc_ah->caps.wireless_modes))
		hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
			&sc->sbands[IEEE80211_BAND_2GHZ];
1874 1875 1876 1877 1878
	if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes))
		hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
			&sc->sbands[IEEE80211_BAND_5GHZ];
}

1879
/* Device driver core initialization */
1880 1881
int ath_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
		    const struct ath_bus_ops *bus_ops)
1882 1883
{
	struct ieee80211_hw *hw = sc->hw;
1884
	struct ath_common *common;
1885
	struct ath_hw *ah;
1886
	int error = 0, i;
1887
	struct ath_regulatory *reg;
1888

1889
	dev_dbg(sc->dev, "Attach ATH hw\n");
1890

1891
	error = ath_init_softc(devid, sc, subsysid, bus_ops);
1892 1893 1894
	if (error != 0)
		return error;

1895
	ah = sc->sc_ah;
1896
	common = ath9k_hw_common(ah);
1897

1898 1899
	/* get mac address from hardware and set in mac80211 */

1900
	SET_IEEE80211_PERM_ADDR(hw, common->macaddr);
1901 1902 1903

	ath_set_hw_capab(sc, hw);

1904
	error = ath_regd_init(&common->regulatory, sc->hw->wiphy,
1905 1906 1907 1908
			      ath9k_reg_notifier);
	if (error)
		return error;

1909
	reg = &common->regulatory;
1910

1911
	if (ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
1912 1913 1914
		if (test_bit(ATH9K_MODE_11G, ah->caps.wireless_modes))
			setup_ht_cap(sc,
				     &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
1915
		if (test_bit(ATH9K_MODE_11A, ah->caps.wireless_modes))
1916 1917
			setup_ht_cap(sc,
				     &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
S
Sujith 已提交
1918 1919
	}

1920 1921 1922
	/* initialize tx/rx engine */
	error = ath_tx_init(sc, ATH_TXBUF);
	if (error != 0)
1923
		goto error_attach;
1924

1925 1926
	error = ath_rx_init(sc, ATH_RXBUF);
	if (error != 0)
1927
		goto error_attach;
1928

1929
	INIT_WORK(&sc->chan_work, ath9k_wiphy_chan_work);
1930 1931
	INIT_DELAYED_WORK(&sc->wiphy_work, ath9k_wiphy_work);
	sc->wiphy_scheduler_int = msecs_to_jiffies(500);
1932

1933
	error = ieee80211_register_hw(hw);
1934

1935
	if (!ath_is_world_regd(reg)) {
1936
		error = regulatory_hint(hw->wiphy, reg->alpha2);
1937 1938 1939
		if (error)
			goto error_attach;
	}
1940

1941 1942
	/* Initialize LED control */
	ath_init_leds(sc);
1943

J
Johannes Berg 已提交
1944
	ath_start_rfkill_poll(sc);
1945

1946
	return 0;
1947 1948 1949 1950 1951 1952 1953

error_attach:
	/* cleanup tx queues */
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
		if (ATH_TXQ_SETUP(sc, i))
			ath_tx_cleanupq(sc, &sc->tx.txq[i]);

1954
	ath9k_uninit_hw(sc);
1955

1956
	return error;
1957 1958
}

S
Sujith 已提交
1959 1960
int ath_reset(struct ath_softc *sc, bool retry_tx)
{
1961
	struct ath_hw *ah = sc->sc_ah;
1962
	struct ath_common *common = ath9k_hw_common(ah);
1963
	struct ieee80211_hw *hw = sc->hw;
1964
	int r;
S
Sujith 已提交
1965 1966

	ath9k_hw_set_interrupts(ah, 0);
S
Sujith 已提交
1967
	ath_drain_all_txq(sc, retry_tx);
S
Sujith 已提交
1968 1969 1970 1971
	ath_stoprecv(sc);
	ath_flushrecv(sc);

	spin_lock_bh(&sc->sc_resetlock);
1972
	r = ath9k_hw_reset(ah, sc->sc_ah->curchan, false);
1973
	if (r)
1974 1975
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to reset hardware; reset status %d\n", r);
S
Sujith 已提交
1976 1977 1978
	spin_unlock_bh(&sc->sc_resetlock);

	if (ath_startrecv(sc) != 0)
1979 1980
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to start recv logic\n");
S
Sujith 已提交
1981 1982 1983 1984 1985 1986

	/*
	 * We may be doing a reset in response to a request
	 * that changes the channel so update any state that
	 * might change as a result.
	 */
1987
	ath_cache_conf_rate(sc, &hw->conf);
S
Sujith 已提交
1988 1989 1990 1991

	ath_update_txpow(sc);

	if (sc->sc_flags & SC_OP_BEACONS)
1992
		ath_beacon_config(sc, NULL);	/* restart beacons */
S
Sujith 已提交
1993

S
Sujith 已提交
1994
	ath9k_hw_set_interrupts(ah, sc->imask);
S
Sujith 已提交
1995 1996 1997 1998 1999

	if (retry_tx) {
		int i;
		for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
			if (ATH_TXQ_SETUP(sc, i)) {
S
Sujith 已提交
2000 2001 2002
				spin_lock_bh(&sc->tx.txq[i].axq_lock);
				ath_txq_schedule(sc, &sc->tx.txq[i]);
				spin_unlock_bh(&sc->tx.txq[i].axq_lock);
S
Sujith 已提交
2003 2004 2005 2006
			}
		}
	}

2007
	return r;
S
Sujith 已提交
2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022
}

/*
 *  This function will allocate both the DMA descriptor structure, and the
 *  buffers it contains.  These are used to contain the descriptors used
 *  by the system.
*/
int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
		      struct list_head *head, const char *name,
		      int nbuf, int ndesc)
{
#define	DS2PHYS(_dd, _ds)						\
	((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
2023
	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
S
Sujith 已提交
2024 2025 2026 2027
	struct ath_desc *ds;
	struct ath_buf *bf;
	int i, bsize, error;

2028 2029
	ath_print(common, ATH_DBG_CONFIG, "%s DMA: %u buffers %u desc/buf\n",
		  name, nbuf, ndesc);
S
Sujith 已提交
2030

2031
	INIT_LIST_HEAD(head);
S
Sujith 已提交
2032 2033
	/* ath_desc must be a multiple of DWORDs */
	if ((sizeof(struct ath_desc) % 4) != 0) {
2034 2035
		ath_print(common, ATH_DBG_FATAL,
			  "ath_desc not DWORD aligned\n");
2036
		BUG_ON((sizeof(struct ath_desc) % 4) != 0);
S
Sujith 已提交
2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047
		error = -ENOMEM;
		goto fail;
	}

	dd->dd_desc_len = sizeof(struct ath_desc) * nbuf * ndesc;

	/*
	 * Need additional DMA memory because we can't use
	 * descriptors that cross the 4K page boundary. Assume
	 * one skipped descriptor per 4K page.
	 */
2048
	if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
S
Sujith 已提交
2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061
		u32 ndesc_skipped =
			ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
		u32 dma_len;

		while (ndesc_skipped) {
			dma_len = ndesc_skipped * sizeof(struct ath_desc);
			dd->dd_desc_len += dma_len;

			ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
		};
	}

	/* allocate descriptors */
2062
	dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
2063
					 &dd->dd_desc_paddr, GFP_KERNEL);
S
Sujith 已提交
2064 2065 2066 2067 2068
	if (dd->dd_desc == NULL) {
		error = -ENOMEM;
		goto fail;
	}
	ds = dd->dd_desc;
2069 2070 2071
	ath_print(common, ATH_DBG_CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
		  name, ds, (u32) dd->dd_desc_len,
		  ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
S
Sujith 已提交
2072 2073 2074

	/* allocate buffers */
	bsize = sizeof(struct ath_buf) * nbuf;
2075
	bf = kzalloc(bsize, GFP_KERNEL);
S
Sujith 已提交
2076 2077 2078 2079 2080 2081 2082 2083 2084 2085
	if (bf == NULL) {
		error = -ENOMEM;
		goto fail2;
	}
	dd->dd_bufptr = bf;

	for (i = 0; i < nbuf; i++, bf++, ds += ndesc) {
		bf->bf_desc = ds;
		bf->bf_daddr = DS2PHYS(dd, ds);

2086
		if (!(sc->sc_ah->caps.hw_caps &
S
Sujith 已提交
2087 2088 2089 2090 2091 2092 2093
		      ATH9K_HW_CAP_4KB_SPLITTRANS)) {
			/*
			 * Skip descriptor addresses which can cause 4KB
			 * boundary crossing (addr + length) with a 32 dword
			 * descriptor fetch.
			 */
			while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
2094
				BUG_ON((caddr_t) bf->bf_desc >=
S
Sujith 已提交
2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106
				       ((caddr_t) dd->dd_desc +
					dd->dd_desc_len));

				ds += ndesc;
				bf->bf_desc = ds;
				bf->bf_daddr = DS2PHYS(dd, ds);
			}
		}
		list_add_tail(&bf->list, head);
	}
	return 0;
fail2:
2107 2108
	dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
			  dd->dd_desc_paddr);
S
Sujith 已提交
2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120
fail:
	memset(dd, 0, sizeof(*dd));
	return error;
#undef ATH_DESC_4KB_BOUND_CHECK
#undef ATH_DESC_4KB_BOUND_NUM_SKIPPED
#undef DS2PHYS
}

void ath_descdma_cleanup(struct ath_softc *sc,
			 struct ath_descdma *dd,
			 struct list_head *head)
{
2121 2122
	dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
			  dd->dd_desc_paddr);
S
Sujith 已提交
2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134

	INIT_LIST_HEAD(head);
	kfree(dd->dd_bufptr);
	memset(dd, 0, sizeof(*dd));
}

int ath_get_hal_qnum(u16 queue, struct ath_softc *sc)
{
	int qnum;

	switch (queue) {
	case 0:
S
Sujith 已提交
2135
		qnum = sc->tx.hwq_map[ATH9K_WME_AC_VO];
S
Sujith 已提交
2136 2137
		break;
	case 1:
S
Sujith 已提交
2138
		qnum = sc->tx.hwq_map[ATH9K_WME_AC_VI];
S
Sujith 已提交
2139 2140
		break;
	case 2:
S
Sujith 已提交
2141
		qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
S
Sujith 已提交
2142 2143
		break;
	case 3:
S
Sujith 已提交
2144
		qnum = sc->tx.hwq_map[ATH9K_WME_AC_BK];
S
Sujith 已提交
2145 2146
		break;
	default:
S
Sujith 已提交
2147
		qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
S
Sujith 已提交
2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178
		break;
	}

	return qnum;
}

int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc)
{
	int qnum;

	switch (queue) {
	case ATH9K_WME_AC_VO:
		qnum = 0;
		break;
	case ATH9K_WME_AC_VI:
		qnum = 1;
		break;
	case ATH9K_WME_AC_BE:
		qnum = 2;
		break;
	case ATH9K_WME_AC_BK:
		qnum = 3;
		break;
	default:
		qnum = -1;
		break;
	}

	return qnum;
}

2179 2180
/* XXX: Remove me once we don't depend on ath9k_channel for all
 * this redundant data */
2181 2182
void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
			   struct ath9k_channel *ichan)
2183 2184 2185 2186 2187 2188 2189 2190 2191
{
	struct ieee80211_channel *chan = hw->conf.channel;
	struct ieee80211_conf *conf = &hw->conf;

	ichan->channel = chan->center_freq;
	ichan->chan = chan;

	if (chan->band == IEEE80211_BAND_2GHZ) {
		ichan->chanmode = CHANNEL_G;
S
Sujith 已提交
2192
		ichan->channelFlags = CHANNEL_2GHZ | CHANNEL_OFDM | CHANNEL_G;
2193 2194 2195 2196 2197
	} else {
		ichan->chanmode = CHANNEL_A;
		ichan->channelFlags = CHANNEL_5GHZ | CHANNEL_OFDM;
	}

L
Luis R. Rodriguez 已提交
2198
	if (conf_is_ht(conf))
2199 2200 2201 2202
		ichan->chanmode = ath_get_extchanmode(sc, chan,
					    conf->channel_type);
}

S
Sujith 已提交
2203 2204 2205 2206
/**********************/
/* mac80211 callbacks */
/**********************/

2207 2208 2209 2210 2211 2212 2213 2214
/*
 * (Re)start btcoex timers
 */
static void ath9k_btcoex_timer_resume(struct ath_softc *sc)
{
	struct ath_btcoex *btcoex = &sc->btcoex;
	struct ath_hw *ah = sc->sc_ah;

2215 2216
	ath_print(ath9k_hw_common(ah), ATH_DBG_BTCOEX,
		  "Starting btcoex timers");
2217 2218 2219

	/* make sure duty cycle timer is also stopped when resuming */
	if (btcoex->hw_timer_enabled)
2220
		ath9k_gen_timer_stop(sc->sc_ah, btcoex->no_stomp_timer);
2221 2222 2223 2224 2225 2226 2227 2228

	btcoex->bt_priority_cnt = 0;
	btcoex->bt_priority_time = jiffies;
	sc->sc_flags &= ~SC_OP_BT_PRIORITY_DETECTED;

	mod_timer(&btcoex->period_timer, jiffies);
}

2229
static int ath9k_start(struct ieee80211_hw *hw)
2230
{
2231 2232
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
2233
	struct ath_hw *ah = sc->sc_ah;
2234
	struct ath_common *common = ath9k_hw_common(ah);
2235
	struct ieee80211_channel *curchan = hw->conf.channel;
S
Sujith 已提交
2236
	struct ath9k_channel *init_channel;
2237
	int r;
2238

2239 2240 2241
	ath_print(common, ATH_DBG_CONFIG,
		  "Starting driver with initial channel: %d MHz\n",
		  curchan->center_freq);
2242

2243 2244
	mutex_lock(&sc->mutex);

2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265
	if (ath9k_wiphy_started(sc)) {
		if (sc->chan_idx == curchan->hw_value) {
			/*
			 * Already on the operational channel, the new wiphy
			 * can be marked active.
			 */
			aphy->state = ATH_WIPHY_ACTIVE;
			ieee80211_wake_queues(hw);
		} else {
			/*
			 * Another wiphy is on another channel, start the new
			 * wiphy in paused state.
			 */
			aphy->state = ATH_WIPHY_PAUSED;
			ieee80211_stop_queues(hw);
		}
		mutex_unlock(&sc->mutex);
		return 0;
	}
	aphy->state = ATH_WIPHY_ACTIVE;

2266
	/* setup initial channel */
2267

2268
	sc->chan_idx = curchan->hw_value;
2269

2270
	init_channel = ath_get_curchannel(sc, hw);
S
Sujith 已提交
2271 2272

	/* Reset SERDES registers */
2273
	ath9k_hw_configpcipowersave(ah, 0, 0);
S
Sujith 已提交
2274 2275 2276 2277 2278 2279 2280 2281 2282

	/*
	 * The basic interface to setting the hardware in a good
	 * state is ``reset''.  On return the hardware is known to
	 * be powered up and with interrupts disabled.  This must
	 * be followed by initialization of the appropriate bits
	 * and then setup of the interrupt mask.
	 */
	spin_lock_bh(&sc->sc_resetlock);
2283
	r = ath9k_hw_reset(ah, init_channel, false);
2284
	if (r) {
2285 2286 2287 2288
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to reset hardware; reset status %d "
			  "(freq %u MHz)\n", r,
			  curchan->center_freq);
S
Sujith 已提交
2289
		spin_unlock_bh(&sc->sc_resetlock);
2290
		goto mutex_unlock;
S
Sujith 已提交
2291 2292 2293 2294 2295 2296 2297 2298
	}
	spin_unlock_bh(&sc->sc_resetlock);

	/*
	 * This is needed only to setup initial state
	 * but it's best done after a reset.
	 */
	ath_update_txpow(sc);
2299

S
Sujith 已提交
2300 2301 2302 2303 2304 2305 2306 2307
	/*
	 * Setup the hardware after reset:
	 * The receive engine is set going.
	 * Frame transmit is handled entirely
	 * in the frame output path; there's nothing to do
	 * here except setup the interrupt mask.
	 */
	if (ath_startrecv(sc) != 0) {
2308 2309
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to start recv logic\n");
2310 2311
		r = -EIO;
		goto mutex_unlock;
2312
	}
2313

S
Sujith 已提交
2314
	/* Setup our intr mask. */
S
Sujith 已提交
2315
	sc->imask = ATH9K_INT_RX | ATH9K_INT_TX
S
Sujith 已提交
2316 2317 2318
		| ATH9K_INT_RXEOL | ATH9K_INT_RXORN
		| ATH9K_INT_FATAL | ATH9K_INT_GLOBAL;

2319
	if (ah->caps.hw_caps & ATH9K_HW_CAP_GTT)
S
Sujith 已提交
2320
		sc->imask |= ATH9K_INT_GTT;
S
Sujith 已提交
2321

2322
	if (ah->caps.hw_caps & ATH9K_HW_CAP_HT)
S
Sujith 已提交
2323
		sc->imask |= ATH9K_INT_CST;
S
Sujith 已提交
2324

2325
	ath_cache_conf_rate(sc, &hw->conf);
S
Sujith 已提交
2326 2327 2328 2329

	sc->sc_flags &= ~SC_OP_INVALID;

	/* Disable BMISS interrupt when we're not associated */
S
Sujith 已提交
2330
	sc->imask &= ~(ATH9K_INT_SWBA | ATH9K_INT_BMISS);
2331
	ath9k_hw_set_interrupts(ah, sc->imask);
S
Sujith 已提交
2332

2333
	ieee80211_wake_queues(hw);
S
Sujith 已提交
2334

2335
	ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work, 0);
2336

2337 2338
	if ((ah->btcoex_hw.scheme != ATH_BTCOEX_CFG_NONE) &&
	    !ah->btcoex_hw.enabled) {
2339 2340
		ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT,
					   AR_STOMP_LOW_WLAN_WGHT);
2341
		ath9k_hw_btcoex_enable(ah);
2342

2343 2344
		if (common->bus_ops->bt_coex_prep)
			common->bus_ops->bt_coex_prep(common);
2345
		if (ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
2346
			ath9k_btcoex_timer_resume(sc);
2347 2348
	}

2349 2350 2351
mutex_unlock:
	mutex_unlock(&sc->mutex);

2352
	return r;
2353 2354
}

2355 2356
static int ath9k_tx(struct ieee80211_hw *hw,
		    struct sk_buff *skb)
2357
{
S
Sujith 已提交
2358
	struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
2359 2360
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
2361
	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
S
Sujith 已提交
2362
	struct ath_tx_control txctl;
2363 2364
	int padpos, padsize;
	struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
S
Sujith 已提交
2365

2366
	if (aphy->state != ATH_WIPHY_ACTIVE && aphy->state != ATH_WIPHY_SCAN) {
2367 2368 2369
		ath_print(common, ATH_DBG_XMIT,
			  "ath9k: %s: TX in unexpected wiphy state "
			  "%d\n", wiphy_name(hw->wiphy), aphy->state);
2370 2371 2372
		goto exit;
	}

2373
	if (sc->ps_enabled) {
2374 2375 2376 2377 2378 2379 2380
		/*
		 * mac80211 does not set PM field for normal data frames, so we
		 * need to update that based on the current PS mode.
		 */
		if (ieee80211_is_data(hdr->frame_control) &&
		    !ieee80211_is_nullfunc(hdr->frame_control) &&
		    !ieee80211_has_pm(hdr->frame_control)) {
2381 2382
			ath_print(common, ATH_DBG_PS, "Add PM=1 for a TX frame "
				  "while in PS mode\n");
2383 2384 2385 2386
			hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
		}
	}

2387 2388 2389 2390 2391 2392 2393 2394 2395
	if (unlikely(sc->sc_ah->power_mode != ATH9K_PM_AWAKE)) {
		/*
		 * We are using PS-Poll and mac80211 can request TX while in
		 * power save mode. Need to wake up hardware for the TX to be
		 * completed and if needed, also for RX of buffered frames.
		 */
		ath9k_ps_wakeup(sc);
		ath9k_hw_setrxabort(sc->sc_ah, 0);
		if (ieee80211_is_pspoll(hdr->frame_control)) {
2396 2397
			ath_print(common, ATH_DBG_PS,
				  "Sending PS-Poll to pick a buffered frame\n");
2398 2399
			sc->sc_flags |= SC_OP_WAIT_FOR_PSPOLL_DATA;
		} else {
2400 2401
			ath_print(common, ATH_DBG_PS,
				  "Wake up to complete TX\n");
2402 2403 2404 2405 2406 2407 2408 2409 2410 2411
			sc->sc_flags |= SC_OP_WAIT_FOR_TX_ACK;
		}
		/*
		 * The actual restore operation will happen only after
		 * the sc_flags bit is cleared. We are just dropping
		 * the ps_usecount here.
		 */
		ath9k_ps_restore(sc);
	}

S
Sujith 已提交
2412
	memset(&txctl, 0, sizeof(struct ath_tx_control));
2413

2414 2415 2416 2417 2418 2419 2420
	/*
	 * As a temporary workaround, assign seq# here; this will likely need
	 * to be cleaned up to work better with Beacon transmission and virtual
	 * BSSes.
	 */
	if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
		if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
S
Sujith 已提交
2421
			sc->tx.seq_no += 0x10;
2422
		hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
S
Sujith 已提交
2423
		hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
2424
	}
2425

2426
	/* Add the padding after the header if this is not already done */
2427 2428 2429
	padpos = ath9k_cmn_padpos(hdr->frame_control);
	padsize = padpos & 3;
	if (padsize && skb->len>padpos) {
2430 2431 2432
		if (skb_headroom(skb) < padsize)
			return -1;
		skb_push(skb, padsize);
2433
		memmove(skb->data, skb->data + padsize, padpos);
2434 2435
	}

S
Sujith 已提交
2436 2437 2438 2439 2440 2441
	/* Check if a tx queue is available */

	txctl.txq = ath_test_get_txq(sc, skb);
	if (!txctl.txq)
		goto exit;

2442
	ath_print(common, ATH_DBG_XMIT, "transmitting packet, skb: %p\n", skb);
2443

2444
	if (ath_tx_start(hw, skb, &txctl) != 0) {
2445
		ath_print(common, ATH_DBG_XMIT, "TX failed\n");
S
Sujith 已提交
2446
		goto exit;
2447 2448
	}

S
Sujith 已提交
2449 2450 2451
	return 0;
exit:
	dev_kfree_skb_any(skb);
2452
	return 0;
2453 2454
}

2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465
/*
 * Pause btcoex timer and bt duty cycle timer
 */
static void ath9k_btcoex_timer_pause(struct ath_softc *sc)
{
	struct ath_btcoex *btcoex = &sc->btcoex;
	struct ath_hw *ah = sc->sc_ah;

	del_timer_sync(&btcoex->period_timer);

	if (btcoex->hw_timer_enabled)
2466
		ath9k_gen_timer_stop(ah, btcoex->no_stomp_timer);
2467 2468 2469 2470

	btcoex->hw_timer_enabled = false;
}

2471
static void ath9k_stop(struct ieee80211_hw *hw)
2472
{
2473 2474
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
2475
	struct ath_hw *ah = sc->sc_ah;
2476
	struct ath_common *common = ath9k_hw_common(ah);
2477

S
Sujith 已提交
2478 2479
	mutex_lock(&sc->mutex);

2480 2481
	aphy->state = ATH_WIPHY_INACTIVE;

2482 2483 2484 2485 2486 2487 2488 2489
	cancel_delayed_work_sync(&sc->ath_led_blink_work);
	cancel_delayed_work_sync(&sc->tx_complete_work);

	if (!sc->num_sec_wiphy) {
		cancel_delayed_work_sync(&sc->wiphy_work);
		cancel_work_sync(&sc->chan_work);
	}

S
Sujith 已提交
2490
	if (sc->sc_flags & SC_OP_INVALID) {
2491
		ath_print(common, ATH_DBG_ANY, "Device not present\n");
S
Sujith 已提交
2492
		mutex_unlock(&sc->mutex);
S
Sujith 已提交
2493 2494
		return;
	}
2495

2496 2497 2498 2499 2500
	if (ath9k_wiphy_started(sc)) {
		mutex_unlock(&sc->mutex);
		return; /* another wiphy still in use */
	}

2501
	if (ah->btcoex_hw.enabled) {
2502
		ath9k_hw_btcoex_disable(ah);
2503
		if (ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
2504
			ath9k_btcoex_timer_pause(sc);
2505 2506
	}

S
Sujith 已提交
2507 2508
	/* make sure h/w will not generate any interrupt
	 * before setting the invalid flag. */
2509
	ath9k_hw_set_interrupts(ah, 0);
S
Sujith 已提交
2510 2511

	if (!(sc->sc_flags & SC_OP_INVALID)) {
S
Sujith 已提交
2512
		ath_drain_all_txq(sc, false);
S
Sujith 已提交
2513
		ath_stoprecv(sc);
2514
		ath9k_hw_phy_disable(ah);
S
Sujith 已提交
2515
	} else
S
Sujith 已提交
2516
		sc->rx.rxlink = NULL;
S
Sujith 已提交
2517 2518

	/* disable HAL and put h/w to sleep */
2519 2520
	ath9k_hw_disable(ah);
	ath9k_hw_configpcipowersave(ah, 1, 1);
2521
	ath9k_setpower(sc, ATH9K_PM_FULL_SLEEP);
S
Sujith 已提交
2522 2523

	sc->sc_flags |= SC_OP_INVALID;
2524

2525 2526
	mutex_unlock(&sc->mutex);

2527
	ath_print(common, ATH_DBG_CONFIG, "Driver halt\n");
2528 2529
}

2530 2531
static int ath9k_add_interface(struct ieee80211_hw *hw,
			       struct ieee80211_if_init_conf *conf)
2532
{
2533 2534
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
2535
	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
S
Sujith 已提交
2536
	struct ath_vif *avp = (void *)conf->vif->drv_priv;
2537
	enum nl80211_iftype ic_opmode = NL80211_IFTYPE_UNSPECIFIED;
2538
	int ret = 0;
2539

2540 2541
	mutex_lock(&sc->mutex);

2542 2543 2544 2545 2546 2547
	if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK) &&
	    sc->nvifs > 0) {
		ret = -ENOBUFS;
		goto out;
	}

2548
	switch (conf->type) {
2549
	case NL80211_IFTYPE_STATION:
2550
		ic_opmode = NL80211_IFTYPE_STATION;
2551
		break;
2552 2553
	case NL80211_IFTYPE_ADHOC:
	case NL80211_IFTYPE_AP:
2554
	case NL80211_IFTYPE_MESH_POINT:
2555 2556 2557 2558
		if (sc->nbcnvifs >= ATH_BCBUF) {
			ret = -ENOBUFS;
			goto out;
		}
2559
		ic_opmode = conf->type;
2560 2561
		break;
	default:
2562
		ath_print(common, ATH_DBG_FATAL,
S
Sujith 已提交
2563
			"Interface type %d not yet supported\n", conf->type);
2564 2565
		ret = -EOPNOTSUPP;
		goto out;
2566 2567
	}

2568 2569
	ath_print(common, ATH_DBG_CONFIG,
		  "Attach a VIF of type: %d\n", ic_opmode);
2570

S
Sujith 已提交
2571
	/* Set the VIF opmode */
S
Sujith 已提交
2572 2573 2574
	avp->av_opmode = ic_opmode;
	avp->av_bslot = -1;

2575
	sc->nvifs++;
2576 2577 2578 2579

	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK)
		ath9k_set_bssid_mask(hw);

2580 2581 2582
	if (sc->nvifs > 1)
		goto out; /* skip global settings for secondary vif */

S
Sujith 已提交
2583
	if (ic_opmode == NL80211_IFTYPE_AP) {
S
Sujith 已提交
2584
		ath9k_hw_set_tsfadjust(sc->sc_ah, 1);
S
Sujith 已提交
2585 2586
		sc->sc_flags |= SC_OP_TSF_RESET;
	}
S
Sujith 已提交
2587 2588

	/* Set the device opmode */
2589
	sc->sc_ah->opmode = ic_opmode;
S
Sujith 已提交
2590

2591 2592 2593 2594
	/*
	 * Enable MIB interrupts when there are hardware phy counters.
	 * Note we only do this (at the moment) for station mode.
	 */
2595
	if ((conf->type == NL80211_IFTYPE_STATION) ||
2596 2597
	    (conf->type == NL80211_IFTYPE_ADHOC) ||
	    (conf->type == NL80211_IFTYPE_MESH_POINT)) {
S
Sujith 已提交
2598
		sc->imask |= ATH9K_INT_MIB;
2599 2600 2601
		sc->imask |= ATH9K_INT_TSFOOR;
	}

S
Sujith 已提交
2602
	ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
2603

2604 2605 2606
	if (conf->type == NL80211_IFTYPE_AP    ||
	    conf->type == NL80211_IFTYPE_ADHOC ||
	    conf->type == NL80211_IFTYPE_MONITOR)
2607
		ath_start_ani(common);
2608

2609
out:
2610
	mutex_unlock(&sc->mutex);
2611
	return ret;
2612 2613
}

2614 2615
static void ath9k_remove_interface(struct ieee80211_hw *hw,
				   struct ieee80211_if_init_conf *conf)
2616
{
2617 2618
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
2619
	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
S
Sujith 已提交
2620
	struct ath_vif *avp = (void *)conf->vif->drv_priv;
2621
	int i;
2622

2623
	ath_print(common, ATH_DBG_CONFIG, "Detach Interface\n");
2624

2625 2626
	mutex_lock(&sc->mutex);

2627
	/* Stop ANI */
2628
	del_timer_sync(&common->ani.timer);
J
Jouni Malinen 已提交
2629

2630
	/* Reclaim beacon resources */
2631 2632 2633
	if ((sc->sc_ah->opmode == NL80211_IFTYPE_AP) ||
	    (sc->sc_ah->opmode == NL80211_IFTYPE_ADHOC) ||
	    (sc->sc_ah->opmode == NL80211_IFTYPE_MESH_POINT)) {
S
Sujith 已提交
2634
		ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
2635
		ath_beacon_return(sc, avp);
J
Jouni Malinen 已提交
2636
	}
2637

2638
	sc->sc_flags &= ~SC_OP_BEACONS;
2639

2640 2641 2642 2643 2644
	for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++) {
		if (sc->beacon.bslot[i] == conf->vif) {
			printk(KERN_DEBUG "%s: vif had allocated beacon "
			       "slot\n", __func__);
			sc->beacon.bslot[i] = NULL;
2645
			sc->beacon.bslot_aphy[i] = NULL;
2646 2647 2648
		}
	}

S
Sujith 已提交
2649
	sc->nvifs--;
2650 2651

	mutex_unlock(&sc->mutex);
2652 2653
}

2654
static int ath9k_config(struct ieee80211_hw *hw, u32 changed)
2655
{
2656 2657
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
2658
	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2659
	struct ieee80211_conf *conf = &hw->conf;
2660
	struct ath_hw *ah = sc->sc_ah;
2661
	bool disable_radio;
2662

2663
	mutex_lock(&sc->mutex);
2664

2665 2666 2667 2668 2669 2670
	/*
	 * Leave this as the first check because we need to turn on the
	 * radio if it was disabled before prior to processing the rest
	 * of the changes. Likewise we must only disable the radio towards
	 * the end.
	 */
2671
	if (changed & IEEE80211_CONF_CHANGE_IDLE) {
2672 2673 2674
		bool enable_radio;
		bool all_wiphys_idle;
		bool idle = !!(conf->flags & IEEE80211_CONF_IDLE);
2675 2676 2677

		spin_lock_bh(&sc->wiphy_lock);
		all_wiphys_idle =  ath9k_all_wiphys_idle(sc);
2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688
		ath9k_set_wiphy_idle(aphy, idle);

		if (!idle && all_wiphys_idle)
			enable_radio = true;

		/*
		 * After we unlock here its possible another wiphy
		 * can be re-renabled so to account for that we will
		 * only disable the radio toward the end of this routine
		 * if by then all wiphys are still idle.
		 */
2689 2690
		spin_unlock_bh(&sc->wiphy_lock);

2691
		if (enable_radio) {
2692
			ath_radio_enable(sc, hw);
2693 2694
			ath_print(common, ATH_DBG_CONFIG,
				  "not-idle: enabling radio\n");
2695 2696 2697
		}
	}

2698 2699 2700 2701 2702 2703
	/*
	 * We just prepare to enable PS. We have to wait until our AP has
	 * ACK'd our null data frame to disable RX otherwise we'll ignore
	 * those ACKs and end up retransmitting the same null data frames.
	 * IEEE80211_CONF_CHANGE_PS is only passed by mac80211 for STA mode.
	 */
2704 2705
	if (changed & IEEE80211_CONF_CHANGE_PS) {
		if (conf->flags & IEEE80211_CONF_PS) {
2706
			sc->sc_flags |= SC_OP_PS_ENABLED;
2707 2708 2709 2710 2711 2712 2713
			if (!(ah->caps.hw_caps &
			      ATH9K_HW_CAP_AUTOSLEEP)) {
				if ((sc->imask & ATH9K_INT_TIM_TIMER) == 0) {
					sc->imask |= ATH9K_INT_TIM_TIMER;
					ath9k_hw_set_interrupts(sc->sc_ah,
							sc->imask);
				}
2714
			}
2715 2716 2717 2718 2719 2720 2721 2722 2723
			/*
			 * At this point we know hardware has received an ACK
			 * of a previously sent null data frame.
			 */
			if ((sc->sc_flags & SC_OP_NULLFUNC_COMPLETED)) {
				sc->sc_flags &= ~SC_OP_NULLFUNC_COMPLETED;
				sc->ps_enabled = true;
				ath9k_hw_setrxabort(sc->sc_ah, 1);
                        }
2724
		} else {
2725
			sc->ps_enabled = false;
2726 2727
			sc->sc_flags &= ~(SC_OP_PS_ENABLED |
					  SC_OP_NULLFUNC_COMPLETED);
2728
			ath9k_setpower(sc, ATH9K_PM_AWAKE);
2729 2730 2731
			if (!(ah->caps.hw_caps &
			      ATH9K_HW_CAP_AUTOSLEEP)) {
				ath9k_hw_setrxabort(sc->sc_ah, 0);
2732 2733 2734 2735
				sc->sc_flags &= ~(SC_OP_WAIT_FOR_BEACON |
						  SC_OP_WAIT_FOR_CAB |
						  SC_OP_WAIT_FOR_PSPOLL_DATA |
						  SC_OP_WAIT_FOR_TX_ACK);
2736 2737 2738 2739 2740
				if (sc->imask & ATH9K_INT_TIM_TIMER) {
					sc->imask &= ~ATH9K_INT_TIM_TIMER;
					ath9k_hw_set_interrupts(sc->sc_ah,
							sc->imask);
				}
2741 2742 2743 2744
			}
		}
	}

2745
	if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
2746
		struct ieee80211_channel *curchan = hw->conf.channel;
2747
		int pos = curchan->hw_value;
J
Johannes Berg 已提交
2748

2749 2750 2751
		aphy->chan_idx = pos;
		aphy->chan_is_ht = conf_is_ht(conf);

2752 2753 2754 2755 2756 2757 2758 2759 2760 2761
		if (aphy->state == ATH_WIPHY_SCAN ||
		    aphy->state == ATH_WIPHY_ACTIVE)
			ath9k_wiphy_pause_all_forced(sc, aphy);
		else {
			/*
			 * Do not change operational channel based on a paused
			 * wiphy changes.
			 */
			goto skip_chan_change;
		}
2762

2763 2764
		ath_print(common, ATH_DBG_CONFIG, "Set channel: %d MHz\n",
			  curchan->center_freq);
2765

2766
		/* XXX: remove me eventualy */
2767
		ath9k_update_ichannel(sc, hw, &sc->sc_ah->channels[pos]);
2768

2769
		ath_update_chainmask(sc, conf_is_ht(conf));
S
Sujith 已提交
2770

2771
		if (ath_set_channel(sc, hw, &sc->sc_ah->channels[pos]) < 0) {
2772 2773
			ath_print(common, ATH_DBG_FATAL,
				  "Unable to set channel\n");
2774
			mutex_unlock(&sc->mutex);
2775 2776
			return -EINVAL;
		}
S
Sujith 已提交
2777
	}
2778

2779
skip_chan_change:
2780
	if (changed & IEEE80211_CONF_CHANGE_POWER)
S
Sujith 已提交
2781
		sc->config.txpowlimit = 2 * conf->power_level;
2782

2783 2784 2785 2786
	spin_lock_bh(&sc->wiphy_lock);
	disable_radio = ath9k_all_wiphys_idle(sc);
	spin_unlock_bh(&sc->wiphy_lock);

2787
	if (disable_radio) {
2788
		ath_print(common, ATH_DBG_CONFIG, "idle: disabling radio\n");
2789
		ath_radio_disable(sc, hw);
2790 2791
	}

2792
	mutex_unlock(&sc->mutex);
2793

2794 2795 2796
	return 0;
}

2797 2798 2799 2800
#define SUPPORTED_FILTERS			\
	(FIF_PROMISC_IN_BSS |			\
	FIF_ALLMULTI |				\
	FIF_CONTROL |				\
2801
	FIF_PSPOLL |				\
2802 2803 2804
	FIF_OTHER_BSS |				\
	FIF_BCN_PRBRESP_PROMISC |		\
	FIF_FCSFAIL)
2805

2806 2807 2808 2809
/* FIXME: sc->sc_full_reset ? */
static void ath9k_configure_filter(struct ieee80211_hw *hw,
				   unsigned int changed_flags,
				   unsigned int *total_flags,
2810
				   u64 multicast)
2811
{
2812 2813
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
2814
	u32 rfilt;
2815

2816 2817
	changed_flags &= SUPPORTED_FILTERS;
	*total_flags &= SUPPORTED_FILTERS;
2818

S
Sujith 已提交
2819
	sc->rx.rxfilter = *total_flags;
2820
	ath9k_ps_wakeup(sc);
2821 2822
	rfilt = ath_calcrxfilter(sc);
	ath9k_hw_setrxfilter(sc->sc_ah, rfilt);
2823
	ath9k_ps_restore(sc);
2824

2825 2826
	ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_CONFIG,
		  "Set HW RX filter: 0x%x\n", rfilt);
2827
}
2828

2829 2830 2831
static void ath9k_sta_notify(struct ieee80211_hw *hw,
			     struct ieee80211_vif *vif,
			     enum sta_notify_cmd cmd,
2832
			     struct ieee80211_sta *sta)
2833
{
2834 2835
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
2836

2837 2838
	switch (cmd) {
	case STA_NOTIFY_ADD:
S
Sujith 已提交
2839
		ath_node_attach(sc, sta);
2840 2841
		break;
	case STA_NOTIFY_REMOVE:
S
Sujith 已提交
2842
		ath_node_detach(sc, sta);
2843 2844 2845 2846
		break;
	default:
		break;
	}
2847 2848
}

2849
static int ath9k_conf_tx(struct ieee80211_hw *hw, u16 queue,
2850
			 const struct ieee80211_tx_queue_params *params)
2851
{
2852 2853
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
2854
	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2855 2856
	struct ath9k_tx_queue_info qi;
	int ret = 0, qnum;
2857

2858 2859
	if (queue >= WME_NUM_AC)
		return 0;
2860

2861 2862
	mutex_lock(&sc->mutex);

2863 2864
	memset(&qi, 0, sizeof(struct ath9k_tx_queue_info));

2865 2866 2867 2868 2869
	qi.tqi_aifs = params->aifs;
	qi.tqi_cwmin = params->cw_min;
	qi.tqi_cwmax = params->cw_max;
	qi.tqi_burstTime = params->txop;
	qnum = ath_get_hal_qnum(queue, sc);
2870

2871 2872 2873 2874 2875
	ath_print(common, ATH_DBG_CONFIG,
		  "Configure tx [queue/halq] [%d/%d],  "
		  "aifs: %d, cw_min: %d, cw_max: %d, txop: %d\n",
		  queue, qnum, params->aifs, params->cw_min,
		  params->cw_max, params->txop);
2876

2877 2878
	ret = ath_txq_update(sc, qnum, &qi);
	if (ret)
2879
		ath_print(common, ATH_DBG_FATAL, "TXQ Update failed\n");
2880

2881 2882 2883 2884
	if (sc->sc_ah->opmode == NL80211_IFTYPE_ADHOC)
		if ((qnum == sc->tx.hwq_map[ATH9K_WME_AC_BE]) && !ret)
			ath_beaconq_config(sc);

2885 2886
	mutex_unlock(&sc->mutex);

2887 2888
	return ret;
}
2889

2890 2891
static int ath9k_set_key(struct ieee80211_hw *hw,
			 enum set_key_cmd cmd,
2892 2893
			 struct ieee80211_vif *vif,
			 struct ieee80211_sta *sta,
2894 2895
			 struct ieee80211_key_conf *key)
{
2896 2897
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
2898
	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2899
	int ret = 0;
2900

2901 2902 2903
	if (modparam_nohwcrypt)
		return -ENOSPC;

2904
	mutex_lock(&sc->mutex);
2905
	ath9k_ps_wakeup(sc);
2906
	ath_print(common, ATH_DBG_CONFIG, "Set HW Key\n");
2907

2908 2909
	switch (cmd) {
	case SET_KEY:
2910
		ret = ath_key_config(common, vif, sta, key);
2911 2912
		if (ret >= 0) {
			key->hw_key_idx = ret;
2913 2914 2915 2916
			/* push IV and Michael MIC generation to stack */
			key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
			if (key->alg == ALG_TKIP)
				key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
2917 2918
			if (sc->sc_ah->sw_mgmt_crypto && key->alg == ALG_CCMP)
				key->flags |= IEEE80211_KEY_FLAG_SW_MGMT;
2919
			ret = 0;
2920 2921 2922
		}
		break;
	case DISABLE_KEY:
2923
		ath_key_delete(common, key);
2924 2925 2926 2927
		break;
	default:
		ret = -EINVAL;
	}
2928

2929
	ath9k_ps_restore(sc);
2930 2931
	mutex_unlock(&sc->mutex);

2932 2933
	return ret;
}
2934

2935 2936 2937 2938 2939
static void ath9k_bss_info_changed(struct ieee80211_hw *hw,
				   struct ieee80211_vif *vif,
				   struct ieee80211_bss_conf *bss_conf,
				   u32 changed)
{
2940 2941
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
2942
	struct ath_hw *ah = sc->sc_ah;
2943
	struct ath_common *common = ath9k_hw_common(ah);
2944
	struct ath_vif *avp = (void *)vif->drv_priv;
S
Sujith 已提交
2945
	int error;
2946

2947 2948
	mutex_lock(&sc->mutex);

S
Sujith 已提交
2949 2950 2951 2952
	if (changed & BSS_CHANGED_BSSID) {
		/* Set BSSID */
		memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
		memcpy(avp->bssid, bss_conf->bssid, ETH_ALEN);
2953
		common->curaid = 0;
2954
		ath9k_hw_write_associd(ah);
2955

S
Sujith 已提交
2956 2957
		/* Set aggregation protection mode parameters */
		sc->config.ath_aggr_prot = 0;
2958

S
Sujith 已提交
2959 2960 2961
		/* Only legacy IBSS for now */
		if (vif->type == NL80211_IFTYPE_ADHOC)
			ath_update_chainmask(sc, 0);
2962

S
Sujith 已提交
2963 2964 2965
		ath_print(common, ATH_DBG_CONFIG,
			  "BSSID: %pM aid: 0x%x\n",
			  common->curbssid, common->curaid);
2966

S
Sujith 已提交
2967 2968 2969
		/* need to reconfigure the beacon */
		sc->sc_flags &= ~SC_OP_BEACONS ;
	}
2970

S
Sujith 已提交
2971 2972 2973 2974 2975 2976 2977
	/* Enable transmission of beacons (AP, IBSS, MESH) */
	if ((changed & BSS_CHANGED_BEACON) ||
	    ((changed & BSS_CHANGED_BEACON_ENABLED) && bss_conf->enable_beacon)) {
		ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
		error = ath_beacon_alloc(aphy, vif);
		if (!error)
			ath_beacon_config(sc, vif);
2978 2979
	}

S
Sujith 已提交
2980 2981 2982
	/* Disable transmission of beacons */
	if ((changed & BSS_CHANGED_BEACON_ENABLED) && !bss_conf->enable_beacon)
		ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
2983

S
Sujith 已提交
2984 2985 2986 2987 2988 2989 2990 2991 2992
	if (changed & BSS_CHANGED_BEACON_INT) {
		sc->beacon_interval = bss_conf->beacon_int;
		/*
		 * In case of AP mode, the HW TSF has to be reset
		 * when the beacon interval changes.
		 */
		if (vif->type == NL80211_IFTYPE_AP) {
			sc->sc_flags |= SC_OP_TSF_RESET;
			ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
2993 2994 2995
			error = ath_beacon_alloc(aphy, vif);
			if (!error)
				ath_beacon_config(sc, vif);
S
Sujith 已提交
2996 2997
		} else {
			ath_beacon_config(sc, vif);
2998 2999 3000
		}
	}

3001
	if (changed & BSS_CHANGED_ERP_PREAMBLE) {
3002 3003
		ath_print(common, ATH_DBG_CONFIG, "BSS Changed PREAMBLE %d\n",
			  bss_conf->use_short_preamble);
3004 3005 3006 3007 3008
		if (bss_conf->use_short_preamble)
			sc->sc_flags |= SC_OP_PREAMBLE_SHORT;
		else
			sc->sc_flags &= ~SC_OP_PREAMBLE_SHORT;
	}
3009

3010
	if (changed & BSS_CHANGED_ERP_CTS_PROT) {
3011 3012
		ath_print(common, ATH_DBG_CONFIG, "BSS Changed CTS PROT %d\n",
			  bss_conf->use_cts_prot);
3013 3014 3015 3016 3017 3018
		if (bss_conf->use_cts_prot &&
		    hw->conf.channel->band != IEEE80211_BAND_5GHZ)
			sc->sc_flags |= SC_OP_PROTECT_ENABLE;
		else
			sc->sc_flags &= ~SC_OP_PROTECT_ENABLE;
	}
3019

3020
	if (changed & BSS_CHANGED_ASSOC) {
3021
		ath_print(common, ATH_DBG_CONFIG, "BSS Changed ASSOC %d\n",
3022
			bss_conf->assoc);
S
Sujith 已提交
3023
		ath9k_bss_assoc_info(sc, vif, bss_conf);
3024
	}
3025 3026

	mutex_unlock(&sc->mutex);
3027
}
3028

3029 3030 3031
static u64 ath9k_get_tsf(struct ieee80211_hw *hw)
{
	u64 tsf;
3032 3033
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
3034

3035 3036 3037
	mutex_lock(&sc->mutex);
	tsf = ath9k_hw_gettsf64(sc->sc_ah);
	mutex_unlock(&sc->mutex);
3038

3039 3040
	return tsf;
}
3041

3042 3043
static void ath9k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
{
3044 3045
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
3046

3047 3048 3049
	mutex_lock(&sc->mutex);
	ath9k_hw_settsf64(sc->sc_ah, tsf);
	mutex_unlock(&sc->mutex);
3050 3051
}

3052 3053
static void ath9k_reset_tsf(struct ieee80211_hw *hw)
{
3054 3055
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
3056

3057
	mutex_lock(&sc->mutex);
3058 3059

	ath9k_ps_wakeup(sc);
3060
	ath9k_hw_reset_tsf(sc->sc_ah);
3061 3062
	ath9k_ps_restore(sc);

3063
	mutex_unlock(&sc->mutex);
3064
}
3065

3066
static int ath9k_ampdu_action(struct ieee80211_hw *hw,
3067
			      struct ieee80211_vif *vif,
3068 3069 3070
			      enum ieee80211_ampdu_mlme_action action,
			      struct ieee80211_sta *sta,
			      u16 tid, u16 *ssn)
3071
{
3072 3073
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
3074
	int ret = 0;
3075

3076 3077
	switch (action) {
	case IEEE80211_AMPDU_RX_START:
3078 3079
		if (!(sc->sc_flags & SC_OP_RXAGGR))
			ret = -ENOTSUPP;
3080 3081 3082 3083
		break;
	case IEEE80211_AMPDU_RX_STOP:
		break;
	case IEEE80211_AMPDU_TX_START:
S
Sujith 已提交
3084
		ath_tx_aggr_start(sc, sta, tid, ssn);
3085
		ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
3086 3087
		break;
	case IEEE80211_AMPDU_TX_STOP:
S
Sujith 已提交
3088
		ath_tx_aggr_stop(sc, sta, tid);
3089
		ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
3090
		break;
3091
	case IEEE80211_AMPDU_TX_OPERATIONAL:
3092 3093
		ath_tx_aggr_resume(sc, sta, tid);
		break;
3094
	default:
3095 3096
		ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
			  "Unknown AMPDU action\n");
3097 3098 3099
	}

	return ret;
3100 3101
}

3102 3103
static void ath9k_sw_scan_start(struct ieee80211_hw *hw)
{
3104 3105
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
S
Sujith 已提交
3106
	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
3107

3108
	mutex_lock(&sc->mutex);
3109 3110 3111 3112 3113 3114 3115
	if (ath9k_wiphy_scanning(sc)) {
		printk(KERN_DEBUG "ath9k: Two wiphys trying to scan at the "
		       "same time\n");
		/*
		 * Do not allow the concurrent scanning state for now. This
		 * could be improved with scanning control moved into ath9k.
		 */
3116
		mutex_unlock(&sc->mutex);
3117 3118 3119 3120 3121
		return;
	}

	aphy->state = ATH_WIPHY_SCAN;
	ath9k_wiphy_pause_all_forced(sc, aphy);
3122
	sc->sc_flags |= SC_OP_SCANNING;
S
Sujith 已提交
3123
	del_timer_sync(&common->ani.timer);
3124
	mutex_unlock(&sc->mutex);
3125 3126 3127 3128
}

static void ath9k_sw_scan_complete(struct ieee80211_hw *hw)
{
3129 3130
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
S
Sujith 已提交
3131
	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
3132

3133
	mutex_lock(&sc->mutex);
3134
	aphy->state = ATH_WIPHY_ACTIVE;
3135
	sc->sc_flags &= ~SC_OP_SCANNING;
S
Sujith 已提交
3136
	sc->sc_flags |= SC_OP_FULL_RESET;
S
Sujith 已提交
3137
	ath_start_ani(common);
3138
	ath_beacon_config(sc, NULL);
3139
	mutex_unlock(&sc->mutex);
3140 3141
}

3142
struct ieee80211_ops ath9k_ops = {
3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154
	.tx 		    = ath9k_tx,
	.start 		    = ath9k_start,
	.stop 		    = ath9k_stop,
	.add_interface 	    = ath9k_add_interface,
	.remove_interface   = ath9k_remove_interface,
	.config 	    = ath9k_config,
	.configure_filter   = ath9k_configure_filter,
	.sta_notify         = ath9k_sta_notify,
	.conf_tx 	    = ath9k_conf_tx,
	.bss_info_changed   = ath9k_bss_info_changed,
	.set_key            = ath9k_set_key,
	.get_tsf 	    = ath9k_get_tsf,
3155
	.set_tsf 	    = ath9k_set_tsf,
3156
	.reset_tsf 	    = ath9k_reset_tsf,
3157
	.ampdu_action       = ath9k_ampdu_action,
3158 3159
	.sw_scan_start      = ath9k_sw_scan_start,
	.sw_scan_complete   = ath9k_sw_scan_complete,
J
Johannes Berg 已提交
3160
	.rfkill_poll        = ath9k_rfkill_poll_state,
3161 3162
};

3163
static int __init ath9k_init(void)
3164
{
3165 3166 3167 3168 3169 3170
	int error;

	/* Register rate control algorithm */
	error = ath_rate_control_register();
	if (error != 0) {
		printk(KERN_ERR
3171 3172
			"ath9k: Unable to register rate control "
			"algorithm: %d\n",
3173
			error);
3174
		goto err_out;
3175 3176
	}

3177 3178 3179 3180 3181 3182 3183 3184
	error = ath9k_debug_create_root();
	if (error) {
		printk(KERN_ERR
			"ath9k: Unable to create debugfs root: %d\n",
			error);
		goto err_rate_unregister;
	}

3185 3186
	error = ath_pci_init();
	if (error < 0) {
3187
		printk(KERN_ERR
3188
			"ath9k: No PCI devices found, driver not installed.\n");
3189
		error = -ENODEV;
3190
		goto err_remove_root;
3191 3192
	}

3193 3194 3195 3196 3197 3198
	error = ath_ahb_init();
	if (error < 0) {
		error = -ENODEV;
		goto err_pci_exit;
	}

3199
	return 0;
3200

3201 3202 3203
 err_pci_exit:
	ath_pci_exit();

3204 3205
 err_remove_root:
	ath9k_debug_remove_root();
3206 3207 3208 3209
 err_rate_unregister:
	ath_rate_control_unregister();
 err_out:
	return error;
3210
}
3211
module_init(ath9k_init);
3212

3213
static void __exit ath9k_exit(void)
3214
{
3215
	ath_ahb_exit();
3216
	ath_pci_exit();
3217
	ath9k_debug_remove_root();
3218
	ath_rate_control_unregister();
S
Sujith 已提交
3219
	printk(KERN_INFO "%s: Driver unloaded\n", dev_info);
3220
}
3221
module_exit(ath9k_exit);