fpga_common.h 7.5 KB
Newer Older
Z
zhangyang 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
/* Copyright (c) 2018 PaddlePaddle Authors. All Rights Reserved.

Licensed under the Apache License, Version 2.0 (the "License");
you may not use this file except in compliance with the License.
You may obtain a copy of the License at

    http://www.apache.org/licenses/LICENSE-2.0

Unless required by applicable law or agreed to in writing, software
distributed under the License is distributed on an "AS IS" BASIS,
WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
See the License for the specific language governing permissions and
limitations under the License. */

#pragma once

Z
zhangyang 已提交
17
#include <cstddef>
Z
zhangyang 已提交
18
#include <cstdint>
Z
zhangyang 已提交
19 20
#include <memory>
#include <vector>
Z
zhangyang 已提交
21

22
#ifdef PADDLE_MOBILE_FPGA_V1
23 24 25 26 27
#define IMAGE_ALIGNMENT (16)           // Aligned to 16
#define FILTER_NUM_ALIGNMENT (32)      // Filter number aligned to 32
#define FILTER_ELEMENT_ALIGNMENT (16)  // Filter element number aligned to 16
#define BS_NUM_ALIGNMENT (8)
#define BIAS_NUM_ALIGNMENT (16)
J
jameswu2014 已提交
28
#define ROW_PARALLEL_NUM (3)
29
#endif
30 31 32 33 34 35 36 37
#ifdef PADDLE_MOBILE_FPGA_V2
#define IMAGE_ALIGNMENT (32)           // Aligned to 32
#define FILTER_NUM_ALIGNMENT (32)      // Filter number aligned to 32
#define FILTER_ELEMENT_ALIGNMENT (16)  // Filter element number aligned to 16
#define BS_NUM_ALIGNMENT (8)
#define BIAS_NUM_ALIGNMENT (16)
#define ROW_PARALLEL_NUM (3)
#endif
38

39 40
namespace paddle_mobile {
namespace fpga {
41

Z
zhangyang 已提交
42
enum DataType {
43
  DATA_TYPE_INT8 = 2,
Z
zhangyang 已提交
44 45 46 47 48 49 50 51 52
  DATA_TYPE_FP32 = 1,
  DATA_TYPE_FP16 = 0,
};

enum LayoutType {
  LAYOUT_CHW = 1,
  LAYOUT_HWC = 0,
};

53 54 55 56 57
enum ActivationType {
  NONE = 0,
  LEAKYRELU = 1,
  SIGMOID = 2,
  TANH = 3,
qnqinan's avatar
qnqinan 已提交
58
  SOFTMAX = 4,
59 60 61
};

struct ActivationArgs {
62
  enum ActivationType activation_type = NONE;
63 64 65
  int16_t leaky_relu_negative_slope;
};

Z
zhangyang 已提交
66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86
struct KernelArgs {
  uint32_t width;
  uint32_t height;
  uint32_t stride_w;
  uint32_t stride_h;
};

struct ImageInputArgs {
  void* address;         // input featuremap virtual address
  float* scale_address;  // input scale address;
  uint32_t channels;
  uint32_t width;  // featuremap width
  uint32_t height;
  uint32_t pad_width;  // padding width;
  uint32_t pad_height;
};

struct ImageOutputArgs {
  void* address;         // output result address;
  float* scale_address;  // output scale address;
  uint64_t timer_cnt;    // time counter for FPGA computation
87 88
  struct ActivationArgs
      activation;  // To select activation and specify (Leaky)Relu parameter.
Z
zhangyang 已提交
89
};
90

91 92
// #ifdef PADDLE_MOBILE_FPGA_V1
#if ((defined PADDLE_MOBILE_FPGA_V1) || (defined PADDLE_MOBILE_FPGA_V2))
93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122
struct ConvDriverParam {
  uint64_t image_address_phy;
  uint64_t filter_address_phy;
  uint64_t sb_address_phy;
  uint64_t output_address_phy;

  uint64_t output_height;
  uint64_t output_width;
  uint64_t filter_per_group;
  uint64_t channel_per_group;

  uint64_t image_amount_per_row;
  uint64_t image_one_pad_per_row;
  uint64_t filter_amount_all;
  uint64_t output_amount_per_row;

  uint64_t image_block_amount_per_row;
  uint64_t filter_pad_width_mul_channel;
  uint64_t image_amount_per_row_multi_win_first;
  uint64_t image_amount_per_row_multi_win;
  uint64_t image_block_num;
  uint64_t image_block_len;
  uint64_t image_block_len_last;
  uint64_t image_win_cnt;
  uint64_t image_win_cnt_last;
  uint64_t res_row_data_align4_pad;
  uint64_t prog_full_cnt;
  uint64_t post_prog_full_cnt;
  uint64_t fpga_bias_scale_len;
  uint64_t cmd;
123 124

  uint64_t deconv_param;
125 126 127 128 129 130 131 132 133 134 135 136
};

struct EWAddDriverParam {
  uint64_t image0_address_phy;
  uint64_t image1_address_phy;
  uint64_t datalen;
  uint64_t image_image_pixel;
  uint64_t image_amount_per_row;
  uint64_t output_address_phy;
  uint64_t coefficient;
  uint64_t cmd;
};
137 138 139 140 141 142 143

struct DeconvTxParm {
  uint32_t omit_size;
  uint32_t sub_conv_num;
  uint32_t deconv_en;
  uint32_t out_addr_offset;
};
144
#endif
Z
zhangyang 已提交
145 146

struct ConvArgs {
qnqinan's avatar
qnqinan 已提交
147
  // bool relu_enabled;
Z
zhangyang 已提交
148 149 150 151 152 153 154 155 156
  void* sb_address;  // scale and bias
  void* filter_address;
  float* filter_scale_address;
  uint32_t filter_num;
  uint32_t group_num;

  struct KernelArgs kernel;
  struct ImageInputArgs image;  // input image;
  struct ImageOutputArgs output;
157

158 159
// #ifdef PADDLE_MOBILE_FPGA_V1
#if ((defined PADDLE_MOBILE_FPGA_V1) || (defined PADDLE_MOBILE_FPGA_V2))
160
  struct DeconvTxParm deconv_tx_param;
161 162
  struct ConvDriverParam driver;
#endif
Z
zhangyang 已提交
163 164 165 166 167 168 169 170 171
};

struct ConcatArgs {
  uint32_t image_num;
  int16_t** images_in;
  float** scales_in;
  void* image_out;
  float* scale_out;
  uint32_t* channel_num;
Z
zhangyang 已提交
172
  uint32_t* aligned_channel_num;  // Not used so far. Reserved for V2.
Z
zhangyang 已提交
173
  uint32_t out_channel;
174 175 176 177
  uint32_t height;
  uint32_t width;
};

Z
zhangyang 已提交
178 179 180 181 182 183 184
struct SplitConvArgs {
  uint32_t split_num;
  uint32_t group_num;
  uint32_t filter_num;
  struct ImageOutputArgs output;
  struct ConvArgs* conv_arg;
  struct ConcatArgs concat_arg;
Z
zhangyang 已提交
185 186 187
  std::shared_ptr<ConvArgs> shared_conv_arg;
  std::vector<std::shared_ptr<char>> vector_concat_space;
  std::vector<std::shared_ptr<char>> vector_conv_space;
Z
zhangyang 已提交
188 189
};

190 191 192 193 194 195 196
struct SplitArgs {
  uint32_t image_num;
  int16_t* image_in;
  float* scale_in;
  void** images_out;
  float** scales_out;
  uint32_t* out_channel_nums;
Z
zhangyang 已提交
197 198
  uint32_t height;
  uint32_t width;
199
  std::vector<std::shared_ptr<char>> vector_split_space;
Z
zhangyang 已提交
200 201 202 203 204 205 206 207 208 209 210
};

struct PoolingArgs {
  int16_t mode;  // mode: 0:max, 1:avg
  int16_t kernel_reciprocal;
  struct KernelArgs kernel;
  struct ImageInputArgs image;  // input image;
  struct ImageOutputArgs output;
};

struct EWAddArgs {
qnqinan's avatar
qnqinan 已提交
211
  // bool relu_enabled;
Z
zhangyang 已提交
212 213 214 215 216
  uint32_t const0;  // output0 = const0 x input0 + const1 x input1;
  uint32_t const1;
  struct ImageInputArgs image0;
  struct ImageInputArgs image1;
  struct ImageOutputArgs output;
217 218 219 220
  std::vector<float> image_in_quantVal;
  std::vector<float> image_out_quantVal;
// #ifdef PADDLE_MOBILE_FPGA_V1
#if ((defined PADDLE_MOBILE_FPGA_V1) || (defined PADDLE_MOBILE_FPGA_V2))
221 222
  struct EWAddDriverParam driver;
#endif
Z
zhangyang 已提交
223 224 225 226 227 228 229 230 231 232 233 234
};

struct BypassArgs {
  enum DataType input_data_type;
  enum DataType output_data_type;
  enum LayoutType input_layout_type;
  enum LayoutType output_layout_type;
  struct ImageInputArgs image;
  struct ImageOutputArgs output;
};

struct DeconvArgs {
Z
zhangyang 已提交
235 236 237 238 239 240 241
  uint32_t sub_conv_num;
  uint32_t group_num;
  uint32_t filter_num;
  uint32_t omit_size;
  uint32_t sub_output_width;
  uint32_t sub_output_height;
  struct ImageOutputArgs output;
Z
zhangyang 已提交
242
  std::vector<std::shared_ptr<SplitConvArgs>> split_conv_args;
Z
zhangyang 已提交
243
};
244
struct DWconvArgs {
qnqinan's avatar
qnqinan 已提交
245
  uint32_t sub_conv_num;
qnqinan's avatar
qnqinan 已提交
246
  // bool relu_enabled;
247 248 249 250 251
  void* bias_address;
  void* filter_address;
  struct KernelArgs kernel;
  struct ImageInputArgs image;
  struct ImageOutputArgs output;
252
  std::vector<std::shared_ptr<char>> vector_dwconv_space;
253
};
qnqinan's avatar
qnqinan 已提交
254 255 256 257 258 259 260 261 262 263 264 265 266

struct DWDeconvArgs {
  uint32_t sub_conv_num;
  uint32_t group_num;
  uint32_t filter_num;
  uint32_t omit_size;
  uint32_t sub_output_width;
  uint32_t sub_output_height;
  struct ImageOutputArgs output;
  std::vector<std::shared_ptr<DWconvArgs>> dw_conv_args;
  std::vector<std::shared_ptr<char>> vector_dw_conv_space;
};

267 268 269 270 271
// static inline int align_to_x(int num, int x) { return (num + x - 1) / x * x;
// }
static inline uint32_t align_to_x(int64_t num, int64_t x) {
  return ((uint32_t)(num + x) - 1) / (uint32_t)x * (uint32_t)x;
}
Z
zhangyang 已提交
272

Z
zhangyang 已提交
273 274 275
int16_t fp32_2_fp16(float fp32_num);
float fp16_2_fp32(int16_t fp16_num);

Z
zhangyang 已提交
276 277 278 279 280 281 282 283
int open_device();
int close_device();
void* fpga_malloc(size_t size);
void fpga_free(void* ptr);
void fpga_copy(void* dest, const void* src, size_t num);
int fpga_flush(void* address, size_t size);
int fpga_invalidate(void* address, size_t size);

284 285 286
uint64_t vaddr_to_paddr(void* address);
void expand_conv_arg(ConvArgs* arg);
void expand_EW_arg(EWAddArgs* arg);
287
inline int32_t convertmantissa(int32_t i);
288 289 290

uint32_t paddle_mobile_version();

Z
zhangyang 已提交
291 292
}  // namespace fpga
}  // namespace paddle_mobile