MPC8548CDS.h 17.4 KB
Newer Older
1
/*
2
 * Copyright 2004, 2007, 2010 Freescale Semiconductor.
3 4 5 6 7 8 9 10 11 12 13
 *
 * See file CREDITS for list of people who contributed to this
 * project.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License as
 * published by the Free Software Foundation; either version 2 of
 * the License, or (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
E
Ed Swarthout 已提交
14
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
 * MA 02111-1307 USA
 */

/*
 * mpc8548cds board configuration file
 *
 * Please refer to doc/README.mpc85xxcds for more info.
 *
 */
#ifndef __CONFIG_H
#define __CONFIG_H

/* High Level Configuration Options */
#define CONFIG_BOOKE		1	/* BOOKE */
#define CONFIG_E500		1	/* BOOKE e500 family */
#define CONFIG_MPC85xx		1	/* MPC8540/60/55/41/48 */
#define CONFIG_MPC8548		1	/* MPC8548 specific */
#define CONFIG_MPC8548CDS	1	/* MPC8548CDS board specific */

39 40 41 42
#ifndef CONFIG_SYS_TEXT_BASE
#define CONFIG_SYS_TEXT_BASE	0xfff80000
#endif

E
Ed Swarthout 已提交
43 44 45 46 47 48
#define CONFIG_PCI		/* enable any pci type devices */
#define CONFIG_PCI1		/* PCI controller 1 */
#define CONFIG_PCIE1		/* PCIE controler 1 (slot 1) */
#undef CONFIG_RIO
#undef CONFIG_PCI2
#define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
49
#define CONFIG_FSL_PCIE_RESET	1	/* need PCIe reset errata */
50
#define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
E
Ed Swarthout 已提交
51 52

#define CONFIG_TSEC_ENET		/* tsec ethernet support */
53
#define CONFIG_ENV_OVERWRITE
E
Ed Swarthout 已提交
54
#define CONFIG_INTERRUPTS		/* enable pci, srio, ddr interrupts */
55
#define CONFIG_FSL_LAW		1	/* Use common FSL init code */
56

57 58
#define CONFIG_FSL_VIA

59 60 61 62 63 64 65 66
#ifndef __ASSEMBLY__
extern unsigned long get_clock_freq(void);
#endif
#define CONFIG_SYS_CLK_FREQ	get_clock_freq() /* sysclk for MPC85xx */

/*
 * These can be toggled for performance analysis, otherwise use default.
 */
E
Ed Swarthout 已提交
67 68
#define CONFIG_L2_CACHE			/* toggle L2 cache */
#define CONFIG_BTB			/* toggle branch predition */
69 70 71 72 73 74

/*
 * Only possible on E500 Version 2 or newer cores.
 */
#define CONFIG_ENABLE_36BIT_PHYS	1

75 76
#define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
#define CONFIG_SYS_MEMTEST_END		0x00400000
77 78 79 80 81

/*
 * Base addresses -- Note these are effective addresses where the
 * actual resources get mapped (not physical addresses)
 */
82 83 84 85
#define CONFIG_SYS_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
#define CONFIG_SYS_CCSRBAR		0xe0000000	/* relocated CCSRBAR */
#define CONFIG_SYS_CCSRBAR_PHYS	CONFIG_SYS_CCSRBAR	/* physical addr of CCSRBAR */
#define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR	/* PQII uses CONFIG_SYS_IMMR */
86

87 88 89 90 91
/* DDR Setup */
#define CONFIG_FSL_DDR2
#undef CONFIG_FSL_DDR_INTERACTIVE
#define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup*/
#define CONFIG_DDR_SPD
92
#define CONFIG_SYS_FSL_ERRATUM_DDR_MSYNC_IN	/* possible DLL fix needed */
93

94
#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
95 96
#define CONFIG_MEM_INIT_VALUE	0xDeadBeef

97 98
#define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
#define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
99

100 101 102
#define CONFIG_NUM_DDR_CONTROLLERS	1
#define CONFIG_DIMM_SLOTS_PER_CTLR	1
#define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
103

104 105 106 107
/* I2C addresses of SPD EEPROMs */
#define SPD_EEPROM_ADDRESS	0x51	/* CTLR 0 DIMM 0 */

/* Make sure required options are set */
108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130
#ifndef CONFIG_SPD_EEPROM
#error ("CONFIG_SPD_EEPROM is required")
#endif

#undef CONFIG_CLOCKS_IN_MHZ

/*
 * Local Bus Definitions
 */

/*
 * FLASH on the Local Bus
 * Two banks, 8M each, using the CFI driver.
 * Boot from BR0/OR0 bank at 0xff00_0000
 * Alternate BR1/OR1 bank at 0xff80_0000
 *
 * BR0, BR1:
 *    Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
 *    Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
 *    Port Size = 16 bits = BRx[19:20] = 10
 *    Use GPCM = BRx[24:26] = 000
 *    Valid = BRx[31] = 1
 *
E
Ed Swarthout 已提交
131 132 133
 * 0	4    8	  12   16   20	 24   28
 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001	 BR0
 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001	 BR1
134 135 136 137 138 139 140 141 142 143
 *
 * OR0, OR1:
 *    Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
 *    Reserved ORx[17:18] = 11, confusion here?
 *    CSNT = ORx[20] = 1
 *    ACS = half cycle delay = ORx[21:22] = 11
 *    SCY = 6 = ORx[24:27] = 0110
 *    TRLX = use relaxed timing = ORx[29] = 1
 *    EAD = use external address latch delay = OR[31] = 1
 *
E
Ed Swarthout 已提交
144 145
 * 0	4    8	  12   16   20	 24   28
 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65	 ORx
146 147
 */

148 149
#define CONFIG_SYS_BOOT_BLOCK		0xff000000	/* boot TLB block */
#define CONFIG_SYS_FLASH_BASE		CONFIG_SYS_BOOT_BLOCK	/* start of FLASH 16M */
150

151 152
#define CONFIG_SYS_BR0_PRELIM		0xff801001
#define CONFIG_SYS_BR1_PRELIM		0xff001001
153

154 155
#define	CONFIG_SYS_OR0_PRELIM		0xff806e65
#define	CONFIG_SYS_OR1_PRELIM		0xff806e65
156

157 158 159 160 161 162
#define CONFIG_SYS_FLASH_BANKS_LIST	{0xff800000, CONFIG_SYS_FLASH_BASE}
#define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */
#define CONFIG_SYS_MAX_FLASH_SECT	128		/* sectors per device */
#undef	CONFIG_SYS_FLASH_CHECKSUM
#define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
#define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
163

164
#define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
165

166
#define CONFIG_FLASH_CFI_DRIVER
167 168
#define CONFIG_SYS_FLASH_CFI
#define CONFIG_SYS_FLASH_EMPTY_INFO
169 170 171 172 173


/*
 * SDRAM on the Local Bus
 */
174 175 176 177
#define CONFIG_SYS_LBC_CACHE_BASE	0xf0000000	/* Localbus cacheable */
#define CONFIG_SYS_LBC_CACHE_SIZE	64
#define CONFIG_SYS_LBC_NONCACHE_BASE	0xf8000000	/* Localbus non-cacheable */
#define CONFIG_SYS_LBC_NONCACHE_SIZE	64
E
Ed Swarthout 已提交
178

179 180
#define CONFIG_SYS_LBC_SDRAM_BASE	CONFIG_SYS_LBC_CACHE_BASE	/* Localbus SDRAM */
#define CONFIG_SYS_LBC_SDRAM_SIZE	64		/* LBC SDRAM is 64MB */
181 182 183

/*
 * Base Register 2 and Option Register 2 configure SDRAM.
184
 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
185 186 187 188 189 190 191 192
 *
 * For BR2, need:
 *    Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
 *    port-size = 32-bits = BR2[19:20] = 11
 *    no parity checking = BR2[21:22] = 00
 *    SDRAM for MSEL = BR2[24:26] = 011
 *    Valid = BR[31] = 1
 *
E
Ed Swarthout 已提交
193
 * 0	4    8	  12   16   20	 24   28
194 195
 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
 *
196
 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
197 198 199
 * FIXME: the top 17 bits of BR2.
 */

200
#define CONFIG_SYS_BR2_PRELIM		0xf0001861
201 202

/*
203
 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
204 205 206 207 208
 *
 * For OR2, need:
 *    64MB mask for AM, OR2[0:7] = 1111 1100
 *		   XAM, OR2[17:18] = 11
 *    9 columns OR2[19-21] = 010
E
Ed Swarthout 已提交
209
 *    13 rows	OR2[23-25] = 100
210 211
 *    EAD set for extra time OR[31] = 1
 *
E
Ed Swarthout 已提交
212
 * 0	4    8	  12   16   20	 24   28
213 214 215
 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
 */

216
#define CONFIG_SYS_OR2_PRELIM		0xfc006901
217

218 219 220 221
#define CONFIG_SYS_LBC_LCRR		0x00030004	/* LB clock ratio reg */
#define CONFIG_SYS_LBC_LBCR		0x00000000	/* LB config reg */
#define CONFIG_SYS_LBC_LSRT		0x20000000	/* LB sdram refresh timer */
#define CONFIG_SYS_LBC_MRTPR		0x00000000	/* LB refresh timer prescal*/
222 223 224 225

/*
 * Common settings for all Local Bus SDRAM commands.
 * At run time, either BSMA1516 (for CPU 1.1)
E
Ed Swarthout 已提交
226
 *		    or BSMA1617 (for CPU 1.0) (old)
227 228
 * is OR'ed in too.
 */
229 230 231 232 233 234 235
#define CONFIG_SYS_LBC_LSDMR_COMMON	( LSDMR_RFCR16		\
				| LSDMR_PRETOACT7	\
				| LSDMR_ACTTORW7	\
				| LSDMR_BL8		\
				| LSDMR_WRC4		\
				| LSDMR_CL3		\
				| LSDMR_RFEN		\
236 237 238 239 240 241 242 243 244 245
				)

/*
 * The CADMUS registers are connected to CS3 on CDS.
 * The new memory map places CADMUS at 0xf8000000.
 *
 * For BR3, need:
 *    Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
 *    port-size = 8-bits  = BR[19:20] = 01
 *    no parity checking  = BR[21:22] = 00
E
Ed Swarthout 已提交
246 247
 *    GPMC for MSEL	  = BR[24:26] = 000
 *    Valid		  = BR[31]    = 1
248
 *
E
Ed Swarthout 已提交
249
 * 0	4    8	  12   16   20	 24   28
250 251 252
 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
 *
 * For OR3, need:
E
Ed Swarthout 已提交
253
 *    1 MB mask for AM,	  OR[0:16]  = 1111 1111 1111 0000 0
254
 *    disable buffer ctrl OR[19]    = 0
E
Ed Swarthout 已提交
255 256 257
 *    CSNT		  OR[20]    = 1
 *    ACS		  OR[21:22] = 11
 *    XACS		  OR[23]    = 1
258
 *    SCY 15 wait states  OR[24:27] = 1111	max is suboptimal but safe
E
Ed Swarthout 已提交
259 260 261 262
 *    SETA		  OR[28]    = 0
 *    TRLX		  OR[29]    = 1
 *    EHTR		  OR[30]    = 1
 *    EAD extra time	  OR[31]    = 1
263
 *
E
Ed Swarthout 已提交
264
 * 0	4    8	  12   16   20	 24   28
265 266 267
 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
 */

268 269
#define CONFIG_FSL_CADMUS

270
#define CADMUS_BASE_ADDR 0xf8000000
271 272
#define CONFIG_SYS_BR3_PRELIM	 0xf8000801
#define CONFIG_SYS_OR3_PRELIM	 0xfff00ff7
273

274 275
#define CONFIG_SYS_INIT_RAM_LOCK	1
#define CONFIG_SYS_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address */
276
#define CONFIG_SYS_INIT_RAM_SIZE	0x4000		/* Size of used area in RAM */
E
Ed Swarthout 已提交
277

278
#define CONFIG_SYS_INIT_L2_ADDR	0xf8f80000	/* relocate boot L2SRAM */
279

280
#define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
281
#define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
282

283 284
#define CONFIG_SYS_MONITOR_LEN		(256 * 1024) /* Reserve 256 kB for Mon */
#define CONFIG_SYS_MALLOC_LEN		(128 * 1024)	/* Reserved for malloc */
285 286

/* Serial Port */
E
Ed Swarthout 已提交
287
#define CONFIG_CONS_INDEX	2
288 289 290 291
#define CONFIG_SYS_NS16550
#define CONFIG_SYS_NS16550_SERIAL
#define CONFIG_SYS_NS16550_REG_SIZE	1
#define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
292

293
#define CONFIG_SYS_BAUDRATE_TABLE \
294 295
	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}

296 297
#define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
#define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
298 299

/* Use the HUSH parser */
300 301 302
#define CONFIG_SYS_HUSH_PARSER
#ifdef	CONFIG_SYS_HUSH_PARSER
#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
303 304
#endif

305
/* pass open firmware flat tree */
K
Kumar Gala 已提交
306 307 308
#define CONFIG_OF_LIBFDT		1
#define CONFIG_OF_BOARD_SETUP		1
#define CONFIG_OF_STDOUT_VIA_ALIAS	1
309

310 311 312 313 314
/*
 * I2C
 */
#define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
#define CONFIG_HARD_I2C		/* I2C with hardware support*/
E
Ed Swarthout 已提交
315
#undef	CONFIG_SOFT_I2C		/* I2C bit-banged */
316 317 318 319
#define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address */
#define CONFIG_SYS_I2C_SLAVE		0x7F
#define CONFIG_SYS_I2C_NOPROBES	{0x69}	/* Don't probe these addrs */
#define CONFIG_SYS_I2C_OFFSET		0x3000
320

321 322
/* EEPROM */
#define CONFIG_ID_EEPROM
323 324 325 326
#define CONFIG_SYS_I2C_EEPROM_CCID
#define CONFIG_SYS_ID_EEPROM
#define CONFIG_SYS_I2C_EEPROM_ADDR     0x57
#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
327

328 329
/*
 * General PCI
330
 * Memory space is mapped 1-1, but I/O space must start from 0.
331
 */
332
#define CONFIG_SYS_PCI_VIRT		0x80000000	/* 1G PCI TLB */
333
#define CONFIG_SYS_PCI_PHYS		0x80000000	/* 1G PCI TLB */
E
Ed Swarthout 已提交
334

335
#define CONFIG_SYS_PCI1_MEM_VIRT	0x80000000
336
#define CONFIG_SYS_PCI1_MEM_BUS	0x80000000
337
#define CONFIG_SYS_PCI1_MEM_PHYS	0x80000000
338
#define CONFIG_SYS_PCI1_MEM_SIZE	0x20000000	/* 512M */
339
#define CONFIG_SYS_PCI1_IO_VIRT	0xe2000000
340
#define CONFIG_SYS_PCI1_IO_BUS	0x00000000
341 342
#define CONFIG_SYS_PCI1_IO_PHYS	0xe2000000
#define CONFIG_SYS_PCI1_IO_SIZE	0x00100000	/* 1M */
343

E
Ed Swarthout 已提交
344
#ifdef CONFIG_PCI2
345
#define CONFIG_SYS_PCI2_MEM_VIRT	0xa0000000
346
#define CONFIG_SYS_PCI2_MEM_BUS	0xa0000000
347
#define CONFIG_SYS_PCI2_MEM_PHYS	0xa0000000
348
#define CONFIG_SYS_PCI2_MEM_SIZE	0x20000000	/* 512M */
349
#define CONFIG_SYS_PCI2_IO_VIRT	0xe2800000
350
#define CONFIG_SYS_PCI2_IO_BUS	0x00000000
351 352
#define CONFIG_SYS_PCI2_IO_PHYS	0xe2800000
#define CONFIG_SYS_PCI2_IO_SIZE	0x00100000	/* 1M */
E
Ed Swarthout 已提交
353
#endif
354

E
Ed Swarthout 已提交
355
#ifdef CONFIG_PCIE1
356
#define CONFIG_SYS_PCIE1_NAME		"Slot"
357
#define CONFIG_SYS_PCIE1_MEM_VIRT	0xa0000000
358
#define CONFIG_SYS_PCIE1_MEM_BUS	0xa0000000
359
#define CONFIG_SYS_PCIE1_MEM_PHYS	0xa0000000
360
#define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
361
#define CONFIG_SYS_PCIE1_IO_VIRT	0xe3000000
362
#define CONFIG_SYS_PCIE1_IO_BUS	0x00000000
363 364
#define CONFIG_SYS_PCIE1_IO_PHYS	0xe3000000
#define CONFIG_SYS_PCIE1_IO_SIZE	0x00100000	/*   1M */
E
Ed Swarthout 已提交
365
#endif
366

E
Ed Swarthout 已提交
367
#ifdef CONFIG_RIO
368 369 370
/*
 * RapidIO MMU
 */
371
#define CONFIG_SYS_RIO_MEM_VIRT	0xC0000000
372
#define CONFIG_SYS_RIO_MEM_BUS	0xC0000000
373
#define CONFIG_SYS_RIO_MEM_SIZE	0x20000000	/* 512M */
E
Ed Swarthout 已提交
374
#endif
375

376 377 378 379 380 381 382 383
#ifdef CONFIG_LEGACY
#define BRIDGE_ID 17
#define VIA_ID 2
#else
#define BRIDGE_ID 28
#define VIA_ID 4
#endif

384 385 386
#if defined(CONFIG_PCI)

#define CONFIG_NET_MULTI
E
Ed Swarthout 已提交
387
#define CONFIG_PCI_PNP			/* do pci plug-and-play */
388 389 390 391 392

#undef CONFIG_EEPRO100
#undef CONFIG_TULIP

#undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
E
Ed Swarthout 已提交
393

394 395 396 397 398 399
#endif	/* CONFIG_PCI */


#if defined(CONFIG_TSEC_ENET)

#ifndef CONFIG_NET_MULTI
E
Ed Swarthout 已提交
400
#define CONFIG_NET_MULTI	1
401 402 403
#endif

#define CONFIG_MII		1	/* MII PHY management */
404 405 406 407 408 409
#define CONFIG_TSEC1	1
#define CONFIG_TSEC1_NAME	"eTSEC0"
#define CONFIG_TSEC2	1
#define CONFIG_TSEC2_NAME	"eTSEC1"
#define CONFIG_TSEC3	1
#define CONFIG_TSEC3_NAME	"eTSEC2"
E
Ed Swarthout 已提交
410
#define CONFIG_TSEC4
411
#define CONFIG_TSEC4_NAME	"eTSEC3"
412 413 414 415 416 417 418 419 420 421 422
#undef CONFIG_MPC85XX_FEC

#define TSEC1_PHY_ADDR		0
#define TSEC2_PHY_ADDR		1
#define TSEC3_PHY_ADDR		2
#define TSEC4_PHY_ADDR		3

#define TSEC1_PHYIDX		0
#define TSEC2_PHYIDX		0
#define TSEC3_PHYIDX		0
#define TSEC4_PHYIDX		0
423 424 425 426
#define TSEC1_FLAGS		TSEC_GIGABIT
#define TSEC2_FLAGS		TSEC_GIGABIT
#define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
#define TSEC4_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
427 428 429

/* Options are: eTSEC[0-3] */
#define CONFIG_ETHPRIME		"eTSEC0"
E
Ed Swarthout 已提交
430
#define CONFIG_PHY_GIGE		1	/* Include GbE speed/duplex detection */
431 432 433 434 435
#endif	/* CONFIG_TSEC_ENET */

/*
 * Environment
 */
436
#define CONFIG_ENV_IS_IN_FLASH	1
437
#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + 0x40000)
438 439
#define CONFIG_ENV_SECT_SIZE	0x40000	/* 256K(one sector) for env */
#define CONFIG_ENV_SIZE		0x2000
440 441

#define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
442
#define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
443

444 445 446 447 448 449 450 451 452
/*
 * BOOTP options
 */
#define CONFIG_BOOTP_BOOTFILESIZE
#define CONFIG_BOOTP_BOOTPATH
#define CONFIG_BOOTP_GATEWAY
#define CONFIG_BOOTP_HOSTNAME


453 454 455 456 457 458 459 460
/*
 * Command line configuration.
 */
#include <config_cmd_default.h>

#define CONFIG_CMD_PING
#define CONFIG_CMD_I2C
#define CONFIG_CMD_MII
461
#define CONFIG_CMD_ELF
462 463
#define CONFIG_CMD_IRQ
#define CONFIG_CMD_SETEXPR
B
Becky Bruce 已提交
464
#define CONFIG_CMD_REGINFO
465

466
#if defined(CONFIG_PCI)
467
    #define CONFIG_CMD_PCI
468
#endif
469

470 471 472 473 474 475

#undef CONFIG_WATCHDOG			/* watchdog disabled */

/*
 * Miscellaneous configurable options
 */
476
#define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
477 478
#define CONFIG_CMDLINE_EDITING			/* Command-line editing */
#define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
479 480
#define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
#define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
481
#if defined(CONFIG_CMD_KGDB)
482
#define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
483
#else
484
#define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
485
#endif
486 487 488 489
#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
#define CONFIG_SYS_MAXARGS	16		/* max number of command args */
#define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
#define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
490 491 492

/*
 * For booting Linux, the board info and command line data
493
 * have to be in the first 16 MB of memory, since this is
494 495
 * the maximum mapped by the Linux kernel during initialization.
 */
496
#define CONFIG_SYS_BOOTMAPSZ	(16 << 20)	/* Initial Memory map for Linux*/
497

498
#if defined(CONFIG_CMD_KGDB)
499 500 501 502 503 504 505 506 507 508
#define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
#define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
#endif

/*
 * Environment Configuration
 */

/* The mac addresses for all ethernet interface */
#if defined(CONFIG_TSEC_ENET)
509
#define CONFIG_HAS_ETH0
E
Ed Swarthout 已提交
510
#define CONFIG_ETHADDR	 00:E0:0C:00:00:FD
511
#define CONFIG_HAS_ETH1
E
Ed Swarthout 已提交
512
#define CONFIG_ETH1ADDR	 00:E0:0C:00:01:FD
513
#define CONFIG_HAS_ETH2
E
Ed Swarthout 已提交
514
#define CONFIG_ETH2ADDR	 00:E0:0C:00:02:FD
515
#define CONFIG_HAS_ETH3
E
Ed Swarthout 已提交
516
#define CONFIG_ETH3ADDR	 00:E0:0C:00:03:FD
517 518
#endif

E
Ed Swarthout 已提交
519
#define CONFIG_IPADDR	 192.168.1.253
520

E
Ed Swarthout 已提交
521 522 523 524
#define CONFIG_HOSTNAME	 unknown
#define CONFIG_ROOTPATH	 /nfsroot
#define CONFIG_BOOTFILE	8548cds/uImage.uboot
#define CONFIG_UBOOTPATH	8548cds/u-boot.bin	/* TFTP server */
525

E
Ed Swarthout 已提交
526
#define CONFIG_SERVERIP	 192.168.1.1
527
#define CONFIG_GATEWAYIP 192.168.1.1
E
Ed Swarthout 已提交
528
#define CONFIG_NETMASK	 255.255.255.0
529

E
Ed Swarthout 已提交
530
#define CONFIG_LOADADDR	1000000	/*default location for tftp and bootm*/
531

E
Ed Swarthout 已提交
532 533
#define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
#undef	CONFIG_BOOTARGS		/* the boot command will set bootargs*/
534 535 536

#define CONFIG_BAUDRATE	115200

E
Ed Swarthout 已提交
537 538 539 540
#define	CONFIG_EXTRA_ENV_SETTINGS				\
 "netdev=eth0\0"						\
 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"				\
 "tftpflash=tftpboot $loadaddr $uboot; "			\
541 542 543 544 545
	"protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "	\
	"erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "		\
	"cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; "	\
	"protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "		\
	"cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0"	\
E
Ed Swarthout 已提交
546 547
 "consoledev=ttyS1\0"				\
 "ramdiskaddr=2000000\0"			\
A
Andy Fleming 已提交
548
 "ramdiskfile=ramdisk.uboot\0"			\
E
Ed Swarthout 已提交
549
 "fdtaddr=c00000\0"				\
550
 "fdtfile=mpc8548cds.dtb\0"
E
Ed Swarthout 已提交
551 552 553 554

#define CONFIG_NFSBOOTCOMMAND						\
   "setenv bootargs root=/dev/nfs rw "					\
      "nfsroot=$serverip:$rootpath "					\
555
      "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
E
Ed Swarthout 已提交
556 557
      "console=$consoledev,$baudrate $othbootargs;"			\
   "tftp $loadaddr $bootfile;"						\
E
Ed Swarthout 已提交
558 559
   "tftp $fdtaddr $fdtfile;"						\
   "bootm $loadaddr - $fdtaddr"
560

561 562

#define CONFIG_RAMBOOTCOMMAND \
E
Ed Swarthout 已提交
563 564 565 566
   "setenv bootargs root=/dev/ram rw "					\
      "console=$consoledev,$baudrate $othbootargs;"			\
   "tftp $ramdiskaddr $ramdiskfile;"					\
   "tftp $loadaddr $bootfile;"						\
E
Ed Swarthout 已提交
567 568
   "tftp $fdtaddr $fdtfile;"						\
   "bootm $loadaddr $ramdiskaddr $fdtaddr"
E
Ed Swarthout 已提交
569 570

#define CONFIG_BOOTCOMMAND	CONFIG_NFSBOOTCOMMAND
571 572

#endif	/* __CONFIG_H */