v38b.h 8.6 KB
Newer Older
1
/*
2
 * (C) Copyright 2003-2006 Wolfgang Denk, DENX Software Engineering,
3 4
 * wd@denx.de.
 *
5
 * SPDX-License-Identifier:	GPL-2.0+
6 7 8 9 10 11 12 13
 */

#ifndef __CONFIG_H
#define __CONFIG_H

/*
 * High Level Configuration Options
 * (easy to change)
14 15 16
 */
#define CONFIG_MPC5200			1	/* This is an MPC5200 CPU */
#define CONFIG_V38B			1	/* ...on V38B board */
17 18 19

#define	CONFIG_SYS_TEXT_BASE		0xFF000000

20
#define CONFIG_SYS_MPC5XXX_CLKIN	33000000	/* ...running at 33.000000MHz */
21

22 23
#define CONFIG_RTC_PCF8563		1	/* has PCF8563 RTC */
#define CONFIG_MPC5200_DDR		1	/* has DDR SDRAM */
24

25
#undef CONFIG_HW_WATCHDOG			/* don't use watchdog */
26 27 28

#define CONFIG_NETCONSOLE		1

29
#define CONFIG_BOARD_EARLY_INIT_R	1	/* do board-specific init */
30
#define CONFIG_MISC_INIT_R
31

32
#define CONFIG_SYS_XLB_PIPELINING		1	/* gives better performance */
33

34 35
#define CONFIG_HIGH_BATS	1	/* High BATs supported */

36 37 38
/*
 * Serial console configuration
 */
39 40
#define CONFIG_PSC_CONSOLE	1	/* console is on PSC1 */
#define CONFIG_BAUDRATE		115200	/* ... at 115200 bps */
41
#define CONFIG_SYS_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, 115200, 230400 }
42 43 44 45 46 47 48 49 50 51 52 53 54 55

/*
 * DDR
 */
#define SDRAM_DDR		1	/* is DDR */
/* Settings for XLB = 132 MHz */
#define SDRAM_MODE		0x018D0000
#define SDRAM_EMODE		0x40090000
#define SDRAM_CONTROL		0x704f0f00
#define SDRAM_CONFIG1		0x73722930
#define SDRAM_CONFIG2		0x47770000
#define SDRAM_TAPDELAY		0x10000000

/*
56
 * PCI - no support
57 58 59 60 61 62 63 64 65 66 67
 */

/*
 * Partitions
 */
#define CONFIG_DOS_PARTITION	1

/*
 * USB
 */
#define CONFIG_USB_OHCI
68 69
#define CONFIG_USB_CLOCK	0x0001BBBB
#define CONFIG_USB_CONFIG	0x00001000
70

71 72 73 74 75 76 77 78
/*
 * BOOTP options
 */
#define CONFIG_BOOTP_BOOTFILESIZE
#define CONFIG_BOOTP_BOOTPATH
#define CONFIG_BOOTP_GATEWAY
#define CONFIG_BOOTP_HOSTNAME

79
/*
80
 * Command line configuration.
81
 */
82 83 84 85 86 87
#define CONFIG_CMD_IDE
#define CONFIG_CMD_DIAG
#define CONFIG_CMD_IRQ
#define CONFIG_CMD_JFFS2
#define CONFIG_CMD_SDRAM
#define CONFIG_CMD_DATE
88

89
#define CONFIG_TIMESTAMP		/* Print image info with timestamp */
90 91 92 93

/*
 * Boot low with 16 MB Flash
 */
94 95
#define CONFIG_SYS_LOWBOOT		1
#define CONFIG_SYS_LOWBOOT16		1
96 97 98 99 100

/*
 * Autobooting
 */

101
#define CONFIG_PREBOOT	"echo;"	\
102
	"echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
103 104
	"echo"

105
#undef CONFIG_BOOTARGS
106

W
Wolfgang Denk 已提交
107
#define CONFIG_EXTRA_ENV_SETTINGS					\
108 109 110 111 112
	"bootcmd=run net_nfs\0"						\
	"bootdelay=3\0"							\
	"baudrate=115200\0"						\
	"preboot=echo;echo Type \"run flash_nfs\" to mount root "	\
		"filesystem over NFS; echo\0"				\
W
Wolfgang Denk 已提交
113
	"netdev=eth0\0"							\
B
Bartlomiej Sieka 已提交
114
	"ramargs=setenv bootargs root=/dev/ram rw wdt=off \0"		\
W
Wolfgang Denk 已提交
115 116 117 118 119 120
	"addip=setenv bootargs $(bootargs) "				\
		"ip=$(ipaddr):$(serverip):$(gatewayip):"		\
		"$(netmask):$(hostname):$(netdev):off panic=1\0"	\
	"flash_nfs=run nfsargs addip;bootm $(kernel_addr)\0"		\
	"flash_self=run ramargs addip;bootm $(kernel_addr) "		\
		"$(ramdisk_addr)\0"					\
121
	"net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0"	\
W
Wolfgang Denk 已提交
122
	"nfsargs=setenv bootargs root=/dev/nfs rw "			\
B
Bartlomiej Sieka 已提交
123
		"nfsroot=$(serverip):$(rootpath) wdt=off\0"		\
124
	"hostname=v38b\0"						\
125
	"ethact=FEC\0"							\
126 127 128 129 130 131 132 133 134 135
	"rootpath=/opt/eldk-3.1.1/ppc_6xx\0"				\
	"update=prot off ff000000 ff03ffff; era ff000000 ff03ffff; "	\
		"cp.b 200000 ff000000 $(filesize);"			\
		"prot on ff000000 ff03ffff\0"				\
	"load=tftp 200000 $(u-boot)\0"					\
	"netmask=255.255.0.0\0"						\
	"ipaddr=192.168.160.18\0"					\
	"serverip=192.168.1.1\0"					\
	"bootfile=/tftpboot/v38b/uImage\0"				\
	"u-boot=/tftpboot/v38b/u-boot.bin\0"				\
W
Wolfgang Denk 已提交
136
	""
137 138 139 140 141 142

#define CONFIG_BOOTCOMMAND	"run net_nfs"

/*
 * IPB Bus clocking configuration.
 */
143
#undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK			/* define for 133MHz speed */
144

145 146 147 148
/*
 * I2C configuration
 */
#define CONFIG_HARD_I2C		1	/* I2C with hardware support */
149 150 151
#define CONFIG_SYS_I2C_MODULE		2	/* Select I2C module #1 or #2 */
#define CONFIG_SYS_I2C_SPEED		100000	/* 100 kHz */
#define CONFIG_SYS_I2C_SLAVE		0x7F
152 153 154 155

/*
 * EEPROM configuration
 */
156 157 158 159
#define CONFIG_SYS_I2C_EEPROM_ADDR		0x50	/* 1010000x */
#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN		1
#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS	3
#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS	70
160 161 162 163

/*
 * RTC configuration
 */
164
#define CONFIG_SYS_I2C_RTC_ADDR		0x51
165 166 167 168

/*
 * Flash configuration - use CFI driver
 */
169
#define CONFIG_SYS_FLASH_CFI		1		/* Flash is CFI conformant */
170
#define CONFIG_FLASH_CFI_DRIVER	1		/* Use the common driver */
171 172 173 174 175 176 177
#define CONFIG_SYS_FLASH_CFI_AMD_RESET	1
#define CONFIG_SYS_FLASH_BASE		0xFF000000
#define CONFIG_SYS_MAX_FLASH_BANKS	1		/* max num of flash banks */
#define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE }
#define CONFIG_SYS_FLASH_SIZE		0x01000000	/* 16 MiB */
#define CONFIG_SYS_MAX_FLASH_SECT	256		/* max num of sects on one chip */
#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE	1	/* flash write speed-up */
178 179 180 181

/*
 * Environment settings
 */
182
#define CONFIG_ENV_IS_IN_FLASH	1
183
#define CONFIG_ENV_ADDR		(CONFIG_SYS_FLASH_BASE + 0x00040000)
184 185
#define CONFIG_ENV_SIZE		0x10000
#define CONFIG_ENV_SECT_SIZE	0x10000
186 187 188 189 190
#define CONFIG_ENV_OVERWRITE	1

/*
 * Memory map
 */
191 192 193
#define CONFIG_SYS_MBAR		0xF0000000
#define CONFIG_SYS_SDRAM_BASE		0x00000000
#define CONFIG_SYS_DEFAULT_MBAR	0x80000000
194 195

/* Use SRAM until RAM will be available */
196
#define CONFIG_SYS_INIT_RAM_ADDR	MPC5XXX_SRAM
197
#define CONFIG_SYS_INIT_RAM_SIZE	MPC5XXX_SRAM_SIZE	/* Size of used area in DPRAM */
198

199
#define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
200
#define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
201

202
#define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE
203 204
#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
#   define CONFIG_SYS_RAMBOOT		1
205 206
#endif

207 208 209
#define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 256kB for Monitor */
#define CONFIG_SYS_MALLOC_LEN		(128 << 10)	/* Reserve 128kB for malloc() */
#define CONFIG_SYS_BOOTMAPSZ		(8 << 20)	/* Linux initial memory map */
210 211 212 213 214

/*
 * Ethernet configuration
 */
#define CONFIG_MPC5xxx_FEC	1
215
#define CONFIG_MPC5xxx_FEC_MII100
216
#define CONFIG_PHY_ADDR		0x00
W
Wolfgang Denk 已提交
217
#define CONFIG_MII		1
218 219 220 221

/*
 * GPIO configuration
 */
222
#define CONFIG_SYS_GPS_PORT_CONFIG	0x90001404
223 224 225 226

/*
 * Miscellaneous configurable options
 */
227
#define CONFIG_SYS_LONGHELP			/* undef to save memory */
228
#if defined(CONFIG_CMD_KGDB)
229
#define CONFIG_SYS_CBSIZE		1024	/* Console I/O Buffer Size */
230
#else
231
#define CONFIG_SYS_CBSIZE		256	/* Console I/O Buffer Size */
232
#endif
233 234 235
#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)	/* Print Buffer Size */
#define CONFIG_SYS_MAXARGS		16		/* max number of command args */
#define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
236

237 238
#define CONFIG_SYS_MEMTEST_START	0x00100000	/* memtest works on */
#define CONFIG_SYS_MEMTEST_END		0x00f00000	/* 1 ... 15 MB in DRAM */
239

240
#define CONFIG_SYS_LOAD_ADDR		0x100000	/* default load address */
241

242
#define CONFIG_SYS_CACHELINE_SIZE	32	/* For MPC5xxx CPUs */
243
#if defined(CONFIG_CMD_KGDB)
244
#  define CONFIG_SYS_CACHELINE_SHIFT	5	/* log base 2 of the above value */
245 246
#endif

247 248 249
/*
 * Various low-level settings
 */
250 251
#define CONFIG_SYS_HID0_INIT		HID0_ICE | HID0_ICFI
#define CONFIG_SYS_HID0_FINAL		HID0_ICE
252

253 254 255 256 257
#define CONFIG_SYS_BOOTCS_START	CONFIG_SYS_FLASH_BASE
#define CONFIG_SYS_BOOTCS_SIZE		CONFIG_SYS_FLASH_SIZE
#define CONFIG_SYS_BOOTCS_CFG		0x00047801
#define CONFIG_SYS_CS0_START		CONFIG_SYS_FLASH_BASE
#define CONFIG_SYS_CS0_SIZE		CONFIG_SYS_FLASH_SIZE
258

259 260
#define CONFIG_SYS_CS_BURST		0x00000000
#define CONFIG_SYS_CS_DEADCYCLE	0x33333333
261

262
#define CONFIG_SYS_RESET_ADDRESS	0xff000000
263

264 265
/*
 * IDE/ATA (supports IDE harddisk)
266
 */
267 268 269
#undef CONFIG_IDE_8xx_PCCARD		/* Don't use IDE with PC Card Adapter */
#undef CONFIG_IDE_8xx_DIRECT		/* Direct IDE not supported */
#undef CONFIG_IDE_LED			/* LED for ide not supported */
270

271
#define CONFIG_IDE_RESET		/* reset for ide supported */
272 273
#define CONFIG_IDE_PREINIT

274 275
#define CONFIG_SYS_IDE_MAXBUS		1	/* max. 1 IDE bus */
#define CONFIG_SYS_IDE_MAXDEVICE	1	/* max. 1 drive per IDE bus */
276

277
#define CONFIG_SYS_ATA_IDE0_OFFSET	0x0000
278

279
#define CONFIG_SYS_ATA_BASE_ADDR	MPC5XXX_ATA
280

281
#define CONFIG_SYS_ATA_DATA_OFFSET	(0x0060)	/* data I/O offset */
282

283
#define CONFIG_SYS_ATA_REG_OFFSET	(CONFIG_SYS_ATA_DATA_OFFSET)	/* normal register accesses offset */
284

285
#define CONFIG_SYS_ATA_ALT_OFFSET	(0x005C)	/* alternate registers offset */
286

287
#define CONFIG_SYS_ATA_STRIDE		4		/* Interval between registers */
288

289 290 291
/*
 * Status LED
 */
292

293
#define CONFIG_SYS_LED_BASE	MPC5XXX_GPT7_ENABLE	/* Timer 7 GPIO */
294 295 296 297 298
#ifndef __ASSEMBLY__
typedef unsigned int led_id_t;

#define __led_toggle(_msk) \
	do { \
299
		*((volatile long *) (CONFIG_SYS_LED_BASE)) ^= (_msk); \
300 301 302 303 304
	} while(0)

#define __led_set(_msk, _st) \
	do { \
		if ((_st)) \
305
			*((volatile long *) (CONFIG_SYS_LED_BASE)) &= ~(_msk); \
306
		else \
307
			*((volatile long *) (CONFIG_SYS_LED_BASE)) |= (_msk); \
308 309 310
	} while(0)

#define __led_init(_msk, st) \
311
	do { \
312
		*((volatile long *) (CONFIG_SYS_LED_BASE)) |= 0x34; \
313 314
	} while(0)
#endif /* __ASSEMBLY__ */
315 316

#endif /* __CONFIG_H */