TQM860M.h 15.9 KB
Newer Older
W
wdenk 已提交
1
/*
2
 * (C) Copyright 2000-2014
W
wdenk 已提交
3 4
 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
 *
5
 * SPDX-License-Identifier:	GPL-2.0+
W
wdenk 已提交
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
 */

/*
 * board/config.h - configuration options, board specific
 */

#ifndef __CONFIG_H
#define __CONFIG_H

/*
 * High Level Configuration Options
 * (easy to change)
 */

#define CONFIG_MPC860		1	/* This is a MPC860 CPU		*/
#define CONFIG_TQM860M		1	/* ...on a TQM8xxM module	*/

23 24
#define	CONFIG_SYS_TEXT_BASE	0x40000000

W
wdenk 已提交
25
#define	CONFIG_8xx_CONS_SMC1	1	/* Console is on SMC1		*/
26 27
#define CONFIG_SYS_SMC_RXBUFLEN	128
#define CONFIG_SYS_MAXIDLE	10
W
wdenk 已提交
28 29
#define CONFIG_BAUDRATE		115200	/* console baudrate = 115kbps	*/

W
wdenk 已提交
30
#define	CONFIG_BOOTCOUNT_LIMIT
W
wdenk 已提交
31 32 33 34 35


#define CONFIG_BOARD_TYPES	1	/* support board types		*/

#define CONFIG_PREBOOT	"echo;"	\
36
	"echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
W
wdenk 已提交
37 38 39 40 41 42 43
	"echo"

#undef	CONFIG_BOOTARGS

#define	CONFIG_EXTRA_ENV_SETTINGS					\
	"netdev=eth0\0"							\
	"nfsargs=setenv bootargs root=/dev/nfs rw "			\
44
		"nfsroot=${serverip}:${rootpath}\0"			\
W
wdenk 已提交
45
	"ramargs=setenv bootargs root=/dev/ram rw\0"			\
46 47 48
	"addip=setenv bootargs ${bootargs} "				\
		"ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}"	\
		":${hostname}:${netdev}:off panic=1\0"			\
W
wdenk 已提交
49
	"flash_nfs=run nfsargs addip;"					\
50
		"bootm ${kernel_addr}\0"				\
W
wdenk 已提交
51
	"flash_self=run ramargs addip;"					\
52 53
		"bootm ${kernel_addr} ${ramdisk_addr}\0"		\
	"net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0"	\
W
wdenk 已提交
54
	"rootpath=/opt/eldk/ppc_8xx\0"					\
55 56
	"hostname=TQM860M\0"						\
	"bootfile=TQM860M/uImage\0"					\
57 58
	"fdt_addr=400C0000\0"						\
	"kernel_addr=40100000\0"					\
59
	"ramdisk_addr=40280000\0"					\
60
	"u-boot=TQM860M/u-image.bin\0"					\
61
	"load=tftp 200000 ${u-boot}\0"					\
62 63
	"update=prot off 40000000 +${filesize};"			\
		"era 40000000 +${filesize};"				\
64
		"cp.b 200000 40000000 ${filesize};"			\
65
		"sete filesize;save\0"					\
W
wdenk 已提交
66 67 68 69
	""
#define CONFIG_BOOTCOMMAND	"run flash_self"

#define CONFIG_LOADS_ECHO	1	/* echo on for serial download	*/
70
#undef	CONFIG_SYS_LOADS_BAUD_CHANGE		/* don't allow baudrate change	*/
W
wdenk 已提交
71 72 73 74 75

#undef	CONFIG_WATCHDOG			/* watchdog disabled		*/

#undef	CONFIG_CAN_DRIVER		/* CAN Driver support disabled	*/

76 77 78 79 80 81 82 83 84
/*
 * BOOTP options
 */
#define CONFIG_BOOTP_SUBNETMASK
#define CONFIG_BOOTP_GATEWAY
#define CONFIG_BOOTP_HOSTNAME
#define CONFIG_BOOTP_BOOTPATH
#define CONFIG_BOOTP_BOOTFILESIZE

W
wdenk 已提交
85 86 87 88
#define CONFIG_DOS_PARTITION

#define	CONFIG_RTC_MPC8xx		/* use internal RTC of MPC8xx	*/

89 90 91 92 93
/*
 * Command line configuration.
 */
#define CONFIG_CMD_DATE
#define CONFIG_CMD_IDE
94
#define CONFIG_CMD_JFFS2
W
wdenk 已提交
95

96 97
#define CONFIG_NETCONSOLE

W
wdenk 已提交
98 99 100
/*
 * Miscellaneous configurable options
 */
101
#define	CONFIG_SYS_LONGHELP			/* undef to save memory		*/
W
wdenk 已提交
102

103
#define CONFIG_CMDLINE_EDITING	1	/* add command line history	*/
W
wdenk 已提交
104

105
#if defined(CONFIG_CMD_KGDB)
106
#define	CONFIG_SYS_CBSIZE		1024	/* Console I/O Buffer Size	*/
W
wdenk 已提交
107
#else
108
#define	CONFIG_SYS_CBSIZE		256	/* Console I/O Buffer Size	*/
W
wdenk 已提交
109
#endif
110 111 112
#define	CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
#define	CONFIG_SYS_MAXARGS		16	/* max number of command args	*/
#define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size	*/
W
wdenk 已提交
113

114 115
#define CONFIG_SYS_MEMTEST_START	0x0400000	/* memtest works on	*/
#define CONFIG_SYS_MEMTEST_END		0x0C00000	/* 4 ... 12 MB in DRAM	*/
W
wdenk 已提交
116

117
#define	CONFIG_SYS_LOAD_ADDR		0x100000	/* default load address	*/
W
wdenk 已提交
118 119 120 121 122 123 124 125 126

/*
 * Low Level Configuration Settings
 * (address mappings, register initial values, etc.)
 * You should know what you are doing if you make changes here.
 */
/*-----------------------------------------------------------------------
 * Internal Memory Mapped Register
 */
127
#define CONFIG_SYS_IMMR		0xFFF00000
W
wdenk 已提交
128 129 130 131

/*-----------------------------------------------------------------------
 * Definitions for initial stack pointer and data area (in DPRAM)
 */
132
#define CONFIG_SYS_INIT_RAM_ADDR	CONFIG_SYS_IMMR
133
#define	CONFIG_SYS_INIT_RAM_SIZE	0x2F00	/* Size of used area in DPRAM	*/
134
#define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
135
#define	CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
W
wdenk 已提交
136 137 138 139

/*-----------------------------------------------------------------------
 * Start addresses for the final memory configuration
 * (Set up by the startup code)
140
 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
W
wdenk 已提交
141
 */
142 143 144 145 146
#define	CONFIG_SYS_SDRAM_BASE		0x00000000
#define CONFIG_SYS_FLASH_BASE		0x40000000
#define	CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor	*/
#define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_FLASH_BASE
#define	CONFIG_SYS_MALLOC_LEN		(256 << 10)	/* Reserve 256 kB for malloc()	*/
W
wdenk 已提交
147 148 149 150 151 152

/*
 * For booting Linux, the board info and command line data
 * have to be in the first 8 MB of memory, since this is
 * the maximum mapped by the Linux kernel during initialization.
 */
153
#define	CONFIG_SYS_BOOTMAPSZ		(8 << 20)	/* Initial Memory map for Linux	*/
W
wdenk 已提交
154 155 156 157

/*-----------------------------------------------------------------------
 * FLASH organization
 */
158
/* use CFI flash driver */
159
#define CONFIG_SYS_FLASH_CFI		1	/* Flash is CFI conformant */
160
#define CONFIG_FLASH_CFI_DRIVER	1	/* Use the common driver */
161 162 163 164 165
#define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE }
#define CONFIG_SYS_FLASH_EMPTY_INFO
#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE	1
#define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks */
#define CONFIG_SYS_MAX_FLASH_SECT	256	/* max number of sectors on one chip */
W
wdenk 已提交
166

167
#define	CONFIG_ENV_IS_IN_FLASH	1
168 169 170
#define	CONFIG_ENV_OFFSET		0x40000	/*   Offset   of Environment Sector	*/
#define	CONFIG_ENV_SIZE		0x08000	/* Total Size of Environment Sector	*/
#define	CONFIG_ENV_SECT_SIZE	0x40000	/* Total Size of Environment Sector	*/
W
wdenk 已提交
171 172

/* Address and size of Redundant Environment Sector	*/
173 174
#define CONFIG_ENV_OFFSET_REDUND	(CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
#define CONFIG_ENV_SIZE_REDUND	(CONFIG_ENV_SIZE)
W
wdenk 已提交
175

176
#define	CONFIG_SYS_USE_PPCENV			/* Environment embedded in sect .ppcenv */
177

178 179
#define CONFIG_MISC_INIT_R		/* Make sure to remap flashes correctly */

180 181 182
/*-----------------------------------------------------------------------
 * Dynamic MTD partition support
 */
183
#define CONFIG_CMD_MTDPARTS
184 185
#define CONFIG_MTD_DEVICE		/* needed for mtdparts commands */
#define CONFIG_FLASH_CFI_MTD
186 187 188 189 190 191
#define MTDIDS_DEFAULT		"nor0=TQM8xxM-0"

#define MTDPARTS_DEFAULT	"mtdparts=TQM8xxM-0:512k(u-boot),"	\
						"128k(dtb),"		\
						"1920k(kernel),"	\
						"5632(rootfs),"		\
192
						"4m(data)"
193

W
wdenk 已提交
194 195 196
/*-----------------------------------------------------------------------
 * Hardware Information Block
 */
197 198 199
#define CONFIG_SYS_HWINFO_OFFSET	0x0003FFC0	/* offset of HW Info block */
#define CONFIG_SYS_HWINFO_SIZE		0x00000040	/* size   of HW Info block */
#define CONFIG_SYS_HWINFO_MAGIC	0x54514D38	/* 'TQM8' */
W
wdenk 已提交
200 201 202 203

/*-----------------------------------------------------------------------
 * Cache Configuration
 */
204
#define CONFIG_SYS_CACHELINE_SIZE	16	/* For all MPC8xx CPUs			*/
205
#if defined(CONFIG_CMD_KGDB)
206
#define CONFIG_SYS_CACHELINE_SHIFT	4	/* log base 2 of the above value	*/
W
wdenk 已提交
207 208 209 210 211 212 213 214 215
#endif

/*-----------------------------------------------------------------------
 * SYPCR - System Protection Control				11-9
 * SYPCR can only be written once after reset!
 *-----------------------------------------------------------------------
 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
 */
#if defined(CONFIG_WATCHDOG)
216
#define CONFIG_SYS_SYPCR	(SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
W
wdenk 已提交
217 218
			 SYPCR_SWE  | SYPCR_SWRI| SYPCR_SWP)
#else
219
#define CONFIG_SYS_SYPCR	(SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
W
wdenk 已提交
220 221 222 223 224 225 226 227
#endif

/*-----------------------------------------------------------------------
 * SIUMCR - SIU Module Configuration				11-6
 *-----------------------------------------------------------------------
 * PCMCIA config., multi-function pin tri-state
 */
#ifndef	CONFIG_CAN_DRIVER
228
#define CONFIG_SYS_SIUMCR	(SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
W
wdenk 已提交
229
#else	/* we must activate GPL5 in the SIUMCR for CAN */
230
#define CONFIG_SYS_SIUMCR	(SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
W
wdenk 已提交
231 232 233 234 235 236 237
#endif	/* CONFIG_CAN_DRIVER */

/*-----------------------------------------------------------------------
 * TBSCR - Time Base Status and Control				11-26
 *-----------------------------------------------------------------------
 * Clear Reference Interrupt Status, Timebase freezing enabled
 */
238
#define CONFIG_SYS_TBSCR	(TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
W
wdenk 已提交
239 240 241 242 243

/*-----------------------------------------------------------------------
 * RTCSC - Real-Time Clock Status and Control Register		11-27
 *-----------------------------------------------------------------------
 */
244
#define CONFIG_SYS_RTCSC	(RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
W
wdenk 已提交
245 246 247 248 249 250

/*-----------------------------------------------------------------------
 * PISCR - Periodic Interrupt Status and Control		11-31
 *-----------------------------------------------------------------------
 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
 */
251
#define CONFIG_SYS_PISCR	(PISCR_PS | PISCR_PITF)
W
wdenk 已提交
252 253 254 255 256 257 258

/*-----------------------------------------------------------------------
 * PLPRCR - PLL, Low-Power, and Reset Control Register		15-30
 *-----------------------------------------------------------------------
 * Reset PLL lock status sticky bit, timer expired status bit and timer
 * interrupt status bit
 */
259
#define CONFIG_SYS_PLPRCR	(PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
W
wdenk 已提交
260 261 262 263 264 265 266 267

/*-----------------------------------------------------------------------
 * SCCR - System Clock and reset Control Register		15-27
 *-----------------------------------------------------------------------
 * Set clock output, timebase and RTC source and divider,
 * power management and some other internal clocks
 */
#define SCCR_MASK	SCCR_EBDF11
268
#define CONFIG_SYS_SCCR	(SCCR_COM00   | SCCR_DFSYNC00 | SCCR_DFBRG00  | \
W
wdenk 已提交
269 270 271 272 273 274 275 276
			 SCCR_DFNL000 | SCCR_DFNH000  | SCCR_DFLCD000 | \
			 SCCR_DFALCD00)

/*-----------------------------------------------------------------------
 * PCMCIA stuff
 *-----------------------------------------------------------------------
 *
 */
277 278 279 280 281 282 283 284
#define CONFIG_SYS_PCMCIA_MEM_ADDR	(0xE0000000)
#define CONFIG_SYS_PCMCIA_MEM_SIZE	( 64 << 20 )
#define CONFIG_SYS_PCMCIA_DMA_ADDR	(0xE4000000)
#define CONFIG_SYS_PCMCIA_DMA_SIZE	( 64 << 20 )
#define CONFIG_SYS_PCMCIA_ATTRB_ADDR	(0xE8000000)
#define CONFIG_SYS_PCMCIA_ATTRB_SIZE	( 64 << 20 )
#define CONFIG_SYS_PCMCIA_IO_ADDR	(0xEC000000)
#define CONFIG_SYS_PCMCIA_IO_SIZE	( 64 << 20 )
W
wdenk 已提交
285 286 287 288 289 290

/*-----------------------------------------------------------------------
 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
 *-----------------------------------------------------------------------
 */

P
Pavel Herrmann 已提交
291
#define CONFIG_IDE_PREINIT	1	/* Use preinit IDE hook */
W
wdenk 已提交
292 293 294 295 296 297
#define	CONFIG_IDE_8xx_PCCARD	1	/* Use IDE with PC Card	Adapter	*/

#undef	CONFIG_IDE_8xx_DIRECT		/* Direct IDE    not supported	*/
#undef	CONFIG_IDE_LED			/* LED   for ide not supported	*/
#undef	CONFIG_IDE_RESET		/* reset for ide not supported	*/

298 299
#define CONFIG_SYS_IDE_MAXBUS		1	/* max. 1 IDE bus		*/
#define CONFIG_SYS_IDE_MAXDEVICE	1	/* max. 1 drive per IDE bus	*/
W
wdenk 已提交
300

301
#define CONFIG_SYS_ATA_IDE0_OFFSET	0x0000
W
wdenk 已提交
302

303
#define CONFIG_SYS_ATA_BASE_ADDR	CONFIG_SYS_PCMCIA_MEM_ADDR
W
wdenk 已提交
304 305

/* Offset for data I/O			*/
306
#define CONFIG_SYS_ATA_DATA_OFFSET	(CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
W
wdenk 已提交
307 308

/* Offset for normal register accesses	*/
309
#define CONFIG_SYS_ATA_REG_OFFSET	(2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
W
wdenk 已提交
310 311

/* Offset for alternate registers	*/
312
#define CONFIG_SYS_ATA_ALT_OFFSET	0x0100
W
wdenk 已提交
313 314 315 316 317 318

/*-----------------------------------------------------------------------
 *
 *-----------------------------------------------------------------------
 *
 */
319
#define CONFIG_SYS_DER	0
W
wdenk 已提交
320 321 322 323 324 325 326 327 328 329 330 331 332 333

/*
 * Init Memory Controller:
 *
 * BR0/1 and OR0/1 (FLASH)
 */

#define FLASH_BASE0_PRELIM	0x40000000	/* FLASH bank #0	*/
#define FLASH_BASE1_PRELIM	0x60000000	/* FLASH bank #0	*/

/* used to re-map FLASH both when starting from SRAM or FLASH:
 * restrict access enough to keep SRAM working (if any)
 * but not too much to meddle with FLASH accesses
 */
334 335
#define CONFIG_SYS_REMAP_OR_AM		0x80000000	/* OR addr mask */
#define CONFIG_SYS_PRELIM_OR_AM	0xE0000000	/* OR addr mask */
W
wdenk 已提交
336 337 338 339

/*
 * FLASH timing:
 */
340
#define CONFIG_SYS_OR_TIMING_FLASH	(OR_ACS_DIV1  | OR_TRLX | OR_CSNT_SAM | \
W
wdenk 已提交
341 342
				 OR_SCY_3_CLK | OR_EHTR | OR_BI)

343 344 345
#define CONFIG_SYS_OR0_REMAP	(CONFIG_SYS_REMAP_OR_AM  | CONFIG_SYS_OR_TIMING_FLASH)
#define CONFIG_SYS_OR0_PRELIM	(CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
#define CONFIG_SYS_BR0_PRELIM	((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
W
wdenk 已提交
346

347 348 349
#define CONFIG_SYS_OR1_REMAP	CONFIG_SYS_OR0_REMAP
#define CONFIG_SYS_OR1_PRELIM	CONFIG_SYS_OR0_PRELIM
#define CONFIG_SYS_BR1_PRELIM	((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
W
wdenk 已提交
350 351 352 353 354 355 356

/*
 * BR2/3 and OR2/3 (SDRAM)
 *
 */
#define SDRAM_BASE2_PRELIM	0x00000000	/* SDRAM bank #0	*/
#define SDRAM_BASE3_PRELIM	0x20000000	/* SDRAM bank #1	*/
357
#define	SDRAM_MAX_SIZE		0x08000000	/* max 128 MB per bank	*/
W
wdenk 已提交
358 359

/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care)	*/
360
#define CONFIG_SYS_OR_TIMING_SDRAM	0x00000A00
W
wdenk 已提交
361

362 363
#define CONFIG_SYS_OR2_PRELIM	(CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
#define CONFIG_SYS_BR2_PRELIM	((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
W
wdenk 已提交
364 365

#ifndef	CONFIG_CAN_DRIVER
366 367
#define	CONFIG_SYS_OR3_PRELIM	CONFIG_SYS_OR2_PRELIM
#define CONFIG_SYS_BR3_PRELIM	((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
W
wdenk 已提交
368
#else	/* CAN uses CS3#, so we can have only one SDRAM bank anyway */
369 370 371 372
#define	CONFIG_SYS_CAN_BASE		0xC0000000	/* CAN mapped at 0xC0000000	*/
#define CONFIG_SYS_CAN_OR_AM		0xFFFF8000	/* 32 kB address mask		*/
#define CONFIG_SYS_OR3_CAN		(CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI)
#define CONFIG_SYS_BR3_CAN		((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
W
wdenk 已提交
373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401
					BR_PS_8 | BR_MS_UPMB | BR_V )
#endif	/* CONFIG_CAN_DRIVER */

/*
 * Memory Periodic Timer Prescaler
 *
 * The Divider for PTA (refresh timer) configuration is based on an
 * example SDRAM configuration (64 MBit, one bank). The adjustment to
 * the number of chip selects (NCS) and the actually needed refresh
 * rate is done by setting MPTPR.
 *
 * PTA is calculated from
 *	PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
 *
 *	gclk	  CPU clock (not bus clock!)
 *	Trefresh  Refresh cycle * 4 (four word bursts used)
 *
 * 4096  Rows from SDRAM example configuration
 * 1000  factor s -> ms
 *   32  PTP (pre-divider from MPTPR) from SDRAM example configuration
 *    4  Number of refresh cycles per period
 *   64  Refresh cycle in ms per number of rows
 * --------------------------------------------
 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
 *
 * 50 MHz => 50.000.000 / Divider =  98
 * 66 Mhz => 66.000.000 / Divider = 129
 * 80 Mhz => 80.000.000 / Divider = 156
 */
402

403 404
#define CONFIG_SYS_PTA_PER_CLK	((4096 * 32 * 1000) / (4 * 64))
#define CONFIG_SYS_MAMR_PTA	98
W
wdenk 已提交
405 406 407 408 409 410

/*
 * For 16 MBit, refresh rates could be 31.3 us
 * (= 64 ms / 2K = 125 / quad bursts).
 * For a simpler initialization, 15.6 us is used instead.
 *
411 412
 * #define CONFIG_SYS_MPTPR_2BK_2K	MPTPR_PTP_DIV32		for 2 banks
 * #define CONFIG_SYS_MPTPR_1BK_2K	MPTPR_PTP_DIV64		for 1 bank
W
wdenk 已提交
413
 */
414 415
#define CONFIG_SYS_MPTPR_2BK_4K	MPTPR_PTP_DIV16		/* setting for 2 banks	*/
#define CONFIG_SYS_MPTPR_1BK_4K	MPTPR_PTP_DIV32		/* setting for 1 bank	*/
W
wdenk 已提交
416 417

/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit		*/
418 419
#define CONFIG_SYS_MPTPR_2BK_8K	MPTPR_PTP_DIV8		/* setting for 2 banks	*/
#define CONFIG_SYS_MPTPR_1BK_8K	MPTPR_PTP_DIV16		/* setting for 1 bank	*/
W
wdenk 已提交
420 421 422 423 424 425

/*
 * MAMR settings for SDRAM
 */

/* 8 column SDRAM */
426
#define CONFIG_SYS_MAMR_8COL	((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT)  | MAMR_PTAE	    |	\
W
wdenk 已提交
427 428 429
			 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 |	\
			 MAMR_RLFA_1X	 | MAMR_WLFA_1X	   | MAMR_TLFA_4X)
/* 9 column SDRAM */
430
#define CONFIG_SYS_MAMR_9COL	((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT)  | MAMR_PTAE	    |	\
W
wdenk 已提交
431 432
			 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 |	\
			 MAMR_RLFA_1X	 | MAMR_WLFA_1X	   | MAMR_TLFA_4X)
433
/* 10 column SDRAM */
434
#define CONFIG_SYS_MAMR_10COL	((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT)  | MAMR_PTAE	    |	\
435 436
			 MAMR_AMA_TYPE_2 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A9  |	\
			 MAMR_RLFA_1X	 | MAMR_WLFA_1X	   | MAMR_TLFA_4X)
W
wdenk 已提交
437 438 439

#define CONFIG_SCC1_ENET
#define CONFIG_FEC_ENET
440
#define CONFIG_ETHPRIME		"SCC"
W
wdenk 已提交
441

442 443
#define CONFIG_HWCONFIG		1

W
wdenk 已提交
444
#endif	/* __CONFIG_H */