MHPC.h 12.3 KB
Newer Older
W
wdenk 已提交
1 2 3 4 5 6 7 8 9 10
/*
 * (C) Copyright 2001
 * Frank Gottschling, ELTEC Elektronik AG, fgottschling@eltec.de
 *
 * (C) Copyright 2001
 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
 *
 * Configuation settings for the miniHiPerCam.
 *
 * -----------------------------------------------------------------
11
 * SPDX-License-Identifier:	GPL-2.0+ 
W
wdenk 已提交
12 13 14 15 16 17 18 19 20 21 22 23 24 25
 */

/*
 * board/config.h - configuration options, board specific
 */

#ifndef __CONFIG_H
#define __CONFIG_H

/*
 * High Level Configuration Options
 * (easy to change)
 */
#define CONFIG_MPC823		1	/* This is a MPC823 CPU		*/
26 27 28
#define CONFIG_MHPC		1	/* on a miniHiPerCam		*/
#define CONFIG_BOARD_EARLY_INIT_F 1	/* do special hardware init.	*/
#define CONFIG_MISC_INIT_R	1
W
wdenk 已提交
29

30 31
#define	CONFIG_SYS_TEXT_BASE	0xfe000000

W
wdenk 已提交
32 33
#define CONFIG_8xx_GCLK_FREQ	MPC8XX_SPEED
#undef	CONFIG_8xx_CONS_SMC1
34
#define CONFIG_8xx_CONS_SMC2	1	/* Console is on SMC2		*/
W
wdenk 已提交
35 36 37 38
#undef	CONFIG_8xx_CONS_NONE
#define CONFIG_BAUDRATE		9600
#define CONFIG_BOOTDELAY	5	/* autoboot after 5 seconds	*/

39
#define CONFIG_CLOCKS_IN_MHZ	1	/* clocks passsed to Linux in MHz */
W
wdenk 已提交
40

41 42
#define CONFIG_ENV_OVERWRITE	1
#define CONFIG_ETHADDR		00:00:5b:ee:de:ad
W
wdenk 已提交
43

44
#undef	CONFIG_BOOTARGS
W
wdenk 已提交
45 46
#define CONFIG_BOOTCOMMAND	\
	"bootp;"								\
47 48
	"setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} "	\
	"ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off;"	\
W
wdenk 已提交
49 50 51
	"bootm"

#define CONFIG_LOADS_ECHO	1	/* echo on for serial download	*/
52
#undef	CONFIG_SYS_LOADS_BAUD_CHANGE		/* don't allow baudrate change	*/
W
wdenk 已提交
53 54

#undef	CONFIG_WATCHDOG			/* watchdog disabled		*/
55
#define CONFIG_RTC_MPC8xx		/* use internal RTC of MPC8xx	*/
W
wdenk 已提交
56

57
#undef	CONFIG_UCODE_PATCH
W
wdenk 已提交
58 59

/* enable I2C and select the hardware/software driver */
60 61 62 63
#define CONFIG_SYS_I2C
#define CONFIG_SYS_I2C_SOFT		/* I2C bit-banged */
#define CONFIG_SYS_I2C_SOFT_SPEED	50000
#define CONFIG_SYS_I2C_SOFT_SLAVE	0xFE
W
wdenk 已提交
64 65 66 67 68 69 70 71 72 73 74
/*
 * Software (bit-bang) I2C driver configuration
 */
#define PB_SCL		0x00000020	/* PB 26 */
#define PB_SDA		0x00000010	/* PB 27 */

#define I2C_INIT	(immr->im_cpm.cp_pbdir |=  PB_SCL)
#define I2C_ACTIVE	(immr->im_cpm.cp_pbdir |=  PB_SDA)
#define I2C_TRISTATE	(immr->im_cpm.cp_pbdir &= ~PB_SDA)
#define I2C_READ	((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
#define I2C_SDA(bit)	if(bit) immr->im_cpm.cp_pbdat |=  PB_SDA; \
75
			else	immr->im_cpm.cp_pbdat &= ~PB_SDA
W
wdenk 已提交
76
#define I2C_SCL(bit)	if(bit) immr->im_cpm.cp_pbdat |=  PB_SCL; \
77
			else	immr->im_cpm.cp_pbdat &= ~PB_SCL
W
wdenk 已提交
78 79
#define I2C_DELAY	udelay(5)	/* 1/4 I2C clock duration */

80 81
#define CONFIG_SYS_I2C_EEPROM_ADDR		0x50	/* EEPROM X24C04		*/
#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN		1	/* bytes of address		*/
82
/* mask of address bits that overflow into the "EEPROM chip address"	*/
83 84 85
#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW	0x07
#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS	3
#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS	10
86 87 88 89 90 91 92 93 94 95

#define LCD_VIDEO_ADDR		(SDRAM_MAX_SIZE-SDRAM_RES_SIZE)
#define LCD_VIDEO_SIZE		SDRAM_RES_SIZE	/* 2MB */
#define LCD_VIDEO_COLS		640
#define LCD_VIDEO_ROWS		480
#define LCD_VIDEO_FG		255
#define LCD_VIDEO_BG		0

#undef	CONFIG_VIDEO				/* test only ! s.a devices.c and 8xx */
#define CONFIG_CFB_CONSOLE			/* framebuffer console with std input */
W
wdenk 已提交
96 97
#define CONFIG_VIDEO_LOGO

98 99 100
#define VIDEO_KBD_INIT_FCT	0		/* no KBD dev on MHPC - use serial */
#define VIDEO_TSTC_FCT		serial_tstc
#define VIDEO_GETC_FCT		serial_getc
W
wdenk 已提交
101

102
#define CONFIG_BR0_WORKAROUND	1
W
wdenk 已提交
103 104


105 106 107 108
/*
 * Command line configuration.
 */
#include <config_cmd_default.h>
W
wdenk 已提交
109

110 111 112 113 114 115 116 117
#define CONFIG_CMD_DATE
#define CONFIG_CMD_EEPROM
#define CONFIG_CMD_ELF
#define CONFIG_CMD_I2C
#define CONFIG_CMD_JFFS2
#define CONFIG_CMD_REGINFO


118 119 120 121 122 123 124 125 126
/*
 * BOOTP options
 */
#define CONFIG_BOOTP_SUBNETMASK
#define CONFIG_BOOTP_GATEWAY
#define CONFIG_BOOTP_HOSTNAME
#define CONFIG_BOOTP_BOOTPATH
#define CONFIG_BOOTP_BOOTFILESIZE

W
wdenk 已提交
127 128 129 130

/*
 * Miscellaneous configurable options
 */
131 132
#define CONFIG_SYS_LONGHELP			/* undef to save memory		*/
#define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt	*/
133
#if defined(CONFIG_CMD_KGDB)
134
#define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size	*/
W
wdenk 已提交
135
#else
136
#define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size	*/
W
wdenk 已提交
137
#endif
138 139 140
#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
#define CONFIG_SYS_MAXARGS	16		/* max number of command args	*/
#define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size	*/
W
wdenk 已提交
141

142 143
#define CONFIG_SYS_MEMTEST_START	0x0400000	/* memtest works on	*/
#define CONFIG_SYS_MEMTEST_END		0x0C00000	/* 4 ... 12 MB in DRAM	*/
W
wdenk 已提交
144

145
#define CONFIG_SYS_LOAD_ADDR		0x300000	/* default load address */
W
wdenk 已提交
146

147
#define CONFIG_SYS_HZ			1000		/* decrementer freq: 1 ms ticks */
W
wdenk 已提交
148 149 150 151 152 153 154 155 156 157

/*
 * Low Level Configuration Settings
 * (address mappings, register initial values, etc.)
 * You should know what you are doing if you make changes here.
 */

/*-----------------------------------------------------------------------
 * Physical memory map
 */
158
#define CONFIG_SYS_IMMR		0xFFF00000 /* Internal Memory Mapped Register*/
W
wdenk 已提交
159 160 161 162

/*-----------------------------------------------------------------------
 * Definitions for initial stack pointer and data area (in DPRAM)
 */
163
#define CONFIG_SYS_INIT_RAM_ADDR	CONFIG_SYS_IMMR
164
#define CONFIG_SYS_INIT_RAM_SIZE	0x2F00	/* Size of used area in DPRAM	*/
165
#define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
166
#define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
W
wdenk 已提交
167 168 169 170

/*-----------------------------------------------------------------------
 * Start addresses for the final memory configuration
 * (Set up by the startup code)
171
 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
W
wdenk 已提交
172
 */
173 174
#define CONFIG_SYS_SDRAM_BASE		0x00000000
#define CONFIG_SYS_FLASH_BASE		0xfe000000
W
wdenk 已提交
175

176 177 178 179
#define CONFIG_SYS_MONITOR_LEN		0x40000		/* Reserve 256 kB for Monitor	*/
#undef	CONFIG_SYS_MONITOR_BASE		    /* to run U-Boot from RAM */
#define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_FLASH_BASE
#define CONFIG_SYS_MALLOC_LEN		(128 << 10)	/* Reserve 128 kB for malloc()	*/
W
wdenk 已提交
180

181 182 183 184 185
/*
 * JFFS2 partitions
 *
 */
/* No command line, one static partition, whole device */
186
#undef CONFIG_CMD_MTDPARTS
187 188 189 190 191 192 193
#define CONFIG_JFFS2_DEV		"nor0"
#define CONFIG_JFFS2_PART_SIZE		0xFFFFFFFF
#define CONFIG_JFFS2_PART_OFFSET	0x00000000

/* mtdparts command line support */
/* Note: fake mtd_id used, no linux mtd map file */
/*
194
#define CONFIG_CMD_MTDPARTS
195 196 197
#define MTDIDS_DEFAULT		"nor0=mhpc-0"
#define MTDPARTS_DEFAULT	"mtdparts=mhpc-0:-(jffs2)"
*/
W
wdenk 已提交
198 199 200 201 202 203

/*
 * For booting Linux, the board info and command line data
 * have to be in the first 8 MB of memory, since this is
 * the maximum mapped by the Linux kernel during initialization.
 */
204
#define CONFIG_SYS_BOOTMAPSZ		(8 << 20)	/* Initial Memory map- for Linux	*/
W
wdenk 已提交
205 206 207 208

/*-----------------------------------------------------------------------
 * FLASH organization
 */
209 210
#define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks		*/
#define CONFIG_SYS_MAX_FLASH_SECT	64	/* max number of sectors on one chip	*/
W
wdenk 已提交
211

212 213
#define CONFIG_SYS_FLASH_ERASE_TOUT	120000	/* Timeout for Flash Erase (in ms)	*/
#define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Timeout for Flash Write (in ms)	*/
214
#define CONFIG_ENV_IS_IN_FLASH	1
215
#define CONFIG_ENV_OFFSET		CONFIG_SYS_MONITOR_LEN /* Offset of Environment */
216
#define CONFIG_ENV_SIZE		0x20000 /* Total Size of Environment	*/
W
wdenk 已提交
217 218 219 220

/*-----------------------------------------------------------------------
 * Cache Configuration
 */
221
#define CONFIG_SYS_CACHELINE_SIZE	16	/* For all MPC8xx CPUs			*/
222
#if defined(CONFIG_CMD_KGDB)
223
#define CONFIG_SYS_CACHELINE_SHIFT	4	/* log base 2 of the above value	*/
W
wdenk 已提交
224 225 226 227 228 229 230 231 232
#endif

/*-----------------------------------------------------------------------
 * SYPCR - System Protection Control				11-9
 * SYPCR can only be written once after reset!
 *-----------------------------------------------------------------------
 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
 */
#if defined(CONFIG_WATCHDOG)
233
#define CONFIG_SYS_SYPCR	(SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
W
wdenk 已提交
234 235
			 SYPCR_SWE  | SYPCR_SWRI| SYPCR_SWP)
#else
236
#define CONFIG_SYS_SYPCR	(SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
W
wdenk 已提交
237
			 SYPCR_SWP)
W
wdenk 已提交
238 239 240 241 242 243 244
#endif

/*-----------------------------------------------------------------------
 * SIUMCR - SIU Module Configuration				11-6
 *-----------------------------------------------------------------------
 * PCMCIA config., multi-function pin tri-state
 */
245
#define CONFIG_SYS_SIUMCR	(SIUMCR_SEME)
W
wdenk 已提交
246 247 248 249 250 251

/*-----------------------------------------------------------------------
 * TBSCR - Time Base Status and Control				11-26
 *-----------------------------------------------------------------------
 * Clear Reference Interrupt Status, Timebase freezing enabled
 */
252
#define CONFIG_SYS_TBSCR	(TBSCR_REFA | TBSCR_REFB | TBSCR_TBE)
W
wdenk 已提交
253 254 255 256 257 258

/*-----------------------------------------------------------------------
 * PISCR - Periodic Interrupt Status and Control		11-31
 *-----------------------------------------------------------------------
 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
 */
259
#define CONFIG_SYS_PISCR	(PISCR_PS | PISCR_PITF | PISCR_PTE)
W
wdenk 已提交
260 261 262 263 264

/*-----------------------------------------------------------------------
 * RTCSC - Real-Time Clock Status and Control Register		12-18
 *-----------------------------------------------------------------------
 */
265
#define CONFIG_SYS_RTCSC	(RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
W
wdenk 已提交
266 267 268 269 270 271 272 273

/*-----------------------------------------------------------------------
 * PLPRCR - PLL, Low-Power, and Reset Control Register		15-30
 *-----------------------------------------------------------------------
 * Reset PLL lock status sticky bit, timer expired status bit and timer
 * interrupt status bit - leave PLL multiplication factor unchanged !
 */
#define MPC8XX_SPEED	50000000L
274
#define MPC8XX_XIN	5000000L      /* ref clk */
W
wdenk 已提交
275
#define MPC8XX_FACT	(MPC8XX_SPEED/MPC8XX_XIN)
276
#define CONFIG_SYS_PLPRCR	(((MPC8XX_FACT-1) << PLPRCR_MF_SHIFT) | \
W
wdenk 已提交
277
			PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
W
wdenk 已提交
278 279 280 281 282 283 284 285 286

/*-----------------------------------------------------------------------
 * SCCR - System Clock and reset Control Register		15-27
 *-----------------------------------------------------------------------
 * Set clock output, timebase and RTC source and divider,
 * power management and some other internal clocks
 */

#define SCCR_MASK	(SCCR_RTDIV | SCCR_RTSEL)     /* SCCR_EBDF11 */
287
#define CONFIG_SYS_SCCR	(SCCR_TBS | SCCR_DFLCD001)
W
wdenk 已提交
288 289 290 291 292 293 294 295


/*-----------------------------------------------------------------------
 * MAMR settings for SDRAM	- 16-14
 * => 0xC080200F
 *-----------------------------------------------------------------------
 * periodic timer for refresh
 */
296 297
#define CONFIG_SYS_MAMR_PTA	0xC0
#define CONFIG_SYS_MAMR	((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | MAMR_G0CLA_A11 | MAMR_TLFA_MSK)
W
wdenk 已提交
298 299 300 301 302 303 304 305

/*
 * BR0 and OR0 (FLASH) used to re-map FLASH
 */

/* allow for max 8 MB of Flash */
#define FLASH_BASE		0xFE000000	/* FLASH bank #0*/
#define FLASH_BASE0_PRELIM	0xFE000000	/* FLASH bank #0*/
306 307
#define CONFIG_SYS_REMAP_OR_AM		0xFF800000	/* OR addr mask */
#define CONFIG_SYS_PRELIM_OR_AM	0xFF800000	/* OR addr mask */
W
wdenk 已提交
308

309
#define CONFIG_SYS_OR_TIMING_FLASH	(OR_CSNT_SAM | OR_BI | OR_SCY_8_CLK) /* (OR_CSNT_SAM | OR_ACS_DIV2 | OR_BI | OR_SCY_6_CLK)*/
W
wdenk 已提交
310

311 312 313
#define CONFIG_SYS_OR0_REMAP	(CONFIG_SYS_REMAP_OR_AM  | CONFIG_SYS_OR_TIMING_FLASH)
#define CONFIG_SYS_OR0_PRELIM	(CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
#define CONFIG_SYS_BR0_PRELIM	((FLASH_BASE & BR_BA_MSK) | BR_PS_16 | BR_MS_GPCM | BR_V )
W
wdenk 已提交
314 315 316 317 318

/*
 * BR1 and OR1 (SDRAM)
 */
#define SDRAM_BASE1_PRELIM	0x00000000	/* SDRAM bank #0	*/
319 320
#define SDRAM_MAX_SIZE		0x01000000	/* max 16 MB		*/
#define SDRAM_RES_SIZE		0x00200000	/* 2 MB for framebuffer */
W
wdenk 已提交
321 322

/* SDRAM timing: drive GPL5 high on first cycle */
323
#define CONFIG_SYS_OR_TIMING_SDRAM	(OR_G5LS)
W
wdenk 已提交
324

325 326
#define CONFIG_SYS_OR1_PRELIM	((~(SDRAM_MAX_SIZE)+1)| CONFIG_SYS_OR_TIMING_SDRAM )
#define CONFIG_SYS_BR1_PRELIM	((SDRAM_BASE1_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
W
wdenk 已提交
327 328 329 330

/*
 * BR2/OR2 - DIMM
 */
331 332
#define CONFIG_SYS_OR2		(OR_ACS_DIV4)
#define CONFIG_SYS_BR2		(BR_MS_UPMA)
W
wdenk 已提交
333 334 335 336

/*
 * BR3/OR3 - DIMM
 */
337 338
#define CONFIG_SYS_OR3		(OR_ACS_DIV4)
#define CONFIG_SYS_BR3		(BR_MS_UPMA)
W
wdenk 已提交
339 340 341 342

/*
 * BR4/OR4
 */
343 344
#define CONFIG_SYS_OR4		0
#define CONFIG_SYS_BR4		0
W
wdenk 已提交
345 346 347 348

/*
 * BR5/OR5
 */
349 350
#define CONFIG_SYS_OR5		0
#define CONFIG_SYS_BR5		0
W
wdenk 已提交
351 352 353 354

/*
 * BR6/OR6
 */
355 356
#define CONFIG_SYS_OR6		0
#define CONFIG_SYS_BR6		0
W
wdenk 已提交
357 358 359 360

/*
 * BR7/OR7
 */
361 362
#define CONFIG_SYS_OR7		0
#define CONFIG_SYS_BR7		0
W
wdenk 已提交
363 364 365 366 367 368 369


/*-----------------------------------------------------------------------
 * Debug Entry Mode
 *-----------------------------------------------------------------------
 *
 */
370
#define CONFIG_SYS_DER 0
W
wdenk 已提交
371 372

#endif	/* __CONFIG_H */