pci_auto_old.c 11.2 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0+
W
wdenk 已提交
2
/*
S
Simon Glass 已提交
3
 * PCI autoconfiguration library (legacy version, do not change)
W
wdenk 已提交
4 5 6 7 8 9 10
 *
 * Author: Matt Porter <mporter@mvista.com>
 *
 * Copyright 2000 MontaVista Software Inc.
 */

#include <common.h>
11
#include <errno.h>
W
wdenk 已提交
12 13
#include <pci.h>

S
Simon Glass 已提交
14 15 16 17 18
/*
 * Do not change this file. Instead, convert your board to use CONFIG_DM_PCI
 * and change pci_auto.c.
 */

19 20 21
/* the user can define CONFIG_SYS_PCI_CACHE_LINE_SIZE to avoid problems */
#ifndef CONFIG_SYS_PCI_CACHE_LINE_SIZE
#define CONFIG_SYS_PCI_CACHE_LINE_SIZE	8
22 23
#endif

W
wdenk 已提交
24 25 26 27 28 29 30
/*
 *
 */

void pciauto_setup_device(struct pci_controller *hose,
			  pci_dev_t dev, int bars_num,
			  struct pci_region *mem,
31
			  struct pci_region *prefetch,
W
wdenk 已提交
32 33
			  struct pci_region *io)
{
34
	u32 bar_response;
35
	pci_size_t bar_size;
36
	u16 cmdstat = 0;
W
wdenk 已提交
37
	int bar, bar_nr = 0;
38
#ifndef CONFIG_PCI_ENUM_ONLY
39 40
	u8 header_type;
	int rom_addr;
41 42
	pci_addr_t bar_value;
	struct pci_region *bar_res;
W
wdenk 已提交
43
	int found_mem64 = 0;
44
#endif
45
	u16 class;
W
wdenk 已提交
46

47
	pci_hose_read_config_word(hose, dev, PCI_COMMAND, &cmdstat);
W
wdenk 已提交
48 49
	cmdstat = (cmdstat & ~(PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) | PCI_COMMAND_MASTER;

50 51
	for (bar = PCI_BASE_ADDRESS_0;
		bar < PCI_BASE_ADDRESS_0 + (bars_num * 4); bar += 4) {
W
wdenk 已提交
52
		/* Tickle the BAR and get the response */
53
#ifndef CONFIG_PCI_ENUM_ONLY
W
wdenk 已提交
54
		pci_hose_write_config_dword(hose, dev, bar, 0xffffffff);
55
#endif
W
wdenk 已提交
56 57 58 59 60 61
		pci_hose_read_config_dword(hose, dev, bar, &bar_response);

		/* If BAR is not implemented go to the next BAR */
		if (!bar_response)
			continue;

62
#ifndef CONFIG_PCI_ENUM_ONLY
W
wdenk 已提交
63
		found_mem64 = 0;
64
#endif
W
wdenk 已提交
65 66

		/* Check the BAR type and set our address mask */
W
wdenk 已提交
67
		if (bar_response & PCI_BASE_ADDRESS_SPACE) {
68 69
			bar_size = ((~(bar_response & PCI_BASE_ADDRESS_IO_MASK))
				   & 0xffff) + 1;
70
#ifndef CONFIG_PCI_ENUM_ONLY
W
wdenk 已提交
71
			bar_res = io;
72
#endif
W
wdenk 已提交
73

74 75
			debug("PCI Autoconfig: BAR %d, I/O, size=0x%llx, ",
			      bar_nr, (unsigned long long)bar_size);
W
wdenk 已提交
76
		} else {
77
			if ((bar_response & PCI_BASE_ADDRESS_MEM_TYPE_MASK) ==
78 79 80
			     PCI_BASE_ADDRESS_MEM_TYPE_64) {
				u32 bar_response_upper;
				u64 bar64;
81 82

#ifndef CONFIG_PCI_ENUM_ONLY
83 84
				pci_hose_write_config_dword(hose, dev, bar + 4,
					0xffffffff);
85
#endif
86 87
				pci_hose_read_config_dword(hose, dev, bar + 4,
					&bar_response_upper);
88 89

				bar64 = ((u64)bar_response_upper << 32) | bar_response;
W
wdenk 已提交
90

91
				bar_size = ~(bar64 & PCI_BASE_ADDRESS_MEM_MASK) + 1;
92
#ifndef CONFIG_PCI_ENUM_ONLY
93
				found_mem64 = 1;
94
#endif
95 96 97
			} else {
				bar_size = (u32)(~(bar_response & PCI_BASE_ADDRESS_MEM_MASK) + 1);
			}
98
#ifndef CONFIG_PCI_ENUM_ONLY
99 100 101 102
			if (prefetch && (bar_response & PCI_BASE_ADDRESS_MEM_PREFETCH))
				bar_res = prefetch;
			else
				bar_res = mem;
W
wdenk 已提交
103

104 105 106
			debug("PCI Autoconfig: BAR %d, %s, size=0x%llx, ",
			      bar_nr, bar_res == prefetch ? "Prf" : "Mem",
			      (unsigned long long)bar_size);
107
#endif
W
wdenk 已提交
108 109
		}

110
#ifndef CONFIG_PCI_ENUM_ONLY
111 112
		if (pciauto_region_allocate(bar_res, bar_size,
					    &bar_value, found_mem64) == 0) {
W
wdenk 已提交
113
			/* Write it out and update our limit */
114
			pci_hose_write_config_dword(hose, dev, bar, (u32)bar_value);
W
wdenk 已提交
115

W
wdenk 已提交
116
			if (found_mem64) {
W
wdenk 已提交
117
				bar += 4;
118 119 120 121 122 123 124 125
#ifdef CONFIG_SYS_PCI_64BIT
				pci_hose_write_config_dword(hose, dev, bar, (u32)(bar_value>>32));
#else
				/*
				 * If we are a 64-bit decoder then increment to the
				 * upper 32 bits of the bar and force it to locate
				 * in the lower 4GB of memory.
				 */
W
wdenk 已提交
126
				pci_hose_write_config_dword(hose, dev, bar, 0x00000000);
127
#endif
W
wdenk 已提交
128 129 130
			}

		}
131 132 133
#endif
		cmdstat |= (bar_response & PCI_BASE_ADDRESS_SPACE) ?
			PCI_COMMAND_IO : PCI_COMMAND_MEMORY;
W
wdenk 已提交
134

135
		debug("\n");
W
wdenk 已提交
136 137 138 139

		bar_nr++;
	}

140
#ifndef CONFIG_PCI_ENUM_ONLY
141 142
	/* Configure the expansion ROM address */
	pci_hose_read_config_byte(hose, dev, PCI_HEADER_TYPE, &header_type);
143
	header_type &= 0x7f;
144 145 146 147 148 149 150
	if (header_type != PCI_HEADER_TYPE_CARDBUS) {
		rom_addr = (header_type == PCI_HEADER_TYPE_NORMAL) ?
			   PCI_ROM_ADDRESS : PCI_ROM_ADDRESS1;
		pci_hose_write_config_dword(hose, dev, rom_addr, 0xfffffffe);
		pci_hose_read_config_dword(hose, dev, rom_addr, &bar_response);
		if (bar_response) {
			bar_size = -(bar_response & ~1);
151 152
			debug("PCI Autoconfig: ROM, size=%#x, ",
			      (unsigned int)bar_size);
153
			if (pciauto_region_allocate(mem, bar_size,
154
						    &bar_value, false) == 0) {
155 156 157 158
				pci_hose_write_config_dword(hose, dev, rom_addr,
							    bar_value);
			}
			cmdstat |= PCI_COMMAND_MEMORY;
159
			debug("\n");
160 161
		}
	}
162
#endif
163

164 165 166 167 168
	/* PCI_COMMAND_IO must be set for VGA device */
	pci_hose_read_config_word(hose, dev, PCI_CLASS_DEVICE, &class);
	if (class == PCI_CLASS_DISPLAY_VGA)
		cmdstat |= PCI_COMMAND_IO;

169
	pci_hose_write_config_word(hose, dev, PCI_COMMAND, cmdstat);
170
	pci_hose_write_config_byte(hose, dev, PCI_CACHE_LINE_SIZE,
171
		CONFIG_SYS_PCI_CACHE_LINE_SIZE);
W
wdenk 已提交
172 173 174
	pci_hose_write_config_byte(hose, dev, PCI_LATENCY_TIMER, 0x80);
}

175
void pciauto_prescan_setup_bridge(struct pci_controller *hose,
W
wdenk 已提交
176 177
					 pci_dev_t dev, int sub_bus)
{
178 179 180
	struct pci_region *pci_mem;
	struct pci_region *pci_prefetch;
	struct pci_region *pci_io;
181
	u16 cmdstat, prefechable_64;
W
wdenk 已提交
182

183 184 185 186
	pci_mem = hose->pci_mem;
	pci_prefetch = hose->pci_prefetch;
	pci_io = hose->pci_io;

187
	pci_hose_read_config_word(hose, dev, PCI_COMMAND, &cmdstat);
188 189 190
	pci_hose_read_config_word(hose, dev, PCI_PREF_MEMORY_BASE,
				&prefechable_64);
	prefechable_64 &= PCI_PREF_RANGE_TYPE_MASK;
W
wdenk 已提交
191 192

	/* Configure bus number registers */
E
Ed Swarthout 已提交
193 194 195 196
	pci_hose_write_config_byte(hose, dev, PCI_PRIMARY_BUS,
				   PCI_BUS(dev) - hose->first_busno);
	pci_hose_write_config_byte(hose, dev, PCI_SECONDARY_BUS,
				   sub_bus - hose->first_busno);
W
wdenk 已提交
197 198
	pci_hose_write_config_byte(hose, dev, PCI_SUBORDINATE_BUS, 0xff);

W
wdenk 已提交
199
	if (pci_mem) {
W
wdenk 已提交
200 201 202 203 204 205 206 207 208 209
		/* Round memory allocator to 1MB boundary */
		pciauto_region_align(pci_mem, 0x100000);

		/* Set up memory and I/O filter limits, assume 32-bit I/O space */
		pci_hose_write_config_word(hose, dev, PCI_MEMORY_BASE,
					(pci_mem->bus_lower & 0xfff00000) >> 16);

		cmdstat |= PCI_COMMAND_MEMORY;
	}

210 211 212 213 214 215 216
	if (pci_prefetch) {
		/* Round memory allocator to 1MB boundary */
		pciauto_region_align(pci_prefetch, 0x100000);

		/* Set up memory and I/O filter limits, assume 32-bit I/O space */
		pci_hose_write_config_word(hose, dev, PCI_PREF_MEMORY_BASE,
					(pci_prefetch->bus_lower & 0xfff00000) >> 16);
217 218 219 220 221 222 223 224 225 226
		if (prefechable_64 == PCI_PREF_RANGE_TYPE_64)
#ifdef CONFIG_SYS_PCI_64BIT
			pci_hose_write_config_dword(hose, dev,
					PCI_PREF_BASE_UPPER32,
					pci_prefetch->bus_lower >> 32);
#else
			pci_hose_write_config_dword(hose, dev,
					PCI_PREF_BASE_UPPER32,
					0x0);
#endif
227 228 229 230 231

		cmdstat |= PCI_COMMAND_MEMORY;
	} else {
		/* We don't support prefetchable memory for now, so disable */
		pci_hose_write_config_word(hose, dev, PCI_PREF_MEMORY_BASE, 0x1000);
232
		pci_hose_write_config_word(hose, dev, PCI_PREF_MEMORY_LIMIT, 0x0);
233 234 235 236
		if (prefechable_64 == PCI_PREF_RANGE_TYPE_64) {
			pci_hose_write_config_word(hose, dev, PCI_PREF_BASE_UPPER32, 0x0);
			pci_hose_write_config_word(hose, dev, PCI_PREF_LIMIT_UPPER32, 0x0);
		}
237 238
	}

W
wdenk 已提交
239
	if (pci_io) {
W
wdenk 已提交
240 241 242 243 244 245 246 247 248 249 250 251
		/* Round I/O allocator to 4KB boundary */
		pciauto_region_align(pci_io, 0x1000);

		pci_hose_write_config_byte(hose, dev, PCI_IO_BASE,
					(pci_io->bus_lower & 0x0000f000) >> 8);
		pci_hose_write_config_word(hose, dev, PCI_IO_BASE_UPPER16,
					(pci_io->bus_lower & 0xffff0000) >> 16);

		cmdstat |= PCI_COMMAND_IO;
	}

	/* Enable memory and I/O accesses, enable bus master */
252 253
	pci_hose_write_config_word(hose, dev, PCI_COMMAND,
					cmdstat | PCI_COMMAND_MASTER);
W
wdenk 已提交
254 255
}

256
void pciauto_postscan_setup_bridge(struct pci_controller *hose,
W
wdenk 已提交
257 258
					  pci_dev_t dev, int sub_bus)
{
259 260 261 262 263 264 265
	struct pci_region *pci_mem;
	struct pci_region *pci_prefetch;
	struct pci_region *pci_io;

	pci_mem = hose->pci_mem;
	pci_prefetch = hose->pci_prefetch;
	pci_io = hose->pci_io;
W
wdenk 已提交
266 267

	/* Configure bus number registers */
E
Ed Swarthout 已提交
268 269
	pci_hose_write_config_byte(hose, dev, PCI_SUBORDINATE_BUS,
				   sub_bus - hose->first_busno);
W
wdenk 已提交
270

W
wdenk 已提交
271
	if (pci_mem) {
W
wdenk 已提交
272 273 274 275
		/* Round memory allocator to 1MB boundary */
		pciauto_region_align(pci_mem, 0x100000);

		pci_hose_write_config_word(hose, dev, PCI_MEMORY_LIMIT,
276
				(pci_mem->bus_lower - 1) >> 16);
W
wdenk 已提交
277 278
	}

279
	if (pci_prefetch) {
280 281 282 283 284 285 286
		u16 prefechable_64;

		pci_hose_read_config_word(hose, dev,
					PCI_PREF_MEMORY_LIMIT,
					&prefechable_64);
		prefechable_64 &= PCI_PREF_RANGE_TYPE_MASK;

287 288 289 290
		/* Round memory allocator to 1MB boundary */
		pciauto_region_align(pci_prefetch, 0x100000);

		pci_hose_write_config_word(hose, dev, PCI_PREF_MEMORY_LIMIT,
291
				(pci_prefetch->bus_lower - 1) >> 16);
292 293 294 295 296 297 298 299 300 301
		if (prefechable_64 == PCI_PREF_RANGE_TYPE_64)
#ifdef CONFIG_SYS_PCI_64BIT
			pci_hose_write_config_dword(hose, dev,
					PCI_PREF_LIMIT_UPPER32,
					(pci_prefetch->bus_lower - 1) >> 32);
#else
			pci_hose_write_config_dword(hose, dev,
					PCI_PREF_LIMIT_UPPER32,
					0x0);
#endif
302 303
	}

W
wdenk 已提交
304
	if (pci_io) {
W
wdenk 已提交
305 306 307 308
		/* Round I/O allocator to 4KB boundary */
		pciauto_region_align(pci_io, 0x1000);

		pci_hose_write_config_byte(hose, dev, PCI_IO_LIMIT,
309
				((pci_io->bus_lower - 1) & 0x0000f000) >> 8);
W
wdenk 已提交
310
		pci_hose_write_config_word(hose, dev, PCI_IO_LIMIT_UPPER16,
311
				((pci_io->bus_lower - 1) & 0xffff0000) >> 16);
W
wdenk 已提交
312 313 314 315
	}
}


316 317
/*
 * HJF: Changed this to return int. I think this is required
W
wdenk 已提交
318 319 320
 * to get the correct result when scanning bridges
 */
int pciauto_config_device(struct pci_controller *hose, pci_dev_t dev)
W
wdenk 已提交
321
{
322 323 324
	struct pci_region *pci_mem;
	struct pci_region *pci_prefetch;
	struct pci_region *pci_io;
W
wdenk 已提交
325
	unsigned int sub_bus = PCI_BUS(dev);
W
wdenk 已提交
326
	unsigned short class;
W
wdenk 已提交
327
	int n;
W
wdenk 已提交
328

329 330 331 332
	pci_mem = hose->pci_mem;
	pci_prefetch = hose->pci_prefetch;
	pci_io = hose->pci_io;

W
wdenk 已提交
333 334
	pci_hose_read_config_word(hose, dev, PCI_CLASS_DEVICE, &class);

335
	switch (class) {
W
wdenk 已提交
336
	case PCI_CLASS_BRIDGE_PCI:
337 338
		debug("PCI Autoconfig: Found P2P bridge, device %d\n",
		      PCI_DEV(dev));
S
Simon Glass 已提交
339

340 341
		pciauto_setup_device(hose, dev, 2, pci_mem,
				     pci_prefetch, pci_io);
W
wdenk 已提交
342

W
wdenk 已提交
343
		/* Passing in current_busno allows for sibling P2P bridges */
S
Simon Glass 已提交
344
		hose->current_busno++;
W
wdenk 已提交
345
		pciauto_prescan_setup_bridge(hose, dev, hose->current_busno);
W
wdenk 已提交
346
		/*
W
wdenk 已提交
347
		 * need to figure out if this is a subordinate bridge on the bus
W
wdenk 已提交
348 349 350 351
		 * to be able to properly set the pri/sec/sub bridge registers.
		 */
		n = pci_hose_scan_bus(hose, hose->current_busno);

W
wdenk 已提交
352
		/* figure out the deepest we've gone for this leg */
353
		sub_bus = max((unsigned int)n, sub_bus);
W
wdenk 已提交
354
		pciauto_postscan_setup_bridge(hose, dev, sub_bus);
W
wdenk 已提交
355

W
wdenk 已提交
356
		sub_bus = hose->current_busno;
W
wdenk 已提交
357 358
		break;

W
wdenk 已提交
359
	case PCI_CLASS_BRIDGE_CARDBUS:
360 361 362 363
		/*
		 * just do a minimal setup of the bridge,
		 * let the OS take care of the rest
		 */
364 365
		pciauto_setup_device(hose, dev, 0, pci_mem,
				     pci_prefetch, pci_io);
W
wdenk 已提交
366

367 368
		debug("PCI Autoconfig: Found P2CardBus bridge, device %d\n",
		      PCI_DEV(dev));
W
wdenk 已提交
369 370 371 372

		hose->current_busno++;
		break;

373
#if defined(CONFIG_PCIAUTO_SKIP_HOST_BRIDGE)
374
	case PCI_CLASS_BRIDGE_OTHER:
375 376
		debug("PCI Autoconfig: Skipping bridge device %d\n",
		      PCI_DEV(dev));
377 378
		break;
#endif
379
#if defined(CONFIG_MPC834x) && !defined(CONFIG_VME8349)
380 381 382 383 384 385 386
	case PCI_CLASS_BRIDGE_OTHER:
		/*
		 * The host/PCI bridge 1 seems broken in 8349 - it presents
		 * itself as 'PCI_CLASS_BRIDGE_OTHER' and appears as an _agent_
		 * device claiming resources io/mem/irq.. we only allow for
		 * the PIMMR window to be allocated (BAR0 - 1MB size)
		 */
387
		debug("PCI Autoconfig: Broken bridge found, only minimal config\n");
388 389
		pciauto_setup_device(hose, dev, 0, hose->pci_mem,
			hose->pci_prefetch, hose->pci_io);
390 391
		break;
#endif
392 393

	case PCI_CLASS_PROCESSOR_POWERPC: /* an agent or end-point */
394
		debug("PCI AutoConfig: Found PowerPC device\n");
395

W
wdenk 已提交
396
	default:
397 398
		pciauto_setup_device(hose, dev, 6, pci_mem,
				     pci_prefetch, pci_io);
W
wdenk 已提交
399 400
		break;
	}
W
wdenk 已提交
401 402

	return sub_bus;
W
wdenk 已提交
403
}