M5253DEMO.h 7.5 KB
Newer Older
J
jason 已提交
1
/* Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
2 3
 * Hayden Fraser (Hayden.Fraser@freescale.com)
 *
4
 * SPDX-License-Identifier:	GPL-2.0+
5 6 7 8 9 10 11 12 13 14
 */

#ifndef _M5253DEMO_H
#define _M5253DEMO_H

#define CONFIG_M5253DEMO	/* define board type */

#define CONFIG_MCFTMR

#define CONFIG_MCFUART
15
#define CONFIG_SYS_UART_PORT		(0)
16 17 18 19 20 21 22 23 24 25
#define CONFIG_BAUDRATE		115200

#undef CONFIG_WATCHDOG		/* disable watchdog */

#define CONFIG_BOOTDELAY	5

/* Configuration for environment
 * Environment is embedded in u-boot in the second sector of the flash
 */
#ifdef CONFIG_MONITOR_IS_IN_RAM
26 27
#	define CONFIG_ENV_OFFSET		0x4000
#	define CONFIG_ENV_SECT_SIZE	0x1000
28
#	define CONFIG_ENV_IS_IN_FLASH	1
29
#else
30
#	define CONFIG_ENV_ADDR		(CONFIG_SYS_FLASH_BASE + 0x4000)
31
#	define CONFIG_ENV_SECT_SIZE	0x1000
32
#	define CONFIG_ENV_IS_IN_FLASH	1
33 34 35 36 37 38 39
#endif

/*
 * Command line configuration.
 */
#include <config_cmd_default.h>

40
#define CONFIG_CMD_CACHE
41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58
#define CONFIG_CMD_LOADB
#define CONFIG_CMD_LOADS
#define CONFIG_CMD_EXT2
#define CONFIG_CMD_FAT
#define CONFIG_CMD_IDE
#define CONFIG_CMD_MEMORY
#define CONFIG_CMD_MISC
#define CONFIG_CMD_PING

#ifdef CONFIG_CMD_IDE
/* ATA */
#	define CONFIG_DOS_PARTITION
#	define CONFIG_MAC_PARTITION
#	define CONFIG_IDE_RESET		1
#	define CONFIG_IDE_PREINIT	1
#	define CONFIG_ATAPI
#	undef CONFIG_LBA48

59 60
#	define CONFIG_SYS_IDE_MAXBUS		1
#	define CONFIG_SYS_IDE_MAXDEVICE	2
61

62 63
#	define CONFIG_SYS_ATA_BASE_ADDR	(CONFIG_SYS_MBAR2 + 0x800)
#	define CONFIG_SYS_ATA_IDE0_OFFSET	0
64

65 66 67 68
#	define CONFIG_SYS_ATA_DATA_OFFSET	0xA0	/* Offset for data I/O */
#	define CONFIG_SYS_ATA_REG_OFFSET	0xA0	/* Offset for normal register accesses */
#	define CONFIG_SYS_ATA_ALT_OFFSET	0xC0	/* Offset for alternate registers */
#	define CONFIG_SYS_ATA_STRIDE		4	/* Interval between registers */
69 70 71 72
#endif

#define CONFIG_DRIVER_DM9000
#ifdef CONFIG_DRIVER_DM9000
73
#	define CONFIG_DM9000_BASE	(CONFIG_SYS_CS1_BASE | 0x300)
74 75 76
#	define DM9000_IO		CONFIG_DM9000_BASE
#	define DM9000_DATA		(CONFIG_DM9000_BASE + 4)
#	undef CONFIG_DM9000_DEBUG
77
#	define CONFIG_DM9000_BYTE_SWAPPED
78 79 80 81 82

#	define CONFIG_OVERWRITE_ETHADDR_ONCE

#	define CONFIG_EXTRA_ENV_SETTINGS		\
		"netdev=eth0\0"				\
83
		"inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0"	\
84 85 86 87
		"loadaddr=10000\0"			\
		"u-boot=u-boot.bin\0"			\
		"load=tftp ${loadaddr) ${u-boot}\0"	\
		"upd=run load; run prog\0"		\
88 89
		"prog=prot off 0xff800000 0xff82ffff;"	\
		"era 0xff800000 0xff82ffff;"		\
90
		"cp.b ${loadaddr} 0xff800000 ${filesize};"	\
91 92 93 94 95 96
		"save\0"				\
		""
#endif

#define CONFIG_HOSTNAME		M5253DEMO

97
/* I2C */
98 99 100 101 102
#define CONFIG_SYS_I2C
#define CONFIG_SYS_I2C_FSL
#define CONFIG_SYS_FSL_I2C_SPEED	80000
#define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
#define CONFIG_SYS_FSL_I2C_OFFSET	0x00000280
103 104 105 106
#define CONFIG_SYS_IMMR		CONFIG_SYS_MBAR
#define CONFIG_SYS_I2C_PINMUX_REG	(*(u32 *) (CONFIG_SYS_MBAR+0x19C))
#define CONFIG_SYS_I2C_PINMUX_CLR	(0xFFFFE7FF)
#define CONFIG_SYS_I2C_PINMUX_SET	(0)
107

108
#define CONFIG_SYS_LONGHELP		/* undef to save memory */
109 110

#if defined(CONFIG_CMD_KGDB)
111
#	define CONFIG_SYS_CBSIZE		1024	/* Console I/O Buffer Size */
112
#else
113
#	define CONFIG_SYS_CBSIZE		256	/* Console I/O Buffer Size */
114
#endif
115 116 117
#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)	/* Print Buffer Size */
#define CONFIG_SYS_MAXARGS		16	/* max number of command args */
#define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
118

119
#define CONFIG_SYS_LOAD_ADDR		0x00100000
120

121 122
#define CONFIG_SYS_MEMTEST_START	0x400
#define CONFIG_SYS_MEMTEST_END		0x380000
123

124 125 126 127 128
#undef CONFIG_SYS_PLL_BYPASS		/* bypass PLL for test purpose */
#define CONFIG_SYS_FAST_CLK
#ifdef CONFIG_SYS_FAST_CLK
#	define CONFIG_SYS_PLLCR	0x1243E054
#	define CONFIG_SYS_CLK		140000000
129
#else
130 131
#	define CONFIG_SYS_PLLCR	0x135a4140
#	define CONFIG_SYS_CLK		70000000
132 133 134 135 136 137 138 139
#endif

/*
 * Low Level Configuration Settings
 * (address mappings, register initial values, etc.)
 * You should know what you are doing if you make changes here.
 */

140 141
#define CONFIG_SYS_MBAR		0x10000000	/* Register Base Addrs */
#define CONFIG_SYS_MBAR2		0x80000000	/* Module Base Addrs 2 */
142 143 144 145

/*
 * Definitions for initial stack pointer and data area (in DPRAM)
 */
146
#define CONFIG_SYS_INIT_RAM_ADDR	0x20000000
147
#define CONFIG_SYS_INIT_RAM_SIZE	0x10000	/* Size of used area in internal SRAM */
148
#define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
149
#define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
150 151 152 153

/*
 * Start addresses for the final memory configuration
 * (Set up by the startup code)
154
 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
155
 */
156 157
#define CONFIG_SYS_SDRAM_BASE		0x00000000
#define CONFIG_SYS_SDRAM_SIZE		16	/* SDRAM size in MB */
158 159

#ifdef CONFIG_MONITOR_IS_IN_RAM
160
#	define CONFIG_SYS_MONITOR_BASE	0x20000
161
#else
162
#	define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_FLASH_BASE + 0x400)
163 164
#endif

165 166 167
#define CONFIG_SYS_MONITOR_LEN		0x40000
#define CONFIG_SYS_MALLOC_LEN		(256 << 10)
#define CONFIG_SYS_BOOTPARAMS_LEN	(64*1024)
168 169 170 171 172 173

/*
 * For booting Linux, the board info and command line data
 * have to be in the first 8 MB of memory, since this is
 * the maximum mapped by the Linux kernel during initialization ??
 */
174
#define CONFIG_SYS_BOOTMAPSZ		(CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
175
#define CONFIG_SYS_BOOTM_LEN		(CONFIG_SYS_SDRAM_SIZE << 20)
176 177

/* FLASH organization */
178
#define CONFIG_SYS_FLASH_BASE		(CONFIG_SYS_CS0_BASE)
179 180 181
#define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks */
#define CONFIG_SYS_MAX_FLASH_SECT	2048	/* max number of sectors on one chip */
#define CONFIG_SYS_FLASH_ERASE_TOUT	1000
182 183 184 185

#define FLASH_SST6401B		0x200
#define SST_ID_xF6401B		0x236D236D

186 187
#undef CONFIG_SYS_FLASH_CFI
#ifdef CONFIG_SYS_FLASH_CFI
188 189 190 191 192
/*
 * Unable to use CFI driver, due to incompatible sector erase command by SST.
 * Amd/Atmel use 0x30 for sector erase, SST use 0x50.
 * 0x30 is block erase in SST
 */
193
#	define CONFIG_FLASH_CFI_DRIVER	1
194 195
#	define CONFIG_SYS_FLASH_SIZE		0x800000
#	define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
196 197
#	define CONFIG_FLASH_CFI_LEGACY
#else
198 199 200
#	define CONFIG_SYS_SST_SECT		2048
#	define CONFIG_SYS_SST_SECTSZ		0x1000
#	define CONFIG_SYS_FLASH_WRITE_TOUT	500
201 202 203
#endif

/* Cache Configuration */
204
#define CONFIG_SYS_CACHELINE_SIZE	16
205

206
#define ICACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
207
					 CONFIG_SYS_INIT_RAM_SIZE - 8)
208
#define DCACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
209
					 CONFIG_SYS_INIT_RAM_SIZE - 4)
210 211 212 213 214 215 216 217 218 219
#define CONFIG_SYS_ICACHE_INV		(CF_CACR_DCM)
#define CONFIG_SYS_CACHE_ACR0		(CONFIG_SYS_FLASH_BASE | \
					 CF_ADDRMASK(8) | \
					 CF_ACR_EN | CF_ACR_SM_ALL)
#define CONFIG_SYS_CACHE_ACR1		(CONFIG_SYS_SDRAM_BASE | \
					 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
					 CF_ACR_EN | CF_ACR_SM_ALL)
#define CONFIG_SYS_CACHE_ICACR		(CF_CACR_CENB | CF_CACR_CEIB | \
					 CF_CACR_DBWE)

220
/* Port configuration */
221
#define CONFIG_SYS_FECI2C		0xF0
222

223 224 225
#define CONFIG_SYS_CS0_BASE		0xFF800000
#define CONFIG_SYS_CS0_MASK		0x007F0021
#define CONFIG_SYS_CS0_CTRL		0x00001D80
226

227 228 229
#define CONFIG_SYS_CS1_BASE		0xE0000000
#define CONFIG_SYS_CS1_MASK		0x00000001
#define CONFIG_SYS_CS1_CTRL		0x00003DD8
230 231 232 233

/*-----------------------------------------------------------------------
 * Port configuration
 */
234 235 236 237 238 239 240
#define CONFIG_SYS_GPIO_FUNC		0x00000008	/* Set gpio pins: none */
#define CONFIG_SYS_GPIO1_FUNC		0x00df00f0	/* 36-39(SWITCH),48-52(FPGAs),54 */
#define CONFIG_SYS_GPIO_EN		0x00000008	/* Set gpio output enable */
#define CONFIG_SYS_GPIO1_EN		0x00c70000	/* Set gpio output enable */
#define CONFIG_SYS_GPIO_OUT		0x00000008	/* Set outputs to default state */
#define CONFIG_SYS_GPIO1_OUT		0x00c70000	/* Set outputs to default state */
#define CONFIG_SYS_GPIO1_LED		0x00400000	/* user led */
241 242

#endif				/* _M5253DEMO_H */