speed.c 3.1 KB
Newer Older
W
wdenk 已提交
1
/*
2
 * Copyright 2004 Freescale Semiconductor.
W
wdenk 已提交
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
 * (C) Copyright 2003 Motorola Inc.
 * Xianghua Xiao, (X.Xiao@motorola.com)
 *
 * (C) Copyright 2000
 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
 *
 * See file CREDITS for list of people who contributed to this
 * project.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License as
 * published by the Free Software Foundation; either version 2 of
 * the License, or (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
 * MA 02111-1307 USA
 */

#include <common.h>
#include <ppc_asm.tmpl>
#include <asm/processor.h>

32 33
DECLARE_GLOBAL_DATA_PTR;

W
wdenk 已提交
34 35 36 37
/* --------------------------------------------------------------- */

void get_sys_info (sys_info_t * sysInfo)
{
38
	volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR);
39
	uint plat_ratio,e500_ratio,half_freqSystemBus;
W
wdenk 已提交
40 41 42

	plat_ratio = (gur->porpllsr) & 0x0000003e;
	plat_ratio >>= 1;
43
	sysInfo->freqSystemBus = plat_ratio * CONFIG_SYS_CLK_FREQ;
W
wdenk 已提交
44 45
	e500_ratio = (gur->porpllsr) & 0x003f0000;
	e500_ratio >>= 16;
46 47 48 49 50

	/* Divide before multiply to avoid integer
	 * overflow for processor speeds above 2GHz */
	half_freqSystemBus = sysInfo->freqSystemBus/2;
	sysInfo->freqProcessor = e500_ratio*half_freqSystemBus;
K
Kumar Gala 已提交
51 52 53 54 55 56 57 58 59
	sysInfo->freqDDRBus = sysInfo->freqSystemBus;

#ifdef CONFIG_DDR_CLK_FREQ
	{
		u32 ddr_ratio = ((gur->porpllsr) & 0x00003e00) >> 9;
		if (ddr_ratio != 0x7)
			sysInfo->freqDDRBus = ddr_ratio * CONFIG_DDR_CLK_FREQ;
	}
#endif
W
wdenk 已提交
60 61
}

62

W
wdenk 已提交
63 64 65
int get_clocks (void)
{
	sys_info_t sys_info;
66
#if defined(CONFIG_CPM2)
67
	volatile ccsr_cpm_t *cpm = (ccsr_cpm_t *)CFG_MPC85xx_CPM_ADDR;
W
wdenk 已提交
68 69 70
	uint sccr, dfbrg;

	/* set VCO = 4 * BRG */
71 72
	cpm->im_cpm_intctl.sccr &= 0xfffffffc;
	sccr = cpm->im_cpm_intctl.sccr;
W
wdenk 已提交
73 74 75 76 77
	dfbrg = (sccr & SCCR_DFBRG_MSK) >> SCCR_DFBRG_SHIFT;
#endif
	get_sys_info (&sys_info);
	gd->cpu_clk = sys_info.freqProcessor;
	gd->bus_clk = sys_info.freqSystemBus;
78
#if defined(CONFIG_CPM2)
W
wdenk 已提交
79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104
	gd->vco_out = 2*sys_info.freqSystemBus;
	gd->cpm_clk = gd->vco_out / 2;
	gd->scc_clk = gd->vco_out / 4;
	gd->brg_clk = gd->vco_out / (1 << (2 * (dfbrg + 1)));
#endif

	if(gd->cpu_clk != 0) return (0);
	else return (1);
}


/********************************************
 * get_bus_freq
 * return system bus freq in Hz
 *********************************************/
ulong get_bus_freq (ulong dummy)
{
	ulong val;

	sys_info_t sys_info;

	get_sys_info (&sys_info);
	val = sys_info.freqSystemBus;

	return val;
}
K
Kumar Gala 已提交
105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120

/********************************************
 * get_ddr_freq
 * return ddr bus freq in Hz
 *********************************************/
ulong get_ddr_freq (ulong dummy)
{
	ulong val;

	sys_info_t sys_info;

	get_sys_info (&sys_info);
	val = sys_info.freqDDRBus;

	return val;
}