cpu.h 7.4 KB
Newer Older
M
Minkyu Kang 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * (C) Copyright 2010 Samsung Electronics
 * Minkyu Kang <mk7.kang@samsung.com>
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License as
 * published by the Free Software Foundation; either version 2 of
 * the License, or (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
 * MA 02111-1307 USA
 *
 */

22 23
#ifndef _EXYNOS4_CPU_H
#define _EXYNOS4_CPU_H
M
Minkyu Kang 已提交
24

25 26
#define DEVICE_NOT_AVAILABLE		0

27
#define EXYNOS_CPU_NAME			"Exynos"
28
#define EXYNOS4_ADDR_BASE		0x10000000
M
Minkyu Kang 已提交
29

30
/* EXYNOS4 Common*/
31 32
#define EXYNOS4_I2C_SPACING		0x10000

33 34
#define EXYNOS4_GPIO_PART3_BASE		0x03860000
#define EXYNOS4_PRO_ID			0x10000000
35
#define EXYNOS4_SYSREG_BASE		0x10010000
36 37 38 39 40
#define EXYNOS4_POWER_BASE		0x10020000
#define EXYNOS4_SWRESET			0x10020400
#define EXYNOS4_CLOCK_BASE		0x10030000
#define EXYNOS4_SYSTIMER_BASE		0x10050000
#define EXYNOS4_WATCHDOG_BASE		0x10060000
41
#define EXYNOS4_TZPC_BASE		0x10110000
42 43 44 45 46 47
#define EXYNOS4_MIU_BASE		0x10600000
#define EXYNOS4_DMC0_BASE		0x10400000
#define EXYNOS4_DMC1_BASE		0x10410000
#define EXYNOS4_GPIO_PART2_BASE		0x11000000
#define EXYNOS4_GPIO_PART1_BASE		0x11400000
#define EXYNOS4_FIMD_BASE		0x11C00000
48
#define EXYNOS4_MIPI_DSIM_BASE		0x11C80000
49 50 51
#define EXYNOS4_USBOTG_BASE		0x12480000
#define EXYNOS4_MMC_BASE		0x12510000
#define EXYNOS4_SROMC_BASE		0x12570000
52
#define EXYNOS4_USB_HOST_EHCI_BASE	0x12580000
53 54
#define EXYNOS4_USBPHY_BASE		0x125B0000
#define EXYNOS4_UART_BASE		0x13800000
55
#define EXYNOS4_I2C_BASE		0x13860000
56
#define EXYNOS4_ADC_BASE		0x13910000
H
Hatim RV 已提交
57
#define EXYNOS4_SPI_BASE		0x13920000
58 59
#define EXYNOS4_PWMTIMER_BASE		0x139D0000
#define EXYNOS4_MODEM_BASE		0x13A00000
60
#define EXYNOS4_USBPHY_CONTROL		0x10020704
R
Rajeshwari Shinde 已提交
61
#define EXYNOS4_I2S_BASE		0xE2100000
62 63

#define EXYNOS4_GPIO_PART4_BASE		DEVICE_NOT_AVAILABLE
64
#define EXYNOS4_DP_BASE			DEVICE_NOT_AVAILABLE
H
Hatim RV 已提交
65
#define EXYNOS4_SPI_ISP_BASE		DEVICE_NOT_AVAILABLE
66
#define EXYNOS4_ACE_SFR_BASE		DEVICE_NOT_AVAILABLE
67

68 69 70 71 72 73 74 75 76 77
/* EXYNOS4X12 */
#define EXYNOS4X12_GPIO_PART3_BASE	0x03860000
#define EXYNOS4X12_PRO_ID		0x10000000
#define EXYNOS4X12_SYSREG_BASE		0x10010000
#define EXYNOS4X12_POWER_BASE		0x10020000
#define EXYNOS4X12_SWRESET		0x10020400
#define EXYNOS4X12_USBPHY_CONTROL	0x10020704
#define EXYNOS4X12_CLOCK_BASE		0x10030000
#define EXYNOS4X12_SYSTIMER_BASE	0x10050000
#define EXYNOS4X12_WATCHDOG_BASE	0x10060000
78
#define EXYNOS4X12_TZPC_BASE		0x10110000
79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97
#define EXYNOS4X12_DMC0_BASE		0x10600000
#define EXYNOS4X12_DMC1_BASE		0x10610000
#define EXYNOS4X12_GPIO_PART4_BASE	0x106E0000
#define EXYNOS4X12_GPIO_PART2_BASE	0x11000000
#define EXYNOS4X12_GPIO_PART1_BASE	0x11400000
#define EXYNOS4X12_FIMD_BASE		0x11C00000
#define EXYNOS4X12_MIPI_DSIM_BASE	0x11C80000
#define EXYNOS4X12_USBOTG_BASE		0x12480000
#define EXYNOS4X12_MMC_BASE		0x12510000
#define EXYNOS4X12_SROMC_BASE		0x12570000
#define EXYNOS4X12_USB_HOST_EHCI_BASE	0x12580000
#define EXYNOS4X12_USBPHY_BASE		0x125B0000
#define EXYNOS4X12_UART_BASE		0x13800000
#define EXYNOS4X12_I2C_BASE		0x13860000
#define EXYNOS4X12_PWMTIMER_BASE	0x139D0000

#define EXYNOS4X12_ADC_BASE		DEVICE_NOT_AVAILABLE
#define EXYNOS4X12_DP_BASE		DEVICE_NOT_AVAILABLE
#define EXYNOS4X12_MODEM_BASE		DEVICE_NOT_AVAILABLE
98 99 100
#define EXYNOS4X12_I2S_BASE		DEVICE_NOT_AVAILABLE
#define EXYNOS4X12_SPI_BASE		DEVICE_NOT_AVAILABLE
#define EXYNOS4X12_SPI_ISP_BASE		DEVICE_NOT_AVAILABLE
101
#define EXYNOS4X12_ACE_SFR_BASE		DEVICE_NOT_AVAILABLE
102 103

/* EXYNOS5 Common*/
104 105
#define EXYNOS5_I2C_SPACING		0x10000

106 107 108 109 110 111
#define EXYNOS5_GPIO_PART4_BASE		0x03860000
#define EXYNOS5_PRO_ID			0x10000000
#define EXYNOS5_CLOCK_BASE		0x10010000
#define EXYNOS5_POWER_BASE		0x10040000
#define EXYNOS5_SWRESET			0x10040400
#define EXYNOS5_SYSREG_BASE		0x10050000
112
#define EXYNOS5_TZPC_BASE		0x10100000
113
#define EXYNOS5_WATCHDOG_BASE		0x101D0000
114
#define EXYNOS5_ACE_SFR_BASE            0x10830000
115 116 117 118 119
#define EXYNOS5_DMC_PHY0_BASE		0x10C00000
#define EXYNOS5_DMC_PHY1_BASE		0x10C10000
#define EXYNOS5_GPIO_PART3_BASE		0x10D10000
#define EXYNOS5_DMC_CTRL_BASE		0x10DD0000
#define EXYNOS5_GPIO_PART1_BASE		0x11400000
120
#define EXYNOS5_MIPI_DSIM_BASE		0x11D00000
121
#define EXYNOS5_USB_HOST_EHCI_BASE	0x12110000
122 123
#define EXYNOS5_USBPHY_BASE		0x12130000
#define EXYNOS5_USBOTG_BASE		0x12140000
124 125 126
#define EXYNOS5_MMC_BASE		0x12200000
#define EXYNOS5_SROMC_BASE		0x12250000
#define EXYNOS5_UART_BASE		0x12C00000
127
#define EXYNOS5_I2C_BASE		0x12C60000
H
Hatim RV 已提交
128
#define EXYNOS5_SPI_BASE		0x12D20000
R
Rajeshwari Shinde 已提交
129
#define EXYNOS5_I2S_BASE		0x12D60000
130
#define EXYNOS5_PWMTIMER_BASE		0x12DD0000
H
Hatim RV 已提交
131
#define EXYNOS5_SPI_ISP_BASE		0x131A0000
132 133
#define EXYNOS5_GPIO_PART2_BASE		0x13400000
#define EXYNOS5_FIMD_BASE		0x14400000
134
#define EXYNOS5_DP_BASE			0x145B0000
135 136 137

#define EXYNOS5_ADC_BASE		DEVICE_NOT_AVAILABLE
#define EXYNOS5_MODEM_BASE		DEVICE_NOT_AVAILABLE
M
Minkyu Kang 已提交
138 139 140 141 142

#ifndef __ASSEMBLY__
#include <asm/io.h>
/* CPU detection macros */
extern unsigned int s5p_cpu_id;
M
Minkyu Kang 已提交
143 144 145 146 147 148
extern unsigned int s5p_cpu_rev;

static inline int s5p_get_cpu_rev(void)
{
	return s5p_cpu_rev;
}
M
Minkyu Kang 已提交
149 150 151

static inline void s5p_set_cpu_id(void)
{
152 153 154 155 156 157
	unsigned int pro_id = (readl(EXYNOS4_PRO_ID) & 0x00FFF000) >> 12;

	switch (pro_id) {
	case 0x200:
		/* Exynos4210 EVT0 */
		s5p_cpu_id = 0x4210;
M
Minkyu Kang 已提交
158
		s5p_cpu_rev = 0;
159 160 161 162 163 164 165 166 167 168 169 170 171
		break;
	case 0x210:
		/* Exynos4210 EVT1 */
		s5p_cpu_id = 0x4210;
		break;
	case 0x412:
		/* Exynos4412 */
		s5p_cpu_id = 0x4412;
		break;
	case 0x520:
		/* Exynos5250 */
		s5p_cpu_id = 0x5250;
		break;
M
Minkyu Kang 已提交
172
	}
M
Minkyu Kang 已提交
173 174
}

175 176 177 178 179
static inline char *s5p_get_cpu_name(void)
{
	return EXYNOS_CPU_NAME;
}

M
Minkyu Kang 已提交
180 181 182
#define IS_SAMSUNG_TYPE(type, id)			\
static inline int cpu_is_##type(void)			\
{							\
183
	return (s5p_cpu_id >> 12) == id;		\
M
Minkyu Kang 已提交
184 185
}

186 187
IS_SAMSUNG_TYPE(exynos4, 0x4)
IS_SAMSUNG_TYPE(exynos5, 0x5)
M
Minkyu Kang 已提交
188

189 190 191 192 193 194 195
#define IS_EXYNOS_TYPE(type, id)			\
static inline int proid_is_##type(void)			\
{							\
	return s5p_cpu_id == id;			\
}

IS_EXYNOS_TYPE(exynos4210, 0x4210)
196
IS_EXYNOS_TYPE(exynos4412, 0x4412)
197 198
IS_EXYNOS_TYPE(exynos5250, 0x5250)

M
Minkyu Kang 已提交
199 200 201
#define SAMSUNG_BASE(device, base)				\
static inline unsigned int samsung_get_base_##device(void)	\
{								\
202 203 204
	if (cpu_is_exynos4()) {					\
		if (proid_is_exynos4412())			\
			return EXYNOS4X12_##base;		\
205
		return EXYNOS4_##base;				\
206
	} else if (cpu_is_exynos5()) {				\
207
		return EXYNOS5_##base;				\
208 209
	}							\
	return 0;						\
M
Minkyu Kang 已提交
210 211 212 213
}

SAMSUNG_BASE(adc, ADC_BASE)
SAMSUNG_BASE(clock, CLOCK_BASE)
214
SAMSUNG_BASE(ace_sfr, ACE_SFR_BASE)
215
SAMSUNG_BASE(dp, DP_BASE)
216
SAMSUNG_BASE(sysreg, SYSREG_BASE)
M
Minkyu Kang 已提交
217
SAMSUNG_BASE(fimd, FIMD_BASE)
218
SAMSUNG_BASE(i2c, I2C_BASE)
R
Rajeshwari Shinde 已提交
219
SAMSUNG_BASE(i2s, I2S_BASE)
220
SAMSUNG_BASE(mipi_dsim, MIPI_DSIM_BASE)
M
Minkyu Kang 已提交
221 222 223
SAMSUNG_BASE(gpio_part1, GPIO_PART1_BASE)
SAMSUNG_BASE(gpio_part2, GPIO_PART2_BASE)
SAMSUNG_BASE(gpio_part3, GPIO_PART3_BASE)
224
SAMSUNG_BASE(gpio_part4, GPIO_PART4_BASE)
M
Minkyu Kang 已提交
225 226 227 228 229 230 231 232
SAMSUNG_BASE(pro_id, PRO_ID)
SAMSUNG_BASE(mmc, MMC_BASE)
SAMSUNG_BASE(modem, MODEM_BASE)
SAMSUNG_BASE(sromc, SROMC_BASE)
SAMSUNG_BASE(swreset, SWRESET)
SAMSUNG_BASE(timer, PWMTIMER_BASE)
SAMSUNG_BASE(uart, UART_BASE)
SAMSUNG_BASE(usb_phy, USBPHY_BASE)
233
SAMSUNG_BASE(usb_ehci, USB_HOST_EHCI_BASE)
M
Minkyu Kang 已提交
234 235
SAMSUNG_BASE(usb_otg, USBOTG_BASE)
SAMSUNG_BASE(watchdog, WATCHDOG_BASE)
236
SAMSUNG_BASE(power, POWER_BASE)
H
Hatim RV 已提交
237 238
SAMSUNG_BASE(spi, SPI_BASE)
SAMSUNG_BASE(spi_isp, SPI_ISP_BASE)
239
SAMSUNG_BASE(tzpc, TZPC_BASE)
M
Minkyu Kang 已提交
240 241
#endif

242
#endif	/* _EXYNOS4_CPU_H */