evm.c 4.7 KB
Newer Older
1 2 3 4 5 6
/*
 * (C) Copyright 2010
 * Texas Instruments Incorporated, <www.ti.com>
 * Aneesh V       <aneesh@ti.com>
 * Steve Sakoman  <steve@sakoman.com>
 *
7
 * SPDX-License-Identifier:	GPL-2.0+
8 9
 */
#include <common.h>
N
Nishanth Menon 已提交
10
#include <palmas.h>
11 12
#include <asm/arch/sys_proto.h>
#include <asm/arch/mmc_host_def.h>
13
#include <tca642x.h>
14 15 16

#include "mux_data.h"

17
#if defined(CONFIG_USB_EHCI) || defined(CONFIG_USB_XHCI_OMAP)
18
#include <sata.h>
19
#include <usb.h>
20
#include <asm/gpio.h>
21 22 23
#include <asm/arch/clock.h>
#include <asm/arch/ehci.h>
#include <asm/ehci-omap.h>
R
Roger Quadros 已提交
24
#include <asm/arch/sata.h>
25 26 27 28

#define DIE_ID_REG_BASE     (OMAP54XX_L4_CORE_BASE + 0x2000)
#define DIE_ID_REG_OFFSET	0x200

29 30
#endif

31 32 33
DECLARE_GLOBAL_DATA_PTR;

const struct omap_sysinfo sysinfo = {
34
	"Board: OMAP5432 uEVM\n"
35 36
};

37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55
/**
 * @brief tca642x_init - uEVM default values for the GPIO expander
 * input reg, output reg, polarity reg, configuration reg
 */
struct tca642x_bank_info tca642x_init[] = {
	{ .input_reg = 0x00,
	  .output_reg = 0x04,
	  .polarity_reg = 0x00,
	  .configuration_reg = 0x80 },
	{ .input_reg = 0x00,
	  .output_reg = 0x00,
	  .polarity_reg = 0x00,
	  .configuration_reg = 0xff },
	{ .input_reg = 0x00,
	  .output_reg = 0x00,
	  .polarity_reg = 0x00,
	  .configuration_reg = 0x40 },
};

56 57 58 59 60 61 62 63 64 65 66
/**
 * @brief board_init
 *
 * @return 0
 */
int board_init(void)
{
	gpmc_init();
	gd->bd->bi_arch_number = MACH_TYPE_OMAP5_SEVM;
	gd->bd->bi_boot_params = (0x80000000 + 0x100); /* boot param addr */

67 68
	tca642x_set_inital_state(CONFIG_SYS_I2C_TCA642X_ADDR, tca642x_init);

69 70 71
	return 0;
}

R
Roger Quadros 已提交
72 73
int board_late_init(void)
{
74
	init_sata(0);
R
Roger Quadros 已提交
75 76 77
	return 0;
}

78 79 80 81 82
int board_eth_init(bd_t *bis)
{
	return 0;
}

83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111
#if defined(CONFIG_USB_EHCI) || defined(CONFIG_USB_XHCI_OMAP)
static void enable_host_clocks(void)
{
	int auxclk;
	int hs_clk_ctrl_val = (OPTFCLKEN_HSIC60M_P3_CLK |
				OPTFCLKEN_HSIC480M_P3_CLK |
				OPTFCLKEN_HSIC60M_P2_CLK |
				OPTFCLKEN_HSIC480M_P2_CLK |
				OPTFCLKEN_UTMI_P3_CLK | OPTFCLKEN_UTMI_P2_CLK);

	/* Enable port 2 and 3 clocks*/
	setbits_le32((*prcm)->cm_l3init_hsusbhost_clkctrl, hs_clk_ctrl_val);

	/* Enable port 2 and 3 usb host ports tll clocks*/
	setbits_le32((*prcm)->cm_l3init_hsusbtll_clkctrl,
			(OPTFCLKEN_USB_CH1_CLK_ENABLE | OPTFCLKEN_USB_CH2_CLK_ENABLE));
#ifdef CONFIG_USB_XHCI_OMAP
	/* Enable the USB OTG Super speed clocks */
	setbits_le32((*prcm)->cm_l3init_usb_otg_ss_clkctrl,
			(OPTFCLKEN_REFCLK960M | OTG_SS_CLKCTRL_MODULEMODE_HW));
#endif

	auxclk = readl((*prcm)->scrm_auxclk1);
	/* Request auxilary clock */
	auxclk |= AUXCLK_ENABLE_MASK;
	writel(auxclk, (*prcm)->scrm_auxclk1);
}
#endif

112 113 114 115 116 117 118 119 120
/**
 * @brief misc_init_r - Configure EVM board specific configurations
 * such as power configurations, ethernet initialization as phase2 of
 * boot sequence
 *
 * @return 0
 */
int misc_init_r(void)
{
121
	int reg;
122
	u32 id[4];
123

N
Nishanth Menon 已提交
124
#ifdef CONFIG_PALMAS_POWER
125
	palmas_init_settings();
126
#endif
127

128 129 130 131 132 133 134
	reg = DIE_ID_REG_BASE + DIE_ID_REG_OFFSET;

	id[0] = readl(reg);
	id[1] = readl(reg + 0x8);
	id[2] = readl(reg + 0xC);
	id[3] = readl(reg + 0x10);
	usb_fake_mac_from_die_id(id);
135

136 137 138 139 140
	return 0;
}

void set_muxconf_regs_essential(void)
{
L
Lokesh Vutla 已提交
141 142
	do_set_mux((*ctrl)->control_padconf_core_base,
		   core_padconf_array_essential,
143 144 145
		   sizeof(core_padconf_array_essential) /
		   sizeof(struct pad_conf_entry));

L
Lokesh Vutla 已提交
146 147
	do_set_mux((*ctrl)->control_padconf_wkup_base,
		   wkup_padconf_array_essential,
148 149 150 151 152 153 154
		   sizeof(wkup_padconf_array_essential) /
		   sizeof(struct pad_conf_entry));
}

#if !defined(CONFIG_SPL_BUILD) && defined(CONFIG_GENERIC_MMC)
int board_mmc_init(bd_t *bis)
{
155 156
	omap_mmc_init(0, 0, 0, -1, -1);
	omap_mmc_init(1, 0, 0, -1, -1);
157 158 159
	return 0;
}
#endif
160 161 162 163 164 165 166 167

#ifdef CONFIG_USB_EHCI
static struct omap_usbhs_board_data usbhs_bdata = {
	.port_mode[0] = OMAP_USBHS_PORT_MODE_UNUSED,
	.port_mode[1] = OMAP_EHCI_PORT_MODE_HSIC,
	.port_mode[2] = OMAP_EHCI_PORT_MODE_HSIC,
};

168 169
int ehci_hcd_init(int index, enum usb_init_type init,
		struct ehci_hccr **hccr, struct ehci_hcor **hcor)
170 171 172 173 174
{
	int ret;

	enable_host_clocks();

175
	ret = omap_ehci_hcd_init(index, &usbhs_bdata, hccr, hcor);
176 177 178 179 180 181 182 183 184 185 186 187 188 189 190
	if (ret < 0) {
		puts("Failed to initialize ehci\n");
		return ret;
	}

	return 0;
}

int ehci_hcd_stop(void)
{
	int ret;

	ret = omap_ehci_hcd_stop();
	return ret;
}
191 192 193 194 195 196 197 198 199 200

void usb_hub_reset_devices(int port)
{
	/* The LAN9730 needs to be reset after the port power has been set. */
	if (port == 3) {
		gpio_direction_output(CONFIG_OMAP_EHCI_PHY3_RESET_GPIO, 0);
		udelay(10);
		gpio_direction_output(CONFIG_OMAP_EHCI_PHY3_RESET_GPIO, 1);
	}
}
201
#endif
202 203 204 205 206 207 208 209

#ifdef CONFIG_USB_XHCI_OMAP
/**
 * @brief board_usb_init - Configure EVM board specific configurations
 * for the LDO's and clocks for the USB blocks.
 *
 * @return 0
 */
210
int board_usb_init(int index, enum usb_init_type init)
211 212 213 214 215 216 217 218 219 220 221
{
	int ret;
#ifdef CONFIG_PALMAS_USB_SS_PWR
	ret = palmas_enable_ss_ldo();
#endif

	enable_host_clocks();

	return 0;
}
#endif