cache_v8.c 19.3 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0+
D
David Feng 已提交
2 3 4 5
/*
 * (C) Copyright 2013
 * David Feng <fenghua@phytium.com.cn>
 *
6 7
 * (C) Copyright 2016
 * Alexander Graf <agraf@suse.de>
D
David Feng 已提交
8 9 10
 */

#include <common.h>
11
#include <cpu_func.h>
12
#include <hang.h>
13
#include <log.h>
14
#include <asm/cache.h>
15
#include <asm/global_data.h>
D
David Feng 已提交
16 17
#include <asm/system.h>
#include <asm/armv8/mmu.h>
18
#include <asm/armv8/mpu.h>
D
David Feng 已提交
19 20 21

DECLARE_GLOBAL_DATA_PTR;

22
#if !CONFIG_IS_ENABLED(SYS_DCACHE_OFF)
23

24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41
/*
 *  With 4k page granule, a virtual address is split into 4 lookup parts
 *  spanning 9 bits each:
 *
 *    _______________________________________________
 *   |       |       |       |       |       |       |
 *   |   0   |  Lv0  |  Lv1  |  Lv2  |  Lv3  |  off  |
 *   |_______|_______|_______|_______|_______|_______|
 *     63-48   47-39   38-30   29-21   20-12   11-00
 *
 *             mask        page size
 *
 *    Lv0: FF8000000000       --
 *    Lv1:   7FC0000000       1G
 *    Lv2:     3FE00000       2M
 *    Lv3:       1FF000       4K
 *    off:          FFF
 */
42

Y
York Sun 已提交
43
u64 get_tcr(int el, u64 *pips, u64 *pva_bits)
44 45 46 47 48 49 50
{
	u64 max_addr = 0;
	u64 ips, va_bits;
	u64 tcr;
	int i;

	/* Find the largest address we need to support */
51
	for (i = 0; mem_map[i].size || mem_map[i].attrs; i++)
52
		max_addr = max(max_addr, mem_map[i].virt + mem_map[i].size);
53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75

	/* Calculate the maximum physical (and thus virtual) address */
	if (max_addr > (1ULL << 44)) {
		ips = 5;
		va_bits = 48;
	} else  if (max_addr > (1ULL << 42)) {
		ips = 4;
		va_bits = 44;
	} else  if (max_addr > (1ULL << 40)) {
		ips = 3;
		va_bits = 42;
	} else  if (max_addr > (1ULL << 36)) {
		ips = 2;
		va_bits = 40;
	} else  if (max_addr > (1ULL << 32)) {
		ips = 1;
		va_bits = 36;
	} else {
		ips = 0;
		va_bits = 32;
	}

	if (el == 1) {
76
		tcr = TCR_EL1_RSVD | (ips << 32) | TCR_EPD1_DISABLE;
77 78 79 80 81 82 83
	} else if (el == 2) {
		tcr = TCR_EL2_RSVD | (ips << 16);
	} else {
		tcr = TCR_EL3_RSVD | (ips << 16);
	}

	/* PTWs cacheable, inner/outer WBWA and inner shareable */
84 85
	tcr |= TCR_TG0_4K | TCR_SHARED_INNER | TCR_ORGN_WBWA | TCR_IRGN_WBWA;
	tcr |= TCR_T0SZ(va_bits);
86 87 88 89 90 91 92 93 94

	if (pips)
		*pips = ips;
	if (pva_bits)
		*pva_bits = va_bits;

	return tcr;
}

95 96 97 98 99 100 101 102 103 104 105 106 107 108 109
#define MAX_PTE_ENTRIES 512

static int pte_type(u64 *pte)
{
	return *pte & PTE_TYPE_MASK;
}

/* Returns the LSB number for a PTE on level <level> */
static int level2shift(int level)
{
	/* Page is 12 bits wide, every level translates 9 bits */
	return (12 + 9 * (3 - level));
}

static u64 *find_pte(u64 addr, int level)
110
{
111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174
	int start_level = 0;
	u64 *pte;
	u64 idx;
	u64 va_bits;
	int i;

	debug("addr=%llx level=%d\n", addr, level);

	get_tcr(0, NULL, &va_bits);
	if (va_bits < 39)
		start_level = 1;

	if (level < start_level)
		return NULL;

	/* Walk through all page table levels to find our PTE */
	pte = (u64*)gd->arch.tlb_addr;
	for (i = start_level; i < 4; i++) {
		idx = (addr >> level2shift(i)) & 0x1FF;
		pte += idx;
		debug("idx=%llx PTE %p at level %d: %llx\n", idx, pte, i, *pte);

		/* Found it */
		if (i == level)
			return pte;
		/* PTE is no table (either invalid or block), can't traverse */
		if (pte_type(pte) != PTE_TYPE_TABLE)
			return NULL;
		/* Off to the next level */
		pte = (u64*)(*pte & 0x0000fffffffff000ULL);
	}

	/* Should never reach here */
	return NULL;
}

/* Returns and creates a new full table (512 entries) */
static u64 *create_table(void)
{
	u64 *new_table = (u64*)gd->arch.tlb_fillptr;
	u64 pt_len = MAX_PTE_ENTRIES * sizeof(u64);

	/* Allocate MAX_PTE_ENTRIES pte entries */
	gd->arch.tlb_fillptr += pt_len;

	if (gd->arch.tlb_fillptr - gd->arch.tlb_addr > gd->arch.tlb_size)
		panic("Insufficient RAM for page table: 0x%lx > 0x%lx. "
		      "Please increase the size in get_page_table_size()",
			gd->arch.tlb_fillptr - gd->arch.tlb_addr,
			gd->arch.tlb_size);

	/* Mark all entries as invalid */
	memset(new_table, 0, pt_len);

	return new_table;
}

static void set_pte_table(u64 *pte, u64 *table)
{
	/* Point *pte to the new table */
	debug("Setting %p to addr=%p\n", pte, table);
	*pte = PTE_TYPE_TABLE | (ulong)table;
}

Y
York Sun 已提交
175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205
/* Splits a block PTE into table with subpages spanning the old block */
static void split_block(u64 *pte, int level)
{
	u64 old_pte = *pte;
	u64 *new_table;
	u64 i = 0;
	/* level describes the parent level, we need the child ones */
	int levelshift = level2shift(level + 1);

	if (pte_type(pte) != PTE_TYPE_BLOCK)
		panic("PTE %p (%llx) is not a block. Some driver code wants to "
		      "modify dcache settings for an range not covered in "
		      "mem_map.", pte, old_pte);

	new_table = create_table();
	debug("Splitting pte %p (%llx) into %p\n", pte, old_pte, new_table);

	for (i = 0; i < MAX_PTE_ENTRIES; i++) {
		new_table[i] = old_pte | (i << levelshift);

		/* Level 3 block PTEs have the table type */
		if ((level + 1) == 3)
			new_table[i] |= PTE_TYPE_TABLE;

		debug("Setting new_table[%lld] = %llx\n", i, new_table[i]);
	}

	/* Set the new table into effect */
	set_pte_table(pte, new_table);
}

206 207 208 209
/* Add one mm_region map entry to the page tables */
static void add_map(struct mm_region *map)
{
	u64 *pte;
210 211
	u64 virt = map->virt;
	u64 phys = map->phys;
212 213 214 215 216 217 218
	u64 size = map->size;
	u64 attrs = map->attrs | PTE_TYPE_BLOCK | PTE_BLOCK_AF;
	u64 blocksize;
	int level;
	u64 *new_table;

	while (size) {
219
		pte = find_pte(virt, 0);
220
		if (pte && (pte_type(pte) == PTE_TYPE_FAULT)) {
221
			debug("Creating table for virt 0x%llx\n", virt);
222 223 224 225 226
			new_table = create_table();
			set_pte_table(pte, new_table);
		}

		for (level = 1; level < 4; level++) {
227
			pte = find_pte(virt, level);
Y
York Sun 已提交
228 229
			if (!pte)
				panic("pte not found\n");
230

231
			blocksize = 1ULL << level2shift(level);
232 233 234
			debug("Checking if pte fits for virt=%llx size=%llx blocksize=%llx\n",
			      virt, size, blocksize);
			if (size >= blocksize && !(virt & (blocksize - 1))) {
235
				/* Page fits, create block PTE */
236 237
				debug("Setting PTE %p to block virt=%llx\n",
				      pte, virt);
P
Peng Fan 已提交
238 239 240 241
				if (level == 3)
					*pte = phys | attrs | PTE_TYPE_PAGE;
				else
					*pte = phys | attrs;
242 243
				virt += blocksize;
				phys += blocksize;
244 245
				size -= blocksize;
				break;
Y
York Sun 已提交
246
			} else if (pte_type(pte) == PTE_TYPE_FAULT) {
247
				/* Page doesn't fit, create subpages */
248 249
				debug("Creating subtable for virt 0x%llx blksize=%llx\n",
				      virt, blocksize);
250 251
				new_table = create_table();
				set_pte_table(pte, new_table);
Y
York Sun 已提交
252
			} else if (pte_type(pte) == PTE_TYPE_BLOCK) {
253 254
				debug("Split block into subtable for virt 0x%llx blksize=0x%llx\n",
				      virt, blocksize);
Y
York Sun 已提交
255
				split_block(pte, level);
256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282
			}
		}
	}
}

enum pte_type {
	PTE_INVAL,
	PTE_BLOCK,
	PTE_LEVEL,
};

/*
 * This is a recursively called function to count the number of
 * page tables we need to cover a particular PTE range. If you
 * call this with level = -1 you basically get the full 48 bit
 * coverage.
 */
static int count_required_pts(u64 addr, int level, u64 maxaddr)
{
	int levelshift = level2shift(level);
	u64 levelsize = 1ULL << levelshift;
	u64 levelmask = levelsize - 1;
	u64 levelend = addr + levelsize;
	int r = 0;
	int i;
	enum pte_type pte_type = PTE_INVAL;

283
	for (i = 0; mem_map[i].size || mem_map[i].attrs; i++) {
284
		struct mm_region *map = &mem_map[i];
285
		u64 start = map->virt;
286 287 288 289 290 291 292 293 294 295 296
		u64 end = start + map->size;

		/* Check if the PTE would overlap with the map */
		if (max(addr, start) <= min(levelend, end)) {
			start = max(addr, start);
			end = min(levelend, end);

			/* We need a sub-pt for this level */
			if ((start & levelmask) || (end & levelmask)) {
				pte_type = PTE_LEVEL;
				break;
297 298
			}

299 300 301 302 303 304 305 306
			/* Lv0 can not do block PTEs, so do levels here too */
			if (level <= 0) {
				pte_type = PTE_LEVEL;
				break;
			}

			/* PTE is active, but fits into a block */
			pte_type = PTE_BLOCK;
307 308
		}
	}
309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339

	/*
	 * Block PTEs at this level are already covered by the parent page
	 * table, so we only need to count sub page tables.
	 */
	if (pte_type == PTE_LEVEL) {
		int sublevel = level + 1;
		u64 sublevelsize = 1ULL << level2shift(sublevel);

		/* Account for the new sub page table ... */
		r = 1;

		/* ... and for all child page tables that one might have */
		for (i = 0; i < MAX_PTE_ENTRIES; i++) {
			r += count_required_pts(addr, sublevel, maxaddr);
			addr += sublevelsize;

			if (addr >= maxaddr) {
				/*
				 * We reached the end of address space, no need
				 * to look any further.
				 */
				break;
			}
		}
	}

	return r;
}

/* Returns the estimated required size of all page tables */
A
Alexander Graf 已提交
340
__weak u64 get_page_table_size(void)
341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368
{
	u64 one_pt = MAX_PTE_ENTRIES * sizeof(u64);
	u64 size = 0;
	u64 va_bits;
	int start_level = 0;

	get_tcr(0, NULL, &va_bits);
	if (va_bits < 39)
		start_level = 1;

	/* Account for all page tables we would need to cover our memory map */
	size = one_pt * count_required_pts(0, start_level - 1, 1ULL << va_bits);

	/*
	 * We need to duplicate our page table once to have an emergency pt to
	 * resort to when splitting page tables later on
	 */
	size *= 2;

	/*
	 * We may need to split page tables later on if dcache settings change,
	 * so reserve up to 4 (random pick) page tables for that.
	 */
	size += one_pt * 4;

	return size;
}

369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448
static void mpu_clear_regions(void)
{
	int i;

	for (i = 0; mpu_mem_map[i].end || mpu_mem_map[i].attrs; i++) {
		setup_el2_mpu_region(i, 0, 0);
	}
}

static struct mpu_region default_mpu_mem_map[] = {{0,}};
__weak struct mpu_region *mpu_mem_map = default_mpu_mem_map;

static void mpu_setup(void)
{
	int i;

	if (current_el() != 2) {
		panic("MPU configuration is only supported at EL2");
	}

	set_sctlr(get_sctlr() & ~(CR_M | CR_WXN));

	asm volatile("msr MAIR_EL2, %0" : : "r" MEMORY_ATTRIBUTES);

	for (i = 0; mpu_mem_map[i].end || mpu_mem_map[i].attrs; i++) {
		setup_el2_mpu_region(i,
			PRBAR_ADDRESS(mpu_mem_map[i].start)
				| PRBAR_OUTER_SH | PRBAR_AP_RW_ANY,
			PRLAR_ADDRESS(mpu_mem_map[i].end)
				| mpu_mem_map[i].attrs | PRLAR_EN_BIT
			);
	}

	set_sctlr(get_sctlr() | CR_M);
}

static bool el_has_mmu(void)
{
	uint64_t id_aa64mmfr0;
	asm volatile("mrs %0, id_aa64mmfr0_el1"
			: "=r" (id_aa64mmfr0) : : "cc");
	uint64_t msa = id_aa64mmfr0 & ID_AA64MMFR0_EL1_MSA_MASK;
	uint64_t msa_frac = id_aa64mmfr0 & ID_AA64MMFR0_EL1_MSA_FRAC_MASK;

	switch (msa) {
		case ID_AA64MMFR0_EL1_MSA_VMSA:
			/*
			 * VMSA supported in all translation regimes.
			 * No support for PMSA.
			 */
			return true;
		case ID_AA64MMFR0_EL1_MSA_USE_FRAC:
			/* See MSA_frac for the supported MSAs. */
			switch (msa_frac) {
				case ID_AA64MMFR0_EL1_MSA_FRAC_NO_PMSA:
					/*
					 * PMSA not supported in any translation
					 * regime.
					 */
					return true;
				case ID_AA64MMFR0_EL1_MSA_FRAC_VMSA:
					/*
					* PMSA supported in all translation
					* regimes. No support for VMSA.
					*/
				case ID_AA64MMFR0_EL1_MSA_FRAC_PMSA:
					/*
					 * PMSA supported in all translation
					 * regimes.
					 */
					return false;
				default:
					panic("Unsupported id_aa64mmfr0_el1 " \
						"MSA_frac value");
			}
		default:
			panic("Unsupported id_aa64mmfr0_el1 MSA value");
	}
}

Y
York Sun 已提交
449
void setup_pgtables(void)
450 451 452
{
	int i;

Y
York Sun 已提交
453 454 455
	if (!gd->arch.tlb_fillptr || !gd->arch.tlb_addr)
		panic("Page table pointer not setup.");

456 457 458 459 460 461 462 463
	/*
	 * Allocate the first level we're on with invalidate entries.
	 * If the starting level is 0 (va_bits >= 39), then this is our
	 * Lv0 page table, otherwise it's the entry Lv1 page table.
	 */
	create_table();

	/* Now add all MMU table entries one after another to the table */
464
	for (i = 0; mem_map[i].size || mem_map[i].attrs; i++)
465 466 467 468 469 470
		add_map(&mem_map[i]);
}

static void setup_all_pgtables(void)
{
	u64 tlb_addr = gd->arch.tlb_addr;
471
	u64 tlb_size = gd->arch.tlb_size;
472 473 474 475 476 477 478 479

	/* Reset the fill ptr */
	gd->arch.tlb_fillptr = tlb_addr;

	/* Create normal system page tables */
	setup_pgtables();

	/* Create emergency page tables */
480 481
	gd->arch.tlb_size -= (uintptr_t)gd->arch.tlb_fillptr -
			     (uintptr_t)gd->arch.tlb_addr;
482 483 484 485
	gd->arch.tlb_addr = gd->arch.tlb_fillptr;
	setup_pgtables();
	gd->arch.tlb_emerg = gd->arch.tlb_addr;
	gd->arch.tlb_addr = tlb_addr;
486
	gd->arch.tlb_size = tlb_size;
487 488
}

D
David Feng 已提交
489
/* to activate the MMU we need to set up virtual memory */
490
__weak void mmu_setup(void)
D
David Feng 已提交
491
{
492
	int el;
D
David Feng 已提交
493

494 495 496
	/* Set up page tables only once */
	if (!gd->arch.tlb_fillptr)
		setup_all_pgtables();
497 498 499 500 501

	el = current_el();
	set_ttbr_tcr_mair(el, gd->arch.tlb_addr, get_tcr(el, NULL, NULL),
			  MEMORY_ATTRIBUTES);

D
David Feng 已提交
502 503 504 505 506 507 508 509 510
	/* enable the mmu */
	set_sctlr(get_sctlr() | CR_M);
}

/*
 * Performs a invalidation of the entire data cache at all levels
 */
void invalidate_dcache_all(void)
{
511
	__asm_invalidate_dcache_all();
512
	__asm_invalidate_l3_dcache();
D
David Feng 已提交
513 514 515
}

/*
516 517
 * Performs a clean & invalidation of the entire data cache at all levels.
 * This function needs to be inline to avoid using stack.
518
 * __asm_flush_l3_dcache return status of timeout
D
David Feng 已提交
519
 */
520
inline void flush_dcache_all(void)
D
David Feng 已提交
521
{
522 523
	int ret;

D
David Feng 已提交
524
	__asm_flush_dcache_all();
525
	ret = __asm_flush_l3_dcache();
526 527 528 529
	if (ret)
		debug("flushing dcache returns 0x%x\n", ret);
	else
		debug("flushing dcache successfully.\n");
D
David Feng 已提交
530 531
}

532
#ifndef CONFIG_SYS_DISABLE_DCACHE_OPS
D
David Feng 已提交
533 534 535 536 537
/*
 * Invalidates range in all levels of D-cache/unified cache
 */
void invalidate_dcache_range(unsigned long start, unsigned long stop)
{
S
Simon Glass 已提交
538
	__asm_invalidate_dcache_range(start, stop);
D
David Feng 已提交
539 540 541 542 543 544 545 546 547
}

/*
 * Flush range(clean & invalidate) from all levels of D-cache/unified cache
 */
void flush_dcache_range(unsigned long start, unsigned long stop)
{
	__asm_flush_dcache_range(start, stop);
}
548 549 550 551 552 553 554 555 556
#else
void invalidate_dcache_range(unsigned long start, unsigned long stop)
{
}

void flush_dcache_range(unsigned long start, unsigned long stop)
{
}
#endif /* CONFIG_SYS_DISABLE_DCACHE_OPS */
D
David Feng 已提交
557 558 559 560 561 562

void dcache_enable(void)
{
	/* The data cache is not active unless the mmu is enabled */
	if (!(get_sctlr() & CR_M)) {
		invalidate_dcache_all();
563 564 565 566 567 568 569

		if (el_has_mmu()) {
			__asm_invalidate_tlb_all();
			mmu_setup();
		} else {
			mpu_setup();
		}
D
David Feng 已提交
570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587
	}

	set_sctlr(get_sctlr() | CR_C);
}

void dcache_disable(void)
{
	uint32_t sctlr;

	sctlr = get_sctlr();

	/* if cache isn't enabled no need to disable */
	if (!(sctlr & CR_C))
		return;

	set_sctlr(sctlr & ~(CR_C|CR_M));

	flush_dcache_all();
588 589 590 591 592

	if (el_has_mmu())
		__asm_invalidate_tlb_all();
	else
		mpu_clear_regions();
D
David Feng 已提交
593 594 595 596 597 598 599
}

int dcache_status(void)
{
	return (get_sctlr() & CR_C) != 0;
}

600 601 602 603 604 605
u64 *__weak arch_get_page_table(void) {
	puts("No page table offset defined\n");

	return NULL;
}

606 607 608 609 610
static bool is_aligned(u64 addr, u64 size, u64 align)
{
	return !(addr & (align - 1)) && !(size & (align - 1));
}

611 612
/* Use flag to indicate if attrs has more than d-cache attributes */
static u64 set_one_region(u64 start, u64 size, u64 attrs, bool flag, int level)
613 614 615 616 617 618 619
{
	int levelshift = level2shift(level);
	u64 levelsize = 1ULL << levelshift;
	u64 *pte = find_pte(start, level);

	/* Can we can just modify the current level block PTE? */
	if (is_aligned(start, size, levelsize)) {
620 621 622 623 624 625 626
		if (flag) {
			*pte &= ~PMD_ATTRMASK;
			*pte |= attrs & PMD_ATTRMASK;
		} else {
			*pte &= ~PMD_ATTRINDX_MASK;
			*pte |= attrs & PMD_ATTRINDX_MASK;
		}
627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650
		debug("Set attrs=%llx pte=%p level=%d\n", attrs, pte, level);

		return levelsize;
	}

	/* Unaligned or doesn't fit, maybe split block into table */
	debug("addr=%llx level=%d pte=%p (%llx)\n", start, level, pte, *pte);

	/* Maybe we need to split the block into a table */
	if (pte_type(pte) == PTE_TYPE_BLOCK)
		split_block(pte, level);

	/* And then double-check it became a table or already is one */
	if (pte_type(pte) != PTE_TYPE_TABLE)
		panic("PTE %p (%llx) for addr=%llx should be a table",
		      pte, *pte, start);

	/* Roll on to the next page table level */
	return 0;
}

void mmu_set_region_dcache_behaviour(phys_addr_t start, size_t size,
				     enum dcache_option option)
{
651
	u64 attrs = PMD_ATTRINDX(option >> 2);
652 653 654 655 656
	u64 real_start = start;
	u64 real_size = size;

	debug("start=%lx size=%lx\n", (ulong)start, (ulong)size);

Y
York Sun 已提交
657 658 659
	if (!gd->arch.tlb_emerg)
		panic("Emergency page table not setup.");

660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675
	/*
	 * We can not modify page tables that we're currently running on,
	 * so we first need to switch to the "emergency" page tables where
	 * we can safely modify our primary page tables and then switch back
	 */
	__asm_switch_ttbr(gd->arch.tlb_emerg);

	/*
	 * Loop through the address range until we find a page granule that fits
	 * our alignment constraints, then set it to the new cache attributes
	 */
	while (size > 0) {
		int level;
		u64 r;

		for (level = 1; level < 4; level++) {
676 677
			/* Set d-cache attributes only */
			r = set_one_region(start, size, attrs, false, level);
678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696
			if (r) {
				/* PTE successfully replaced */
				size -= r;
				start += r;
				break;
			}
		}

	}

	/* We're done modifying page tables, switch back to our primary ones */
	__asm_switch_ttbr(gd->arch.tlb_addr);

	/*
	 * Make sure there's nothing stale in dcache for a region that might
	 * have caches off now
	 */
	flush_dcache_range(real_start, real_start + real_size);
}
697

698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754
/*
 * Modify MMU table for a region with updated PXN/UXN/Memory type/valid bits.
 * The procecess is break-before-make. The target region will be marked as
 * invalid during the process of changing.
 */
void mmu_change_region_attr(phys_addr_t addr, size_t siz, u64 attrs)
{
	int level;
	u64 r, size, start;

	start = addr;
	size = siz;
	/*
	 * Loop through the address range until we find a page granule that fits
	 * our alignment constraints, then set it to "invalid".
	 */
	while (size > 0) {
		for (level = 1; level < 4; level++) {
			/* Set PTE to fault */
			r = set_one_region(start, size, PTE_TYPE_FAULT, true,
					   level);
			if (r) {
				/* PTE successfully invalidated */
				size -= r;
				start += r;
				break;
			}
		}
	}

	flush_dcache_range(gd->arch.tlb_addr,
			   gd->arch.tlb_addr + gd->arch.tlb_size);
	__asm_invalidate_tlb_all();

	/*
	 * Loop through the address range until we find a page granule that fits
	 * our alignment constraints, then set it to the new cache attributes
	 */
	start = addr;
	size = siz;
	while (size > 0) {
		for (level = 1; level < 4; level++) {
			/* Set PTE to new attributes */
			r = set_one_region(start, size, attrs, true, level);
			if (r) {
				/* PTE successfully updated */
				size -= r;
				start += r;
				break;
			}
		}
	}
	flush_dcache_range(gd->arch.tlb_addr,
			   gd->arch.tlb_addr + gd->arch.tlb_size);
	__asm_invalidate_tlb_all();
}

755
#else	/* !CONFIG_IS_ENABLED(SYS_DCACHE_OFF) */
D
David Feng 已提交
756

757 758 759 760 761 762 763 764 765
/*
 * For SPL builds, we may want to not have dcache enabled. Any real U-Boot
 * running however really wants to have dcache and the MMU active. Check that
 * everything is sane and give the developer a hint if it isn't.
 */
#ifndef CONFIG_SPL_BUILD
#error Please describe your MMU layout in CONFIG_SYS_MEM_MAP and enable dcache.
#endif

D
David Feng 已提交
766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786
void invalidate_dcache_all(void)
{
}

void flush_dcache_all(void)
{
}

void dcache_enable(void)
{
}

void dcache_disable(void)
{
}

int dcache_status(void)
{
	return 0;
}

787 788 789 790 791
void mmu_set_region_dcache_behaviour(phys_addr_t start, size_t size,
				     enum dcache_option option)
{
}

792
#endif	/* !CONFIG_IS_ENABLED(SYS_DCACHE_OFF) */
D
David Feng 已提交
793

794
#if !CONFIG_IS_ENABLED(SYS_ICACHE_OFF)
D
David Feng 已提交
795 796 797

void icache_enable(void)
{
798
	invalidate_icache_all();
D
David Feng 已提交
799 800 801 802 803 804 805 806 807 808 809 810 811
	set_sctlr(get_sctlr() | CR_I);
}

void icache_disable(void)
{
	set_sctlr(get_sctlr() & ~CR_I);
}

int icache_status(void)
{
	return (get_sctlr() & CR_I) != 0;
}

812 813 814 815 816
int mmu_status(void)
{
	return (get_sctlr() & CR_M) != 0;
}

D
David Feng 已提交
817 818 819
void invalidate_icache_all(void)
{
	__asm_invalidate_icache_all();
820
	__asm_invalidate_l3_icache();
D
David Feng 已提交
821 822
}

823
#else	/* !CONFIG_IS_ENABLED(SYS_ICACHE_OFF) */
D
David Feng 已提交
824 825 826 827 828 829 830 831 832 833 834 835 836 837

void icache_enable(void)
{
}

void icache_disable(void)
{
}

int icache_status(void)
{
	return 0;
}

838 839 840 841 842
int mmu_status(void)
{
	return 0;
}

D
David Feng 已提交
843 844 845 846
void invalidate_icache_all(void)
{
}

847
#endif	/* !CONFIG_IS_ENABLED(SYS_ICACHE_OFF) */
D
David Feng 已提交
848 849 850 851 852

/*
 * Enable dCache & iCache, whether cache is actually enabled
 * depend on CONFIG_SYS_DCACHE_OFF and CONFIG_SYS_ICACHE_OFF
 */
Y
York Sun 已提交
853
void __weak enable_caches(void)
D
David Feng 已提交
854 855 856 857
{
	icache_enable();
	dcache_enable();
}