start.S 15.5 KB
Newer Older
W
wdenk 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
/*
 *  armboot - Startup Code for ARM720 CPU-core
 *
 *  Copyright (c) 2001	Marius Grger <mag@sysgo.de>
 *  Copyright (c) 2002	Alex Zpke <azu@sysgo.de>
 *
 * See file CREDITS for list of people who contributed to this
 * project.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License as
 * published by the Free Software Foundation; either version 2 of
 * the License, or (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
W
wdenk 已提交
17
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
W
wdenk 已提交
18 19 20 21 22 23 24 25
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
 * MA 02111-1307 USA
 */

26
#include <asm-offsets.h>
W
wdenk 已提交
27 28
#include <config.h>
#include <version.h>
W
wdenk 已提交
29
#include <asm/hardware.h>
W
wdenk 已提交
30 31 32 33 34 35 36 37 38 39 40

/*
 *************************************************************************
 *
 * Jump vector table as in table 3.1 in [1]
 *
 *************************************************************************
 */


.globl _start
W
wdenk 已提交
41
_start: b	reset
W
wdenk 已提交
42 43 44 45
	ldr	pc, _undefined_instruction
	ldr	pc, _software_interrupt
	ldr	pc, _prefetch_abort
	ldr	pc, _data_abort
46 47 48
#ifdef CONFIG_LPC2292
	.word	0xB4405F76 /* 2's complement of the checksum of the vectors */
#else
W
wdenk 已提交
49
	ldr	pc, _not_used
50
#endif
W
wdenk 已提交
51 52 53
	ldr	pc, _irq
	ldr	pc, _fiq

W
wdenk 已提交
54
_undefined_instruction: .word undefined_instruction
W
wdenk 已提交
55 56 57 58 59 60 61 62 63 64 65 66 67 68 69
_software_interrupt:	.word software_interrupt
_prefetch_abort:	.word prefetch_abort
_data_abort:		.word data_abort
_not_used:		.word not_used
_irq:			.word irq
_fiq:			.word fiq

	.balignl 16,0xdeadbeef


/*
 *************************************************************************
 *
 * Startup Code (reset vector)
 *
W
wdenk 已提交
70
 * do important init only if we don't start from RAM!
W
wdenk 已提交
71 72 73 74 75 76 77
 * relocate armboot to ram
 * setup stack
 * jump to second stage
 *
 *************************************************************************
 */

78
.globl _TEXT_BASE
W
wdenk 已提交
79
_TEXT_BASE:
80
	.word	CONFIG_SYS_TEXT_BASE
W
wdenk 已提交
81 82

/*
W
wdenk 已提交
83
 * These are defined in the board-specific linker script.
84 85 86
 * Subtracting _start from them lets the linker put their
 * relative position in the executable instead of leaving
 * them null.
W
wdenk 已提交
87
 */
88 89 90
.globl _bss_start_ofs
_bss_start_ofs:
	.word __bss_start - _start
W
wdenk 已提交
91

92 93 94
.globl _bss_end_ofs
_bss_end_ofs:
	.word _end - _start
W
wdenk 已提交
95 96 97 98 99 100 101 102 103 104 105 106 107

#ifdef CONFIG_USE_IRQ
/* IRQ stack memory (calculated at run-time) */
.globl IRQ_STACK_START
IRQ_STACK_START:
	.word	0x0badc0de

/* IRQ stack memory (calculated at run-time) */
.globl FIQ_STACK_START
FIQ_STACK_START:
	.word 0x0badc0de
#endif

108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140
/* IRQ stack memory (calculated at run-time) + 8 bytes */
.globl IRQ_STACK_START_IN
IRQ_STACK_START_IN:
	.word	0x0badc0de

/*
 * the actual reset code
 */

reset:
	/*
	 * set the cpu to SVC32 mode
	 */
	mrs	r0,cpsr
	bic	r0,r0,#0x1f
	orr	r0,r0,#0xd3
	msr	cpsr,r0

	/*
	 * we do sys-critical inits only at reboot,
	 * not when booting from ram!
	 */
#ifndef CONFIG_SKIP_LOWLEVEL_INIT
	bl	cpu_init_crit
#endif

#ifdef CONFIG_LPC2292
	bl	lowlevel_init
#endif

/* Set stackpointer in internal RAM to call board_init_f */
call_board_init_f:
	ldr	sp, =(CONFIG_SYS_INIT_SP_ADDR)
141
	bic	sp, sp, #7 /* 8-byte alignment for ABI compliance */
142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164
	ldr	r0,=0x00000000
	bl	board_init_f

/*------------------------------------------------------------------------------*/

/*
 * void relocate_code (addr_sp, gd, addr_moni)
 *
 * This "function" does not return, instead it continues in RAM
 * after relocating the monitor code.
 *
 */
	.globl	relocate_code
relocate_code:
	mov	r4, r0	/* save addr_sp */
	mov	r5, r1	/* save addr of gd */
	mov	r6, r2	/* save addr of destination */

	/* Set up the stack						    */
stack_setup:
	mov	sp, r4

	adr	r0, _start
165
	mov	r1, r6			/* r1 <- scratch for copy_loop */
166
	ldr	r2, _TEXT_BASE
167 168
	ldr	r3, _bss_start_ofs
	add	r2, r0, r3		/* r2 <- source end address	    */
169 170 171 172 173
	cmp	r0, r6
	beq	clear_bss

copy_loop:
	ldmia	r0!, {r9-r10}		/* copy from source address [r0]    */
174
	stmia	r1!, {r9-r10}		/* copy to   target address [r1]    */
175 176
	cmp	r0, r2			/* until source end address [r2]    */
	blo	copy_loop
177 178

#ifndef CONFIG_PRELOADER
179 180 181 182
	/*
	 * fix .rel.dyn relocations
	 */
	ldr	r0, _TEXT_BASE		/* r0 <- Text base */
183
	sub	r9, r6, r0		/* r9 <- relocation offset */
184 185 186 187 188 189
	ldr	r10, _dynsym_start_ofs	/* r10 <- sym table ofs */
	add	r10, r10, r0		/* r10 <- sym table in FLASH */
	ldr	r2, _rel_dyn_start_ofs	/* r2 <- rel dyn start ofs */
	add	r2, r2, r0		/* r2 <- rel dyn start in FLASH */
	ldr	r3, _rel_dyn_end_ofs	/* r3 <- rel dyn end ofs */
	add	r3, r3, r0		/* r3 <- rel dyn end in FLASH */
190
fixloop:
191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214
	ldr	r0, [r2]		/* r0 <- location to fix up, IN FLASH! */
	add	r0, r0, r9		/* r0 <- location to fix up in RAM */
	ldr	r1, [r2, #4]
	and	r8, r1, #0xff
	cmp	r8, #23			/* relative fixup? */
	beq	fixrel
	cmp	r8, #2			/* absolute fixup? */
	beq	fixabs
	/* ignore unknown type of fixup */
	b	fixnext
fixabs:
	/* absolute fix: set location to (offset) symbol value */
	mov	r1, r1, LSR #4		/* r1 <- symbol index in .dynsym */
	add	r1, r10, r1		/* r1 <- address of symbol in table */
	ldr	r1, [r1, #4]		/* r1 <- symbol value */
	add	r1, r9			/* r1 <- relocated sym addr */
	b	fixnext
fixrel:
	/* relative fix: increase location by offset */
	ldr	r1, [r0]
	add	r1, r1, r9
fixnext:
	str	r1, [r0]
	add	r2, r2, #8		/* each rel.dyn entry is 8 bytes */
215
	cmp	r2, r3
216
	blo	fixloop
217 218 219 220
#endif

clear_bss:
#ifndef CONFIG_PRELOADER
221 222
	ldr	r0, _bss_start_ofs
	ldr	r1, _bss_end_ofs
223
	ldr	r3, _TEXT_BASE		/* Text base */
224
	mov	r4, r6			/* reloc addr */
225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241
	add	r0, r0, r4
	add	r1, r1, r4
	mov	r2, #0x00000000		/* clear			    */

clbss_l:str	r2, [r0]		/* clear loop...		    */
	add	r0, r0, #4
	cmp	r0, r1
	bne	clbss_l

	bl coloured_LED_init
	bl red_LED_on
#endif

/*
 * We are done. Do not return, instead branch to second part of board
 * initialization, now running from RAM.
 */
242 243 244 245
	ldr	r0, _board_init_r_ofs
	adr	r1, _start
	add	lr, r0, r1
	add	lr, lr, r9
246 247
	/* setup parameters for board_init_r */
	mov	r0, r5		/* gd_t */
248
	mov	r1, r6		/* dest_addr */
249 250 251
	/* jump to it ... */
	mov	pc, lr

252 253 254 255 256 257 258 259 260
_board_init_r_ofs:
	.word board_init_r - _start

_rel_dyn_start_ofs:
	.word __rel_dyn_start - _start
_rel_dyn_end_ofs:
	.word __rel_dyn_end - _start
_dynsym_start_ofs:
	.word __dynsym_start - _start
261

W
wdenk 已提交
262 263 264 265 266 267 268 269 270 271 272
/*
 *************************************************************************
 *
 * CPU_init_critical registers
 *
 * setup important registers
 * setup memory timing
 *
 *************************************************************************
 */

273
#if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_ARMADILLO)
W
wdenk 已提交
274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290

/* Interupt-Controller base addresses */
INTMR1:		.word	0x80000280 @ 32 bit size
INTMR2:		.word	0x80001280 @ 16 bit size
INTMR3:		.word	0x80002280 @  8 bit size

/* SYSCONs */
SYSCON1:	.word	0x80000100
SYSCON2:	.word	0x80001100
SYSCON3:	.word	0x80002200

#define CLKCTL	       0x6  /* mask */
#define CLKCTL_18      0x0  /* 18.432 MHz */
#define CLKCTL_36      0x2  /* 36.864 MHz */
#define CLKCTL_49      0x4  /* 49.152 MHz */
#define CLKCTL_73      0x6  /* 73.728 MHz */

291 292 293 294 295 296 297 298
#elif defined(CONFIG_LPC2292)
PLLCFG_ADR:	.word	PLLCFG
PLLFEED_ADR:	.word	PLLFEED
PLLCON_ADR:	.word	PLLCON
PLLSTAT_ADR:	.word	PLLSTAT
VPBDIV_ADR:	.word	VPBDIV
MEMMAP_ADR:	.word	MEMMAP

W
wdenk 已提交
299 300
#endif

W
wdenk 已提交
301
cpu_init_crit:
302
#if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_ARMADILLO)
W
wdenk 已提交
303

W
wdenk 已提交
304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329
	/*
	 * mask all IRQs by clearing all bits in the INTMRs
	 */
	mov	r1, #0x00
	ldr	r0, INTMR1
	str	r1, [r0]
	ldr	r0, INTMR2
	str	r1, [r0]
	ldr	r0, INTMR3
	str	r1, [r0]

	/*
	 * flush v4 I/D caches
	 */
	mov	r0, #0
	mcr	p15, 0, r0, c7, c7, 0	/* flush v3/v4 cache */
	mcr	p15, 0, r0, c8, c7, 0	/* flush v4 TLB */

	/*
	 * disable MMU stuff and caches
	 */
	mrc	p15,0,r0,c1,c0
	bic	r0, r0, #0x00002300	@ clear bits 13, 9:8 (--V- --RS)
	bic	r0, r0, #0x0000008f	@ clear bits 7, 3:0 (B--- WCAM)
	orr	r0, r0, #0x00000002	@ set bit 2 (A) Align
	mcr	p15,0,r0,c1,c0
W
wdenk 已提交
330
#elif defined(CONFIG_NETARM)
W
wdenk 已提交
331 332 333 334 335 336 337 338 339
	/*
	 * prior to software reset : need to set pin PORTC4 to be *HRESET
	 */
	ldr	r0, =NETARM_GEN_MODULE_BASE
	ldr	r1, =(NETARM_GEN_PORT_MODE(0x10) | \
			NETARM_GEN_PORT_DIR(0x10))
	str	r1, [r0, #+NETARM_GEN_PORTC]
	/*
	 * software reset : see HW Ref. Guide 8.2.4 : Software Service register
W
wdenk 已提交
340
	 *		    for an explanation of this process
W
wdenk 已提交
341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364
	 */
	ldr	r0, =NETARM_GEN_MODULE_BASE
	ldr	r1, =NETARM_GEN_SW_SVC_RESETA
	str	r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
	ldr	r1, =NETARM_GEN_SW_SVC_RESETB
	str	r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
	ldr	r1, =NETARM_GEN_SW_SVC_RESETA
	str	r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
	ldr	r1, =NETARM_GEN_SW_SVC_RESETB
	str	r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
	/*
	 * setup PLL and System Config
	 */
	ldr	r0, =NETARM_GEN_MODULE_BASE

	ldr	r1, =(	NETARM_GEN_SYS_CFG_LENDIAN | \
			NETARM_GEN_SYS_CFG_BUSFULL | \
			NETARM_GEN_SYS_CFG_USER_EN | \
			NETARM_GEN_SYS_CFG_ALIGN_ABORT | \
			NETARM_GEN_SYS_CFG_BUSARB_INT | \
			NETARM_GEN_SYS_CFG_BUSMON_EN )

	str	r1, [r0, #+NETARM_GEN_SYSTEM_CONTROL]

365
#ifndef CONFIG_NETARM_PLL_BYPASS
W
wdenk 已提交
366 367 368 369 370 371
	ldr	r1, =(	NETARM_GEN_PLL_CTL_PLLCNT(NETARM_PLL_COUNT_VAL) | \
			NETARM_GEN_PLL_CTL_POLTST_DEF | \
			NETARM_GEN_PLL_CTL_INDIV(1) | \
			NETARM_GEN_PLL_CTL_ICP_DEF | \
			NETARM_GEN_PLL_CTL_OUTDIV(2) )
	str	r1, [r0, #+NETARM_GEN_PLL_CONTROL]
372 373
#endif

W
wdenk 已提交
374 375 376 377 378 379
	/*
	 * mask all IRQs by clearing all bits in the INTMRs
	 */
	mov	r1, #0
	ldr	r0, =NETARM_GEN_MODULE_BASE
	str	r1, [r0, #+NETARM_GEN_INTR_ENABLE]
W
wdenk 已提交
380 381 382 383 384 385 386 387 388 389 390 391 392 393

#elif defined(CONFIG_S3C4510B)

	/*
	 * Mask off all IRQ sources
	 */
	ldr	r1, =REG_INTMASK
	ldr	r0, =0x3FFFFF
	str	r0, [r1]

	/*
	 * Disable Cache
	 */
	ldr r0, =REG_SYSCFG
W
wdenk 已提交
394
	ldr r1, =0x83ffffa0	/* cache-disabled  */
W
wdenk 已提交
395 396
	str r1, [r0]

397 398
#elif defined(CONFIG_INTEGRATOR) && defined(CONFIG_ARCH_INTEGRATOR)
	/* No specific initialisation for IntegratorAP/CM720T as yet */
399 400 401 402
#elif defined(CONFIG_LPC2292)
	/* Set-up PLL */
	mov	r3, #0xAA
	mov	r4, #0x55
403
	/* First disconnect and disable the PLL */
404 405 406 407 408
	ldr	r0, PLLCON_ADR
	mov	r1, #0x00
	str	r1, [r0]
	ldr	r0, PLLFEED_ADR /* start feed sequence */
	str	r3, [r0]
409
	str	r4, [r0]	/* feed sequence done */
410 411 412 413 414 415 416 417 418 419 420 421 422 423
	/* Set new M and P values */
	ldr	r0, PLLCFG_ADR
	mov	r1, #0x23	/* M=4 and P=2 */
	str	r1, [r0]
	ldr	r0, PLLFEED_ADR /* start feed sequence */
	str	r3, [r0]
	str	r4, [r0]	/* feed sequence done */
	/* Then enable the PLL */
	ldr	r0, PLLCON_ADR
	mov	r1, #0x01	/* PLL enable bit */
	str	r1, [r0]
	ldr	r0, PLLFEED_ADR /* start feed sequence */
	str	r3, [r0]
	str	r4, [r0]	/* feed sequence done */
424
	/* Wait for the lock */
425 426
	ldr	r0, PLLSTAT_ADR
	mov	r1, #0x400	/* lock bit */
427
lock_loop:
428 429 430 431 432 433 434 435 436 437
	ldr	r2, [r0]
	and	r2, r1, r2
	cmp	r2, #0
	beq	lock_loop
	/* And finally connect the PLL */
	ldr	r0, PLLCON_ADR
	mov	r1, #0x03	/* PLL enable bit and connect bit */
	str	r1, [r0]
	ldr	r0, PLLFEED_ADR /* start feed sequence */
	str	r3, [r0]
438
	str	r4, [r0]	/* feed sequence done */
439 440 441 442
	/* Set-up VPBDIV register */
	ldr	r0, VPBDIV_ADR
	mov	r1, #0x01	/* VPB clock is same as process clock */
	str	r1, [r0]
W
wdenk 已提交
443 444 445
#else
#error No cpu_init_crit() defined for current CPU type
#endif
W
wdenk 已提交
446 447 448 449 450 451 452 453 454 455 456 457

#ifdef CONFIG_ARM7_REVD
	/* set clock speed */
	/* !!! we run @ 36 MHz due to a hardware flaw in Rev. D processors */
	/* !!! not doing DRAM refresh properly! */
	ldr	r0, SYSCON3
	ldr	r1, [r0]
	bic	r1, r1, #CLKCTL
	orr	r1, r1, #CLKCTL_36
	str	r1, [r0]
#endif

458
#ifndef CONFIG_LPC2292
459
	mov	ip, lr
W
wdenk 已提交
460 461
	/*
	 * before relocating, we have to setup RAM timing
W
wdenk 已提交
462
	 * because memory timing is board-dependent, you will
W
wdenk 已提交
463
	 * find a lowlevel_init.S in your board directory.
W
wdenk 已提交
464
	 */
W
wdenk 已提交
465
	bl	lowlevel_init
W
wdenk 已提交
466
	mov	lr, ip
467
#endif
W
wdenk 已提交
468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515

	mov	pc, lr


/*
 *************************************************************************
 *
 * Interrupt handling
 *
 *************************************************************************
 */

@
@ IRQ stack frame.
@
#define S_FRAME_SIZE	72

#define S_OLD_R0	68
#define S_PSR		64
#define S_PC		60
#define S_LR		56
#define S_SP		52

#define S_IP		48
#define S_FP		44
#define S_R10		40
#define S_R9		36
#define S_R8		32
#define S_R7		28
#define S_R6		24
#define S_R5		20
#define S_R4		16
#define S_R3		12
#define S_R2		8
#define S_R1		4
#define S_R0		0

#define MODE_SVC 0x13
#define I_BIT	 0x80

/*
 * use bad_save_user_regs for abort/prefetch/undef/swi ...
 * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
 */

	.macro	bad_save_user_regs
	sub	sp, sp, #S_FRAME_SIZE
	stmia	sp, {r0 - r12}			@ Calling r0-r12
W
wdenk 已提交
516
	add	r8, sp, #S_PC
W
wdenk 已提交
517

518
	ldr	r2, IRQ_STACK_START_IN
W
wdenk 已提交
519
	ldmia	r2, {r2 - r4}			@ get pc, cpsr, old_r0
W
wdenk 已提交
520 521 522 523
	add	r0, sp, #S_FRAME_SIZE		@ restore sp_SVC

	add	r5, sp, #S_SP
	mov	r1, lr
W
wdenk 已提交
524
	stmia	r5, {r0 - r4}			@ save sp_SVC, lr_SVC, pc, cpsr, old_r
W
wdenk 已提交
525 526 527 528 529 530
	mov	r0, sp
	.endm

	.macro	irq_save_user_regs
	sub	sp, sp, #S_FRAME_SIZE
	stmia	sp, {r0 - r12}			@ Calling r0-r12
W
wdenk 已提交
531 532 533 534 535 536
	add	r8, sp, #S_PC
	stmdb	r8, {sp, lr}^			@ Calling SP, LR
	str	lr, [r8, #0]			@ Save calling PC
	mrs	r6, spsr
	str	r6, [r8, #4]			@ Save CPSR
	str	r0, [r8, #8]			@ Save OLD_R0
W
wdenk 已提交
537 538 539 540 541 542 543 544 545 546 547 548
	mov	r0, sp
	.endm

	.macro	irq_restore_user_regs
	ldmia	sp, {r0 - lr}^			@ Calling r0 - lr
	mov	r0, r0
	ldr	lr, [sp, #S_PC]			@ Get PC
	add	sp, sp, #S_FRAME_SIZE
	subs	pc, lr, #4			@ return & move spsr_svc into cpsr
	.endm

	.macro get_bad_stack
549
	ldr	r13, IRQ_STACK_START_IN		@ setup our mode stack
W
wdenk 已提交
550 551 552

	str	lr, [r13]			@ save caller lr / spsr
	mrs	lr, spsr
W
wdenk 已提交
553
	str	lr, [r13, #4]
W
wdenk 已提交
554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571

	mov	r13, #MODE_SVC			@ prepare SVC-Mode
	msr	spsr_c, r13
	mov	lr, pc
	movs	pc, lr
	.endm

	.macro get_irq_stack			@ setup IRQ stack
	ldr	sp, IRQ_STACK_START
	.endm

	.macro get_fiq_stack			@ setup FIQ stack
	ldr	sp, FIQ_STACK_START
	.endm

/*
 * exception handlers
 */
W
wdenk 已提交
572
	.align	5
W
wdenk 已提交
573 574 575
undefined_instruction:
	get_bad_stack
	bad_save_user_regs
W
wdenk 已提交
576
	bl	do_undefined_instruction
W
wdenk 已提交
577 578 579 580 581

	.align	5
software_interrupt:
	get_bad_stack
	bad_save_user_regs
W
wdenk 已提交
582
	bl	do_software_interrupt
W
wdenk 已提交
583 584 585 586 587

	.align	5
prefetch_abort:
	get_bad_stack
	bad_save_user_regs
W
wdenk 已提交
588
	bl	do_prefetch_abort
W
wdenk 已提交
589 590 591 592 593

	.align	5
data_abort:
	get_bad_stack
	bad_save_user_regs
W
wdenk 已提交
594
	bl	do_data_abort
W
wdenk 已提交
595 596 597 598 599

	.align	5
not_used:
	get_bad_stack
	bad_save_user_regs
W
wdenk 已提交
600
	bl	do_not_used
W
wdenk 已提交
601 602 603 604 605 606 607

#ifdef CONFIG_USE_IRQ

	.align	5
irq:
	get_irq_stack
	irq_save_user_regs
W
wdenk 已提交
608
	bl	do_irq
W
wdenk 已提交
609 610 611 612 613 614 615
	irq_restore_user_regs

	.align	5
fiq:
	get_fiq_stack
	/* someone ought to write a more effiction fiq_save_user_regs */
	irq_save_user_regs
W
wdenk 已提交
616
	bl	do_fiq
W
wdenk 已提交
617 618 619 620 621 622 623 624
	irq_restore_user_regs

#else

	.align	5
irq:
	get_bad_stack
	bad_save_user_regs
W
wdenk 已提交
625
	bl	do_irq
W
wdenk 已提交
626 627 628 629 630

	.align	5
fiq:
	get_bad_stack
	bad_save_user_regs
W
wdenk 已提交
631
	bl	do_fiq
W
wdenk 已提交
632 633 634

#endif

635
#if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_ARMADILLO)
W
wdenk 已提交
636 637 638
	.align	5
.globl reset_cpu
reset_cpu:
W
wdenk 已提交
639 640 641 642 643 644 645 646
	mov	ip, #0
	mcr	p15, 0, ip, c7, c7, 0		@ invalidate cache
	mcr	p15, 0, ip, c8, c7, 0		@ flush TLB (v4)
	mrc	p15, 0, ip, c1, c0, 0		@ get ctrl register
	bic	ip, ip, #0x000f			@ ............wcam
	bic	ip, ip, #0x2100			@ ..v....s........
	mcr	p15, 0, ip, c1, c0, 0		@ ctrl register
	mov	pc, r0
W
wdenk 已提交
647 648 649 650
#elif defined(CONFIG_NETARM)
	.align	5
.globl reset_cpu
reset_cpu:
W
wdenk 已提交
651 652 653 654
	ldr	r1, =NETARM_MEM_MODULE_BASE
	ldr	r0, [r1, #+NETARM_MEM_CS0_BASE_ADDR]
	ldr	r1, =0xFFFFF000
	and	r0, r1, r0
655
	ldr	r1, =(relocate-CONFIG_SYS_TEXT_BASE)
W
wdenk 已提交
656 657 658 659 660 661 662 663 664 665 666
	add	r0, r1, r0
	ldr	r4, =NETARM_GEN_MODULE_BASE
	ldr	r1, =NETARM_GEN_SW_SVC_RESETA
	str	r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
	ldr	r1, =NETARM_GEN_SW_SVC_RESETB
	str	r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
	ldr	r1, =NETARM_GEN_SW_SVC_RESETA
	str	r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
	ldr	r1, =NETARM_GEN_SW_SVC_RESETB
	str	r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
	mov	pc, r0
W
wdenk 已提交
667 668 669
#elif defined(CONFIG_S3C4510B)
/* Nothing done here as reseting the CPU is board specific, depending
 * on external peripherals such as watchdog timers, etc. */
670 671
#elif defined(CONFIG_INTEGRATOR) && defined(CONFIG_ARCH_INTEGRATOR)
	/* No specific reset actions for IntegratorAP/CM720T as yet */
672 673 674 675 676
#elif defined(CONFIG_LPC2292)
	.align	5
.globl reset_cpu
reset_cpu:
	mov	pc, r0
W
wdenk 已提交
677 678
#else
#error No reset_cpu() defined for current CPU type
W
wdenk 已提交
679
#endif