xilinx_emaclite.c 16.1 KB
Newer Older
1 2 3
/*
 * (C) Copyright 2007-2009 Michal Simek
 * (C) Copyright 2003 Xilinx Inc.
4 5 6
 *
 * Michal SIMEK <monstr@monstr.eu>
 *
7
 * SPDX-License-Identifier:	GPL-2.0+
8
 */
9 10 11 12

#include <common.h>
#include <net.h>
#include <config.h>
13
#include <console.h>
M
Michal Simek 已提交
14
#include <malloc.h>
15
#include <asm/io.h>
16 17
#include <phy.h>
#include <miiphy.h>
18
#include <fdtdec.h>
19
#include <asm-generic/errno.h>
20

21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52
#undef DEBUG

#define ENET_ADDR_LENGTH	6

/* EmacLite constants */
#define XEL_BUFFER_OFFSET	0x0800	/* Next buffer's offset */
#define XEL_TPLR_OFFSET		0x07F4	/* Tx packet length */
#define XEL_TSR_OFFSET		0x07FC	/* Tx status */
#define XEL_RSR_OFFSET		0x17FC	/* Rx status */
#define XEL_RXBUFF_OFFSET	0x1000	/* Receive Buffer */

/* Xmit complete */
#define XEL_TSR_XMIT_BUSY_MASK		0x00000001UL
/* Xmit interrupt enable bit */
#define XEL_TSR_XMIT_IE_MASK		0x00000008UL
/* Buffer is active, SW bit only */
#define XEL_TSR_XMIT_ACTIVE_MASK	0x80000000UL
/* Program the MAC address */
#define XEL_TSR_PROGRAM_MASK		0x00000002UL
/* define for programming the MAC address into the EMAC Lite */
#define XEL_TSR_PROG_MAC_ADDR	(XEL_TSR_XMIT_BUSY_MASK | XEL_TSR_PROGRAM_MASK)

/* Transmit packet length upper byte */
#define XEL_TPLR_LENGTH_MASK_HI		0x0000FF00UL
/* Transmit packet length lower byte */
#define XEL_TPLR_LENGTH_MASK_LO		0x000000FFUL

/* Recv complete */
#define XEL_RSR_RECV_DONE_MASK		0x00000001UL
/* Recv interrupt enable bit */
#define XEL_RSR_RECV_IE_MASK		0x00000008UL

53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68
/* MDIO Address Register Bit Masks */
#define XEL_MDIOADDR_REGADR_MASK  0x0000001F	/* Register Address */
#define XEL_MDIOADDR_PHYADR_MASK  0x000003E0	/* PHY Address */
#define XEL_MDIOADDR_PHYADR_SHIFT 5
#define XEL_MDIOADDR_OP_MASK	  0x00000400	/* RD/WR Operation */

/* MDIO Write Data Register Bit Masks */
#define XEL_MDIOWR_WRDATA_MASK	  0x0000FFFF	/* Data to be Written */

/* MDIO Read Data Register Bit Masks */
#define XEL_MDIORD_RDDATA_MASK	  0x0000FFFF	/* Data to be Read */

/* MDIO Control Register Bit Masks */
#define XEL_MDIOCTRL_MDIOSTS_MASK 0x00000001	/* MDIO Status Mask */
#define XEL_MDIOCTRL_MDIOEN_MASK  0x00000008	/* MDIO Enable */

69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91
struct emaclite_regs {
	u32 tx_ping; /* 0x0 - TX Ping buffer */
	u32 reserved1[504];
	u32 mdioaddr; /* 0x7e4 - MDIO Address Register */
	u32 mdiowr; /* 0x7e8 - MDIO Write Data Register */
	u32 mdiord;/* 0x7ec - MDIO Read Data Register */
	u32 mdioctrl; /* 0x7f0 - MDIO Control Register */
	u32 tx_ping_tplr; /* 0x7f4 - Tx packet length */
	u32 global_interrupt; /* 0x7f8 - Global interrupt enable */
	u32 tx_ping_tsr; /* 0x7fc - Tx status */
	u32 tx_pong; /* 0x800 - TX Pong buffer */
	u32 reserved2[508];
	u32 tx_pong_tplr; /* 0xff4 - Tx packet length */
	u32 reserved3; /* 0xff8 */
	u32 tx_pong_tsr; /* 0xffc - Tx status */
	u32 rx_ping; /* 0x1000 - Receive Buffer */
	u32 reserved4[510];
	u32 rx_ping_rsr; /* 0x17fc - Rx status */
	u32 rx_pong; /* 0x1800 - Receive Buffer */
	u32 reserved5[510];
	u32 rx_pong_rsr; /* 0x1ffc - Rx status */
};

92
struct xemaclite {
M
Michal Simek 已提交
93 94
	u32 nexttxbuffertouse;	/* Next TX buffer to write to */
	u32 nextrxbuffertouse;	/* Next RX buffer to read from */
95 96
	u32 txpp;		/* TX ping pong buffer */
	u32 rxpp;		/* RX ping pong buffer */
97
	int phyaddr;
98
	struct emaclite_regs *regs;
99 100
	struct phy_device *phydev;
	struct mii_dev *bus;
101
};
102

C
Clive Stubbings 已提交
103
static u32 etherrxbuff[PKTSIZE_ALIGN/4]; /* Receive buffer */
104

M
Michal Simek 已提交
105
static void xemaclite_alignedread(u32 *srcptr, void *destptr, u32 bytecount)
106
{
M
Michal Simek 已提交
107
	u32 i;
108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124
	u32 alignbuffer;
	u32 *to32ptr;
	u32 *from32ptr;
	u8 *to8ptr;
	u8 *from8ptr;

	from32ptr = (u32 *) srcptr;

	/* Word aligned buffer, no correction needed. */
	to32ptr = (u32 *) destptr;
	while (bytecount > 3) {
		*to32ptr++ = *from32ptr++;
		bytecount -= 4;
	}
	to8ptr = (u8 *) to32ptr;

	alignbuffer = *from32ptr++;
M
Michal Simek 已提交
125
	from8ptr = (u8 *) &alignbuffer;
126

M
Michal Simek 已提交
127
	for (i = 0; i < bytecount; i++)
128 129 130
		*to8ptr++ = *from8ptr++;
}

M
Michal Simek 已提交
131
static void xemaclite_alignedwrite(void *srcptr, u32 destptr, u32 bytecount)
132
{
M
Michal Simek 已提交
133
	u32 i;
134 135 136 137 138 139 140 141 142 143 144 145 146 147
	u32 alignbuffer;
	u32 *to32ptr = (u32 *) destptr;
	u32 *from32ptr;
	u8 *to8ptr;
	u8 *from8ptr;

	from32ptr = (u32 *) srcptr;
	while (bytecount > 3) {

		*to32ptr++ = *from32ptr++;
		bytecount -= 4;
	}

	alignbuffer = 0;
M
Michal Simek 已提交
148
	to8ptr = (u8 *) &alignbuffer;
149 150
	from8ptr = (u8 *) from32ptr;

M
Michal Simek 已提交
151
	for (i = 0; i < bytecount; i++)
152 153 154 155 156
		*to8ptr++ = *from8ptr++;

	*to32ptr++ = alignbuffer;
}

157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189
#if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
static int wait_for_bit(const char *func, u32 *reg, const u32 mask,
			bool set, unsigned int timeout)
{
	u32 val;
	unsigned long start = get_timer(0);

	while (1) {
		val = readl(reg);

		if (!set)
			val = ~val;

		if ((val & mask) == mask)
			return 0;

		if (get_timer(start) > timeout)
			break;

		if (ctrlc()) {
			puts("Abort\n");
			return -EINTR;
		}

		udelay(1);
	}

	debug("%s: Timeout (reg=%p mask=%08x wait_set=%i)\n",
	      func, reg, mask, set);

	return -ETIMEDOUT;
}

190
static int mdio_wait(struct emaclite_regs *regs)
191
{
192
	return wait_for_bit(__func__, &regs->mdioctrl,
193 194 195
			    XEL_MDIOCTRL_MDIOSTS_MASK, false, 2000);
}

196
static u32 phyread(struct xemaclite *emaclite, u32 phyaddress, u32 registernum,
197 198
		   u16 *data)
{
199 200 201
	struct emaclite_regs *regs = emaclite->regs;

	if (mdio_wait(regs))
202 203
		return 1;

204 205
	u32 ctrl_reg = in_be32(&regs->mdioctrl);
	out_be32(&regs->mdioaddr, XEL_MDIOADDR_OP_MASK |
206
		 ((phyaddress << XEL_MDIOADDR_PHYADR_SHIFT) | registernum));
207
	out_be32(&regs->mdioctrl, ctrl_reg | XEL_MDIOCTRL_MDIOSTS_MASK);
208

209
	if (mdio_wait(regs))
210 211 212
		return 1;

	/* Read data */
213
	*data = in_be32(&regs->mdiord);
214 215 216
	return 0;
}

217
static u32 phywrite(struct xemaclite *emaclite, u32 phyaddress, u32 registernum,
218 219
		    u16 data)
{
220 221 222
	struct emaclite_regs *regs = emaclite->regs;

	if (mdio_wait(regs))
223 224 225 226 227 228 229 230
		return 1;

	/*
	 * Write the PHY address, register number and clear the OP bit in the
	 * MDIO Address register and then write the value into the MDIO Write
	 * Data register. Finally, set the Status bit in the MDIO Control
	 * register to start a MDIO write transaction.
	 */
231 232
	u32 ctrl_reg = in_be32(&regs->mdioctrl);
	out_be32(&regs->mdioaddr, ~XEL_MDIOADDR_OP_MASK &
233
		 ((phyaddress << XEL_MDIOADDR_PHYADR_SHIFT) | registernum));
234 235
	out_be32(&regs->mdiowr, data);
	out_be32(&regs->mdioctrl, ctrl_reg | XEL_MDIOCTRL_MDIOSTS_MASK);
236

237
	if (mdio_wait(regs))
238 239 240 241 242 243
		return 1;

	return 0;
}
#endif

M
Michal Simek 已提交
244
static void emaclite_halt(struct eth_device *dev)
245
{
M
Michal Simek 已提交
246
	debug("eth_halt\n");
247 248
}

249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273
/* Use MII register 1 (MII status register) to detect PHY */
#define PHY_DETECT_REG  1

/* Mask used to verify certain PHY features (or register contents)
 * in the register above:
 *  0x1000: 10Mbps full duplex support
 *  0x0800: 10Mbps half duplex support
 *  0x0008: Auto-negotiation support
 */
#define PHY_DETECT_MASK 0x1808

#if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
static int setup_phy(struct eth_device *dev)
{
	int i;
	u16 phyreg;
	struct xemaclite *emaclite = dev->priv;
	struct phy_device *phydev;

	u32 supported = SUPPORTED_10baseT_Half |
			SUPPORTED_10baseT_Full |
			SUPPORTED_100baseT_Half |
			SUPPORTED_100baseT_Full;

	if (emaclite->phyaddr != -1) {
274
		phyread(emaclite, emaclite->phyaddr, PHY_DETECT_REG, &phyreg);
275 276 277 278 279 280 281 282 283 284 285 286 287 288 289
		if ((phyreg != 0xFFFF) &&
		    ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
			/* Found a valid PHY address */
			debug("Default phy address %d is valid\n",
			      emaclite->phyaddr);
		} else {
			debug("PHY address is not setup correctly %d\n",
			      emaclite->phyaddr);
			emaclite->phyaddr = -1;
		}
	}

	if (emaclite->phyaddr == -1) {
		/* detect the PHY address */
		for (i = 31; i >= 0; i--) {
290
			phyread(emaclite, i, PHY_DETECT_REG, &phyreg);
291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326
			if ((phyreg != 0xFFFF) &&
			    ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
				/* Found a valid PHY address */
				emaclite->phyaddr = i;
				debug("emaclite: Found valid phy address, %d\n",
				      i);
				break;
			}
		}
	}

	/* interface - look at tsec */
	phydev = phy_connect(emaclite->bus, emaclite->phyaddr, dev,
			     PHY_INTERFACE_MODE_MII);
	/*
	 * Phy can support 1000baseT but device NOT that's why phydev->supported
	 * must be setup for 1000baseT. phydev->advertising setups what speeds
	 * will be used for autonegotiation where 1000baseT must be disabled.
	 */
	phydev->supported = supported | SUPPORTED_1000baseT_Half |
						SUPPORTED_1000baseT_Full;
	phydev->advertising = supported;
	emaclite->phydev = phydev;
	phy_config(phydev);
	phy_startup(phydev);

	if (!phydev->link) {
		printf("%s: No link.\n", phydev->dev->name);
		return 0;
	}

	/* Do not setup anything */
	return 1;
}
#endif

M
Michal Simek 已提交
327
static int emaclite_init(struct eth_device *dev, bd_t *bis)
328
{
329
	struct xemaclite *emaclite = dev->priv;
330 331
	struct emaclite_regs *regs = emaclite->regs;

M
Michal Simek 已提交
332
	debug("EmacLite Initialization Started\n");
333 334 335 336 337

/*
 * TX - TX_PING & TX_PONG initialization
 */
	/* Restart PING TX */
338
	out_be32(&regs->tx_ping_tsr, 0);
339
	/* Copy MAC address */
340 341
	xemaclite_alignedwrite(dev->enetaddr, (u32)&regs->tx_ping,
			       ENET_ADDR_LENGTH);
342
	/* Set the length */
343
	out_be32(&regs->tx_ping_tplr, ENET_ADDR_LENGTH);
344
	/* Update the MAC address in the EMAC Lite */
345
	out_be32(&regs->tx_ping_tsr, XEL_TSR_PROG_MAC_ADDR);
346
	/* Wait for EMAC Lite to finish with the MAC address update */
347
	while ((in_be32 (&regs->tx_ping_tsr) &
348 349
		XEL_TSR_PROG_MAC_ADDR) != 0)
		;
350

351 352
	if (emaclite->txpp) {
		/* The same operation with PONG TX */
353 354 355 356 357 358 359
		out_be32(&regs->tx_pong_tsr, 0);
		xemaclite_alignedwrite(dev->enetaddr, (u32)&regs->tx_pong,
				       ENET_ADDR_LENGTH);
		out_be32(&regs->tx_pong_tplr, ENET_ADDR_LENGTH);
		out_be32(&regs->tx_pong_tsr, XEL_TSR_PROG_MAC_ADDR);
		while ((in_be32(&regs->tx_pong_tsr) &
		       XEL_TSR_PROG_MAC_ADDR) != 0)
360 361
			;
	}
362 363 364 365 366

/*
 * RX - RX_PING & RX_PONG initialization
 */
	/* Write out the value to flush the RX buffer */
367
	out_be32 (dev->iobase + XEL_RSR_OFFSET, XEL_RSR_RECV_IE_MASK);
368 369 370 371

	if (emaclite->rxpp)
		out_be32 (dev->iobase + XEL_RSR_OFFSET + XEL_BUFFER_OFFSET,
			XEL_RSR_RECV_IE_MASK);
372

373
#if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
374 375
	out_be32(&regs->mdioctrl, XEL_MDIOCTRL_MDIOEN_MASK);
	if (in_be32(&regs->mdioctrl) & XEL_MDIOCTRL_MDIOEN_MASK)
376 377 378
		if (!setup_phy(dev))
			return -1;
#endif
M
Michal Simek 已提交
379
	debug("EmacLite Initialization complete\n");
380 381 382
	return 0;
}

383
static int xemaclite_txbufferavailable(struct eth_device *dev)
384 385 386 387
{
	u32 reg;
	u32 txpingbusy;
	u32 txpongbusy;
388 389
	struct xemaclite *emaclite = dev->priv;

390 391 392 393
	/*
	 * Read the other buffer register
	 * and determine if the other buffer is available
	 */
394 395
	reg = in_be32 (dev->iobase +
			emaclite->nexttxbuffertouse + 0);
396 397 398
	txpingbusy = ((reg & XEL_TSR_XMIT_BUSY_MASK) ==
			XEL_TSR_XMIT_BUSY_MASK);

399 400
	reg = in_be32 (dev->iobase +
			(emaclite->nexttxbuffertouse ^ XEL_TSR_OFFSET) + 0);
401 402 403
	txpongbusy = ((reg & XEL_TSR_XMIT_BUSY_MASK) ==
			XEL_TSR_XMIT_BUSY_MASK);

M
Michal Simek 已提交
404
	return !(txpingbusy && txpongbusy);
405 406
}

407
static int emaclite_send(struct eth_device *dev, void *ptr, int len)
M
Michal Simek 已提交
408 409 410
{
	u32 reg;
	u32 baseaddress;
411
	struct xemaclite *emaclite = dev->priv;
412

M
Michal Simek 已提交
413
	u32 maxtry = 1000;
414

M
Michal Simek 已提交
415 416
	if (len > PKTSIZE)
		len = PKTSIZE;
417

418
	while (!xemaclite_txbufferavailable(dev) && maxtry) {
M
Michal Simek 已提交
419
		udelay(10);
420 421 422 423
		maxtry--;
	}

	if (!maxtry) {
M
Michal Simek 已提交
424
		printf("Error: Timeout waiting for ethernet TX buffer\n");
425
		/* Restart PING TX */
426
		out_be32 (dev->iobase + XEL_TSR_OFFSET, 0);
427 428 429 430
		if (emaclite->txpp) {
			out_be32 (dev->iobase + XEL_TSR_OFFSET +
				XEL_BUFFER_OFFSET, 0);
		}
431
		return -1;
432 433 434
	}

	/* Determine the expected TX buffer address */
435
	baseaddress = (dev->iobase + emaclite->nexttxbuffertouse);
436 437 438 439 440 441 442

	/* Determine if the expected buffer address is empty */
	reg = in_be32 (baseaddress + XEL_TSR_OFFSET);
	if (((reg & XEL_TSR_XMIT_BUSY_MASK) == 0)
		&& ((in_be32 ((baseaddress) + XEL_TSR_OFFSET)
			& XEL_TSR_XMIT_ACTIVE_MASK) == 0)) {

443 444 445
		if (emaclite->txpp)
			emaclite->nexttxbuffertouse ^= XEL_BUFFER_OFFSET;

M
Michal Simek 已提交
446
		debug("Send packet from 0x%x\n", baseaddress);
447
		/* Write the frame to the buffer */
448
		xemaclite_alignedwrite(ptr, baseaddress, len);
449 450 451 452
		out_be32 (baseaddress + XEL_TPLR_OFFSET,(len &
			(XEL_TPLR_LENGTH_MASK_HI | XEL_TPLR_LENGTH_MASK_LO)));
		reg = in_be32 (baseaddress + XEL_TSR_OFFSET);
		reg |= XEL_TSR_XMIT_BUSY_MASK;
M
Michal Simek 已提交
453
		if ((reg & XEL_TSR_XMIT_IE_MASK) != 0)
454 455
			reg |= XEL_TSR_XMIT_ACTIVE_MASK;
		out_be32 (baseaddress + XEL_TSR_OFFSET, reg);
456
		return 0;
457
	}
458 459 460 461 462

	if (emaclite->txpp) {
		/* Switch to second buffer */
		baseaddress ^= XEL_BUFFER_OFFSET;
		/* Determine if the expected buffer address is empty */
463
		reg = in_be32 (baseaddress + XEL_TSR_OFFSET);
464 465 466 467 468
		if (((reg & XEL_TSR_XMIT_BUSY_MASK) == 0)
			&& ((in_be32 ((baseaddress) + XEL_TSR_OFFSET)
				& XEL_TSR_XMIT_ACTIVE_MASK) == 0)) {
			debug("Send packet from 0x%x\n", baseaddress);
			/* Write the frame to the buffer */
469
			xemaclite_alignedwrite(ptr, baseaddress, len);
470 471 472 473 474 475 476 477 478
			out_be32 (baseaddress + XEL_TPLR_OFFSET, (len &
				(XEL_TPLR_LENGTH_MASK_HI |
					XEL_TPLR_LENGTH_MASK_LO)));
			reg = in_be32 (baseaddress + XEL_TSR_OFFSET);
			reg |= XEL_TSR_XMIT_BUSY_MASK;
			if ((reg & XEL_TSR_XMIT_IE_MASK) != 0)
				reg |= XEL_TSR_XMIT_ACTIVE_MASK;
			out_be32 (baseaddress + XEL_TSR_OFFSET, reg);
			return 0;
479 480
		}
	}
481

M
Michal Simek 已提交
482
	puts("Error while sending frame\n");
483
	return -1;
484 485
}

M
Michal Simek 已提交
486
static int emaclite_recv(struct eth_device *dev)
487
{
M
Michal Simek 已提交
488 489 490
	u32 length;
	u32 reg;
	u32 baseaddress;
491
	struct xemaclite *emaclite = dev->priv;
492

493
	baseaddress = dev->iobase + emaclite->nextrxbuffertouse;
494
	reg = in_be32 (baseaddress + XEL_RSR_OFFSET);
M
Michal Simek 已提交
495
	debug("Testing data at address 0x%x\n", baseaddress);
496
	if ((reg & XEL_RSR_RECV_DONE_MASK) == XEL_RSR_RECV_DONE_MASK) {
497 498
		if (emaclite->rxpp)
			emaclite->nextrxbuffertouse ^= XEL_BUFFER_OFFSET;
499
	} else {
500 501

		if (!emaclite->rxpp) {
M
Michal Simek 已提交
502
			debug("No data was available - address 0x%x\n",
503
								baseaddress);
504
			return 0;
505 506 507 508 509 510 511 512 513
		} else {
			baseaddress ^= XEL_BUFFER_OFFSET;
			reg = in_be32 (baseaddress + XEL_RSR_OFFSET);
			if ((reg & XEL_RSR_RECV_DONE_MASK) !=
						XEL_RSR_RECV_DONE_MASK) {
				debug("No data was available - address 0x%x\n",
						baseaddress);
				return 0;
			}
514 515 516
		}
	}
	/* Get the length of the frame that arrived */
517
	switch(((ntohl(in_be32 (baseaddress + XEL_RXBUFF_OFFSET + 0xC))) &
518 519 520
			0xFFFF0000 ) >> 16) {
		case 0x806:
			length = 42 + 20; /* FIXME size of ARP */
M
Michal Simek 已提交
521
			debug("ARP Packet\n");
522 523 524
			break;
		case 0x800:
			length = 14 + 14 +
M
Michal Simek 已提交
525 526 527
			(((ntohl(in_be32 (baseaddress + XEL_RXBUFF_OFFSET +
						0x10))) & 0xFFFF0000) >> 16);
			/* FIXME size of IP packet */
528 529 530
			debug ("IP Packet\n");
			break;
		default:
M
Michal Simek 已提交
531 532
			debug("Other Packet\n");
			length = PKTSIZE;
533 534 535
			break;
	}

M
Michal Simek 已提交
536
	xemaclite_alignedread((u32 *) (baseaddress + XEL_RXBUFF_OFFSET),
537 538 539 540 541 542 543
			etherrxbuff, length);

	/* Acknowledge the frame */
	reg = in_be32 (baseaddress + XEL_RSR_OFFSET);
	reg &= ~XEL_RSR_RECV_DONE_MASK;
	out_be32 (baseaddress + XEL_RSR_OFFSET, reg);

M
Michal Simek 已提交
544
	debug("Packet receive from 0x%x, length %dB\n", baseaddress, length);
545
	net_process_received_packet((uchar *)etherrxbuff, length);
546
	return length;
547 548

}
M
Michal Simek 已提交
549

550 551 552 553 554 555 556
#if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
static int emaclite_miiphy_read(const char *devname, uchar addr,
				uchar reg, ushort *val)
{
	u32 ret;
	struct eth_device *dev = eth_get_dev();

557
	ret = phyread(dev->priv, addr, reg, val);
558 559 560 561 562 563 564 565 566 567
	debug("emaclite: Read MII 0x%x, 0x%x, 0x%x\n", addr, reg, *val);
	return ret;
}

static int emaclite_miiphy_write(const char *devname, uchar addr,
				 uchar reg, ushort val)
{
	struct eth_device *dev = eth_get_dev();

	debug("emaclite: Write MII 0x%x, 0x%x, 0x%x\n", addr, reg, val);
568
	return phywrite(dev->priv, addr, reg, val);
569 570 571
}
#endif

572 573
int xilinx_emaclite_initialize(bd_t *bis, unsigned long base_addr,
							int txpp, int rxpp)
M
Michal Simek 已提交
574 575
{
	struct eth_device *dev;
576
	struct xemaclite *emaclite;
577
	struct emaclite_regs *regs;
M
Michal Simek 已提交
578

579
	dev = calloc(1, sizeof(*dev));
M
Michal Simek 已提交
580
	if (dev == NULL)
581
		return -1;
M
Michal Simek 已提交
582

583 584 585 586 587 588 589 590
	emaclite = calloc(1, sizeof(struct xemaclite));
	if (emaclite == NULL) {
		free(dev);
		return -1;
	}

	dev->priv = emaclite;

591 592
	emaclite->txpp = txpp;
	emaclite->rxpp = rxpp;
593

594
	sprintf(dev->name, "Xelite.%lx", base_addr);
M
Michal Simek 已提交
595

596 597
	emaclite->regs = (struct emaclite_regs *)base_addr;
	regs = emaclite->regs;
M
Michal Simek 已提交
598 599 600 601 602 603
	dev->iobase = base_addr;
	dev->init = emaclite_init;
	dev->halt = emaclite_halt;
	dev->send = emaclite_send;
	dev->recv = emaclite_recv;

604 605 606 607 608 609
#ifdef CONFIG_PHY_ADDR
	emaclite->phyaddr = CONFIG_PHY_ADDR;
#else
	emaclite->phyaddr = -1;
#endif

M
Michal Simek 已提交
610 611
	eth_register(dev);

612 613 614 615
#if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
	miiphy_register(dev->name, emaclite_miiphy_read, emaclite_miiphy_write);
	emaclite->bus = miiphy_get_dev_by_name(dev->name);

616
	out_be32(&regs->mdioctrl, XEL_MDIOCTRL_MDIOEN_MASK);
617 618
#endif

619
	return 1;
M
Michal Simek 已提交
620
}