spl.c 3.2 KB
Newer Older
P
Peng Fan 已提交
1 2 3 4 5 6 7
/*
 * Copyright 2018-2019 NXP
 *
 * SPDX-License-Identifier:	GPL-2.0+
 */

#include <common.h>
8
#include <hang.h>
9
#include <init.h>
10
#include <log.h>
P
Peng Fan 已提交
11
#include <spl.h>
12
#include <asm/global_data.h>
13
#include <asm/arch/clock.h>
P
Peng Fan 已提交
14 15 16 17
#include <asm/arch/imx8mp_pins.h>
#include <asm/arch/sys_proto.h>
#include <asm/mach-imx/boot_mode.h>
#include <asm/mach-imx/gpio.h>
18
#include <asm/mach-imx/iomux-v3.h>
P
Peng Fan 已提交
19 20
#include <asm/mach-imx/mxc_i2c.h>
#include <asm/arch/ddr.h>
21 22
#include <power/pmic.h>
#include <power/pca9450.h>
P
Peng Fan 已提交
23 24 25 26 27 28 29 30 31 32 33 34 35 36 37

DECLARE_GLOBAL_DATA_PTR;

int spl_board_boot_device(enum boot_device boot_dev_spl)
{
	return BOOT_DEVICE_BOOTROM;
}

void spl_dram_init(void)
{
	ddr_init(&dram_timing);
}

void spl_board_init(void)
{
38 39 40 41 42 43 44 45 46 47
	/*
	 * Set GIC clock to 500Mhz for OD VDD_SOC. Kernel driver does
	 * not allow to change it. Should set the clock after PMIC
	 * setting done. Default is 400Mhz (system_pll1_800m with div = 2)
	 * set by ROM for ND VDD_SOC
	 */
	clock_enable(CCGR_GIC, 0);
	clock_set_target_val(GIC_CLK_ROOT, CLK_ROOT_ON | CLK_ROOT_SOURCE_SEL(5));
	clock_enable(CCGR_GIC, 1);

P
Peng Fan 已提交
48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65
	puts("Normal Boot\n");
}

#define I2C_PAD_CTRL (PAD_CTL_DSE6 | PAD_CTL_HYS | PAD_CTL_PUE | PAD_CTL_PE)
#define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
struct i2c_pads_info i2c_pad_info1 = {
	.scl = {
		.i2c_mode = MX8MP_PAD_I2C1_SCL__I2C1_SCL | PC,
		.gpio_mode = MX8MP_PAD_I2C1_SCL__GPIO5_IO14 | PC,
		.gp = IMX_GPIO_NR(5, 14),
	},
	.sda = {
		.i2c_mode = MX8MP_PAD_I2C1_SDA__I2C1_SDA | PC,
		.gpio_mode = MX8MP_PAD_I2C1_SDA__GPIO5_IO15 | PC,
		.gp = IMX_GPIO_NR(5, 15),
	},
};

66
#if CONFIG_IS_ENABLED(POWER_LEGACY)
P
Peng Fan 已提交
67 68 69 70 71 72
#define I2C_PMIC	0
int power_init_board(void)
{
	struct pmic *p;
	int ret;

73
	ret = power_pca9450_init(I2C_PMIC, 0x25);
P
Peng Fan 已提交
74 75 76 77 78 79 80 81 82 83 84 85 86 87
	if (ret)
		printf("power init failed");
	p = pmic_get("PCA9450");
	pmic_probe(p);

	/* BUCKxOUT_DVS0/1 control BUCK123 output */
	pmic_reg_write(p, PCA9450_BUCK123_DVS, 0x29);

	/*
	 * increase VDD_SOC to typical value 0.95V before first
	 * DRAM access, set DVS1 to 0.85v for suspend.
	 * Enable DVS control through PMIC_STBY_REQ and
	 * set B1_ENMODE=1 (ON by PMIC_ON_REQ=H)
	 */
88 89 90 91
#ifdef CONFIG_IMX8M_VDD_SOC_850MV
	/* set DVS0 to 0.85v for special case*/
	pmic_reg_write(p, PCA9450_BUCK1OUT_DVS0, 0x14);
#else
P
Peng Fan 已提交
92
	pmic_reg_write(p, PCA9450_BUCK1OUT_DVS0, 0x1C);
93
#endif
P
Peng Fan 已提交
94 95 96
	pmic_reg_write(p, PCA9450_BUCK1OUT_DVS1, 0x14);
	pmic_reg_write(p, PCA9450_BUCK1CTRL, 0x59);

97 98 99 100
	/* Kernel uses OD/OD freq for SOC */
	/* To avoid timing risk from SOC to ARM,increase VDD_ARM to OD voltage 0.95v */
	pmic_reg_write(p, PCA9450_BUCK2OUT_DVS0, 0x1C);

P
Peng Fan 已提交
101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117
	/* set WDOG_B_CFG to cold reset */
	pmic_reg_write(p, PCA9450_RESET_CTRL, 0xA1);

	return 0;
}
#endif

#ifdef CONFIG_SPL_LOAD_FIT
int board_fit_config_name_match(const char *name)
{
	/* Just empty function now - can't decide what to choose */
	debug("%s: %s\n", __func__, name);

	return 0;
}
#endif

118
/* Do not use BSS area in this phase */
P
Peng Fan 已提交
119 120 121 122 123 124 125 126 127 128
void board_init_f(ulong dummy)
{
	int ret;

	arch_cpu_init();

	init_uart_clk(1);

	board_early_init_f();

P
Peng Fan 已提交
129
	ret = spl_early_init();
P
Peng Fan 已提交
130 131 132 133 134
	if (ret) {
		debug("spl_init() failed: %d\n", ret);
		hang();
	}

P
Peng Fan 已提交
135 136
	preloader_console_init();

P
Peng Fan 已提交
137 138 139 140 141 142 143 144 145
	enable_tzc380();

	setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);

	power_init_board();

	/* DDR initialization */
	spl_dram_init();
}