MPC8349ITX.h 21.5 KB
Newer Older
1
/*
2
 * Copyright (C) Freescale Semiconductor, Inc. 2006.
3
 *
4
 * SPDX-License-Identifier:	GPL-2.0+
5 6 7
 */

/*
8
 MPC8349E-mITX and MPC8349E-mITX-GP board configuration file
9 10 11 12 13 14 15 16 17

 Memory map:

 0x0000_0000-0x0FFF_FFFF DDR SDRAM (256 MB)
 0x8000_0000-0x9FFF_FFFF PCI1 memory space (512 MB)
 0xA000_0000-0xBFFF_FFFF PCI2 memory space (512 MB)
 0xE000_0000-0xEFFF_FFFF IMMR (1 MB)
 0xE200_0000-0xE2FF_FFFF PCI1 I/O space (16 MB)
 0xE300_0000-0xE3FF_FFFF PCI2 I/O space (16 MB)
18
 0xF000_0000-0xF000_FFFF Compact Flash (MPC8349E-mITX only)
19
 0xF001_0000-0xF001_FFFF Local bus expansion slot
20 21 22
 0xF800_0000-0xF801_FFFF Vitesse 7385 Parallel Interface (MPC8349E-mITX only)
 0xFE00_0000-0xFE7F_FFFF First 8MB bank of Flash memory
 0xFE80_0000-0xFEFF_FFFF Second 8MB bank of Flash memory (MPC8349E-mITX only)
23 24

 I2C address list:
W
Wolfgang Denk 已提交
25 26
						Align.	Board
 Bus	Addr	Part No.	Description	Length	Location
27
 ----------------------------------------------------------------
W
Wolfgang Denk 已提交
28
 I2C0	0x50	M24256-BWMN6P	Board EEPROM	2	U64
29

W
Wolfgang Denk 已提交
30 31 32 33 34 35
 I2C1	0x20	PCF8574		I2C Expander	0	U8
 I2C1	0x21	PCF8574		I2C Expander	0	U10
 I2C1	0x38	PCF8574A	I2C Expander	0	U8
 I2C1	0x39	PCF8574A	I2C Expander	0	U10
 I2C1	0x51	(DDR)		DDR EEPROM	1	U1
 I2C1	0x68	DS1339		RTC		1	U68
36 37 38 39 40 41 42

 Note that a given board has *either* a pair of 8574s or a pair of 8574As.
*/

#ifndef __CONFIG_H
#define __CONFIG_H

43
#if (CONFIG_SYS_TEXT_BASE == 0xFE000000)
44
#define CONFIG_SYS_LOWBOOT
45
#endif
46 47 48 49

/*
 * High Level Configuration Options
 */
50
#define CONFIG_MPC834x		/* MPC834x family (8343, 8347, 8349) */
51 52
#define CONFIG_MPC8349		/* MPC8349 specific */

53 54 55 56
#ifndef CONFIG_SYS_TEXT_BASE
#define CONFIG_SYS_TEXT_BASE	0xFEF00000
#endif

57
#define CONFIG_SYS_IMMR	0xE0000000	/* The IMMR is relocated to here */
58

59 60
#define CONFIG_MISC_INIT_F
#define CONFIG_MISC_INIT_R
61

62 63 64
/*
 * On-board devices
 */
65

66
#ifdef CONFIG_MPC8349ITX
67 68
/* The CF card interface on the back of the board */
#define CONFIG_COMPACT_FLASH
69
#define CONFIG_VSC7385_ENET	/* VSC7385 ethernet support */
70
#define CONFIG_SATA_SIL3114	/* SIL3114 SATA controller */
71
#define CONFIG_SYS_USB_HOST	/* use the EHCI USB controller */
72
#endif
73

74 75
#define CONFIG_PCI
#define CONFIG_RTC_DS1337
76
#define CONFIG_SYS_I2C
77
#define CONFIG_TSEC_ENET		/* TSEC Ethernet support */
78

79 80 81 82 83
/*
 * Device configurations
 */

/* I2C */
84 85 86 87 88 89 90 91
#ifdef CONFIG_SYS_I2C
#define CONFIG_SYS_I2C_FSL
#define CONFIG_SYS_FSL_I2C_SPEED	400000
#define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
#define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
#define CONFIG_SYS_FSL_I2C2_SPEED	400000
#define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
#define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
92

93
#define CONFIG_SYS_SPD_BUS_NUM		1	/* The I2C bus for SPD */
94
#define CONFIG_SYS_RTC_BUS_NUM		1	/* The I2C bus for RTC */
95 96 97 98 99 100

#define CONFIG_SYS_I2C_8574_ADDR1	0x20	/* I2C1, PCF8574 */
#define CONFIG_SYS_I2C_8574_ADDR2	0x21	/* I2C1, PCF8574 */
#define CONFIG_SYS_I2C_8574A_ADDR1	0x38	/* I2C1, PCF8574A */
#define CONFIG_SYS_I2C_8574A_ADDR2	0x39	/* I2C1, PCF8574A */
#define CONFIG_SYS_I2C_EEPROM_ADDR	0x50	/* I2C0, Board EEPROM */
101 102
#define CONFIG_SYS_I2C_RTC_ADDR		0x68	/* I2C1, DS1339 RTC*/
#define SPD_EEPROM_ADDRESS		0x51	/* I2C1, DDR */
103 104

/* Don't probe these addresses: */
105
#define CONFIG_SYS_I2C_NOPROBES	{ {1, CONFIG_SYS_I2C_8574_ADDR1}, \
106 107
				 {1, CONFIG_SYS_I2C_8574_ADDR2}, \
				 {1, CONFIG_SYS_I2C_8574A_ADDR1}, \
108
				 {1, CONFIG_SYS_I2C_8574A_ADDR2} }
109
/* Bit definitions for the 8574[A] I2C expander */
110 111
				/* Board revision, 00=0.0, 01=0.1, 10=1.0 */
#define I2C_8574_REVISION	0x03
112 113 114 115 116 117 118
#define I2C_8574_CF		0x08	/* 1=Compact flash absent, 0=present */
#define I2C_8574_MPCICLKRN	0x10	/* MiniPCI Clk Run */
#define I2C_8574_PCI66		0x20	/* 0=33MHz PCI, 1=66MHz PCI */
#define I2C_8574_FLASHSIDE	0x40	/* 0=Reset vector from U4, 1=from U7*/

#endif

119 120
/* Compact Flash */
#ifdef CONFIG_COMPACT_FLASH
121

122 123
#define CONFIG_SYS_IDE_MAXBUS		1
#define CONFIG_SYS_IDE_MAXDEVICE	1
124

125 126 127 128 129 130
#define CONFIG_SYS_ATA_IDE0_OFFSET	0x0000
#define CONFIG_SYS_ATA_BASE_ADDR	CONFIG_SYS_CF_BASE
#define CONFIG_SYS_ATA_DATA_OFFSET	0x0000
#define CONFIG_SYS_ATA_REG_OFFSET	0
#define CONFIG_SYS_ATA_ALT_OFFSET	0x0200
#define CONFIG_SYS_ATA_STRIDE		2
131

132 133
/* If a CF card is not inserted, time out quickly */
#define ATA_RESET_TIME	1
134

135 136 137 138 139 140 141 142 143 144
#endif

/*
 * SATA
 */
#ifdef CONFIG_SATA_SIL3114

#define CONFIG_SYS_SATA_MAX_DEVICE      4
#define CONFIG_LIBATA
#define CONFIG_LBA48
145

146
#endif
147

148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164
#ifdef CONFIG_SYS_USB_HOST
/*
 * Support USB
 */
#define CONFIG_USB_EHCI
#define CONFIG_USB_EHCI_FSL

/* Current USB implementation supports the only USB controller,
 * so we have to choose between the MPH or the DR ones */
#if 1
#define CONFIG_HAS_FSL_MPH_USB
#else
#define CONFIG_HAS_FSL_DR_USB
#endif

#endif

165
/*
166
 * DDR Setup
167
 */
168
#define CONFIG_SYS_DDR_BASE		0x00000000 /* DDR is system memory*/
169 170 171
#define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_BASE
#define CONFIG_SYS_DDR_SDRAM_BASE	CONFIG_SYS_DDR_BASE
#define CONFIG_SYS_83XX_DDR_USES_CS0
172
#define CONFIG_SYS_MEMTEST_START	0x1000	/* memtest region */
173 174
#define CONFIG_SYS_MEMTEST_END		0x2000

175 176
#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL	(DDR_SDRAM_CLK_CNTL_SS_EN \
					| DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
177

178 179 180
#define CONFIG_VERY_BIG_RAM
#define CONFIG_MAX_MEM_MAPPED   ((phys_size_t)256 << 20)

181
#ifdef CONFIG_SYS_I2C
182 183 184
#define CONFIG_SPD_EEPROM		/* use SPD EEPROM for DDR setup*/
#endif

185 186 187
/* No SPD? Then manually set up DDR parameters */
#ifndef CONFIG_SPD_EEPROM
    #define CONFIG_SYS_DDR_SIZE		256	/* Mb */
188
    #define CONFIG_SYS_DDR_CS0_CONFIG	(CSCONFIG_EN \
189 190
					| CSCONFIG_ROW_BIT_13 \
					| CSCONFIG_COL_BIT_10)
191

192 193
    #define CONFIG_SYS_DDR_TIMING_1	0x26242321
    #define CONFIG_SYS_DDR_TIMING_2	0x00000800  /* P9-45, may need tuning */
194 195
#endif

196 197 198 199
/*
 *Flash on the Local Bus
 */

200 201
#define CONFIG_SYS_FLASH_CFI		/* use the Common Flash Interface */
#define CONFIG_FLASH_CFI_DRIVER		/* use the CFI driver */
202 203
#define CONFIG_SYS_FLASH_BASE		0xFE000000	/* start of FLASH   */
#define CONFIG_SYS_FLASH_EMPTY_INFO
204 205
/* 127 64KB sectors + 8 8KB sectors per device */
#define CONFIG_SYS_MAX_FLASH_SECT	135
206 207 208
#define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
#define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
#define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
209 210 211

/* The ITX has two flash chips, but the ITX-GP has only one.  To support both
boards, we say we have two, but don't display a message if we find only one. */
212
#define CONFIG_SYS_FLASH_QUIET_TEST
213 214 215 216 217
#define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
#define CONFIG_SYS_FLASH_BANKS_LIST	\
		{CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE + 0x800000}
#define CONFIG_SYS_FLASH_SIZE		16	/* FLASH size in MB */
#define CONFIG_SYS_FLASH_PROTECTION	1	/* Use h/w Flash protection. */
218

219 220 221 222 223 224 225 226 227 228 229 230
/* Vitesse 7385 */

#ifdef CONFIG_VSC7385_ENET

#define CONFIG_TSEC2

/* The flash address and size of the VSC7385 firmware image */
#define CONFIG_VSC7385_IMAGE		0xFEFFE000
#define CONFIG_VSC7385_IMAGE_SIZE	8192

#endif

231 232 233 234 235
/*
 * BRx, ORx, LBLAWBARx, and LBLAWARx
 */

/* Flash */
236

237 238 239 240 241
#define CONFIG_SYS_BR0_PRELIM	(CONFIG_SYS_FLASH_BASE \
				| BR_PS_16 \
				| BR_MS_GPCM \
				| BR_V)
#define CONFIG_SYS_OR0_PRELIM	(MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
242 243 244 245 246
				| OR_UPM_XAM \
				| OR_GPCM_CSNT \
				| OR_GPCM_ACS_DIV2 \
				| OR_GPCM_XACS \
				| OR_GPCM_SCY_15 \
247 248
				| OR_GPCM_TRLX_SET \
				| OR_GPCM_EHTR_SET \
249
				| OR_GPCM_EAD)
250
#define CONFIG_SYS_LBLAWBAR0_PRELIM	CONFIG_SYS_FLASH_BASE
251
#define CONFIG_SYS_LBLAWAR0_PRELIM	(LBLAWAR_EN | LBLAWAR_16MB)
252

253
/* Vitesse 7385 */
254

255
#define CONFIG_SYS_VSC7385_BASE	0xF8000000
256

257 258
#ifdef CONFIG_VSC7385_ENET

259 260 261 262
#define CONFIG_SYS_BR1_PRELIM	(CONFIG_SYS_VSC7385_BASE \
				| BR_PS_8 \
				| BR_MS_GPCM \
				| BR_V)
263 264 265 266 267
#define CONFIG_SYS_OR1_PRELIM	(OR_AM_128KB \
				| OR_GPCM_CSNT \
				| OR_GPCM_XACS \
				| OR_GPCM_SCY_15 \
				| OR_GPCM_SETA \
268 269
				| OR_GPCM_TRLX_SET \
				| OR_GPCM_EHTR_SET \
270
				| OR_GPCM_EAD)
271

272 273
#define CONFIG_SYS_LBLAWBAR1_PRELIM	CONFIG_SYS_VSC7385_BASE
#define CONFIG_SYS_LBLAWAR1_PRELIM	(LBLAWAR_EN | LBLAWAR_128KB)
274

275
#endif
276

277 278
/* LED */

279
#define CONFIG_SYS_LED_BASE	0xF9000000
280 281 282 283
#define CONFIG_SYS_BR2_PRELIM	(CONFIG_SYS_LED_BASE \
				| BR_PS_8 \
				| BR_MS_GPCM \
				| BR_V)
284 285 286 287 288
#define CONFIG_SYS_OR2_PRELIM	(OR_AM_2MB \
				| OR_GPCM_CSNT \
				| OR_GPCM_ACS_DIV2 \
				| OR_GPCM_XACS \
				| OR_GPCM_SCY_9 \
289 290
				| OR_GPCM_TRLX_SET \
				| OR_GPCM_EHTR_SET \
291
				| OR_GPCM_EAD)
292 293

/* Compact Flash */
294 295 296

#ifdef CONFIG_COMPACT_FLASH

297
#define CONFIG_SYS_CF_BASE	0xF0000000
298

299 300 301 302 303
#define CONFIG_SYS_BR3_PRELIM	(CONFIG_SYS_CF_BASE \
				| BR_PS_16 \
				| BR_MS_UPMA \
				| BR_V)
#define CONFIG_SYS_OR3_PRELIM	(OR_UPM_AM | OR_UPM_BI)
304

305 306
#define CONFIG_SYS_LBLAWBAR3_PRELIM	CONFIG_SYS_CF_BASE
#define CONFIG_SYS_LBLAWAR3_PRELIM	(LBLAWAR_EN | LBLAWAR_64KB)
307 308 309

#endif

310 311 312
/*
 * U-Boot memory configuration
 */
313
#define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
314

315 316
#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
#define CONFIG_SYS_RAMBOOT
317
#else
318
#undef	CONFIG_SYS_RAMBOOT
319 320
#endif

321
#define CONFIG_SYS_INIT_RAM_LOCK
322 323
#define CONFIG_SYS_INIT_RAM_ADDR	0xFD000000	/* Initial RAM addr */
#define CONFIG_SYS_INIT_RAM_SIZE	0x1000	/* Size of used area in RAM*/
324

325 326
#define CONFIG_SYS_GBL_DATA_OFFSET	\
			(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
327
#define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
328

329
/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
330
#define CONFIG_SYS_MONITOR_LEN	(512 * 1024) /* Reserve 512 kB for Mon */
331
#define CONFIG_SYS_MALLOC_LEN	(256 * 1024) /* Reserved for malloc */
332 333 334 335 336 337 338

/*
 * Local Bus LCRR and LBCR regs
 *    LCRR:  DLL bypass, Clock divider is 4
 * External Local Bus rate is
 *    CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
 */
339 340
#define CONFIG_SYS_LCRR_DBYP	LCRR_DBYP
#define CONFIG_SYS_LCRR_CLKDIV	LCRR_CLKDIV_4
341
#define CONFIG_SYS_LBC_LBCR	0x00000000
342

343 344 345 346
				/* LB sdram refresh timer, about 6us */
#define CONFIG_SYS_LBC_LSRT	0x32000000
				/* LB refresh timer prescal, 266MHz/32*/
#define CONFIG_SYS_LBC_MRTPR	0x20000000
347 348 349 350 351

/*
 * Serial Port
 */
#define CONFIG_CONS_INDEX	1
352 353 354
#define CONFIG_SYS_NS16550_SERIAL
#define CONFIG_SYS_NS16550_REG_SIZE	1
#define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
355

356
#define CONFIG_SYS_BAUDRATE_TABLE  \
357
		{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
358

S
Simon Glass 已提交
359
#define CONSOLE			ttyS0
360
#define CONFIG_BAUDRATE		115200
361

362 363
#define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_IMMR + 0x4500)
#define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_IMMR + 0x4600)
364

365 366 367
/*
 * PCI
 */
368
#ifdef CONFIG_PCI
369
#define CONFIG_PCI_INDIRECT_BRIDGE
370 371 372 373 374 375 376

#define CONFIG_MPC83XX_PCI2

/*
 * General PCI
 * Addresses are mapped 1-1.
 */
377 378 379
#define CONFIG_SYS_PCI1_MEM_BASE	0x80000000
#define CONFIG_SYS_PCI1_MEM_PHYS	CONFIG_SYS_PCI1_MEM_BASE
#define CONFIG_SYS_PCI1_MEM_SIZE	0x10000000	/* 256M */
380 381
#define CONFIG_SYS_PCI1_MMIO_BASE	\
			(CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE)
382 383
#define CONFIG_SYS_PCI1_MMIO_PHYS	CONFIG_SYS_PCI1_MMIO_BASE
#define CONFIG_SYS_PCI1_MMIO_SIZE	0x10000000	/* 256M */
384 385 386
#define CONFIG_SYS_PCI1_IO_BASE		0x00000000
#define CONFIG_SYS_PCI1_IO_PHYS		0xE2000000
#define CONFIG_SYS_PCI1_IO_SIZE		0x01000000	/* 16M */
387 388

#ifdef CONFIG_MPC83XX_PCI2
389 390
#define CONFIG_SYS_PCI2_MEM_BASE	\
			(CONFIG_SYS_PCI1_MMIO_BASE + CONFIG_SYS_PCI1_MMIO_SIZE)
391 392
#define CONFIG_SYS_PCI2_MEM_PHYS	CONFIG_SYS_PCI2_MEM_BASE
#define CONFIG_SYS_PCI2_MEM_SIZE	0x10000000	/* 256M */
393 394
#define CONFIG_SYS_PCI2_MMIO_BASE	\
			(CONFIG_SYS_PCI2_MEM_BASE + CONFIG_SYS_PCI2_MEM_SIZE)
395 396
#define CONFIG_SYS_PCI2_MMIO_PHYS	CONFIG_SYS_PCI2_MMIO_BASE
#define CONFIG_SYS_PCI2_MMIO_SIZE	0x10000000	/* 256M */
397 398 399 400
#define CONFIG_SYS_PCI2_IO_BASE		0x00000000
#define CONFIG_SYS_PCI2_IO_PHYS		\
			(CONFIG_SYS_PCI1_IO_PHYS + CONFIG_SYS_PCI1_IO_SIZE)
#define CONFIG_SYS_PCI2_IO_SIZE		0x01000000	/* 16M */
401 402
#endif

W
Wolfgang Denk 已提交
403
#define CONFIG_PCI_PNP			/* do pci plug-and-play */
404 405 406

#ifndef CONFIG_PCI_PNP
    #define PCI_ENET0_IOADDR	0x00000000
407
    #define PCI_ENET0_MEMADDR	CONFIG_SYS_PCI2_MEM_BASE
408 409 410 411 412 413 414
    #define PCI_IDSEL_NUMBER	0x0f	/* IDSEL = AD15 */
#endif

#define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */

#endif

415 416
#define CONFIG_PCI_66M
#ifdef CONFIG_PCI_66M
417 418 419 420 421
#define CONFIG_83XX_CLKIN	66666666	/* in Hz */
#else
#define CONFIG_83XX_CLKIN	33333333	/* in Hz */
#endif

422 423 424 425 426
/* TSEC */

#ifdef CONFIG_TSEC_ENET

#define CONFIG_MII
427
#define CONFIG_PHY_GIGE		/* In case CONFIG_CMD_MII is specified */
428

429
#define CONFIG_TSEC1
430

431
#ifdef CONFIG_TSEC1
432
#define CONFIG_HAS_ETH0
433
#define CONFIG_TSEC1_NAME  "TSEC0"
434
#define CONFIG_SYS_TSEC1_OFFSET	0x24000
W
Wolfgang Denk 已提交
435
#define TSEC1_PHY_ADDR		0x1c	/* VSC8201 uses address 0x1c */
436
#define TSEC1_PHYIDX		0
437
#define TSEC1_FLAGS		TSEC_GIGABIT
438 439
#endif

440
#ifdef CONFIG_TSEC2
441
#define CONFIG_HAS_ETH1
442
#define CONFIG_TSEC2_NAME  "TSEC1"
443
#define CONFIG_SYS_TSEC2_OFFSET	0x25000
444

445 446
#define TSEC2_PHY_ADDR		4
#define TSEC2_PHYIDX		0
447
#define TSEC2_FLAGS		TSEC_GIGABIT
448 449 450 451 452 453 454 455 456
#endif

#define CONFIG_ETHPRIME		"Freescale TSEC"

#endif

/*
 * Environment
 */
457 458
#define CONFIG_ENV_OVERWRITE

459
#ifndef CONFIG_SYS_RAMBOOT
460
  #define CONFIG_ENV_IS_IN_FLASH
461 462
  #define CONFIG_ENV_ADDR	\
			(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
463
  #define CONFIG_ENV_SECT_SIZE	0x10000 /* 64K (one sector) for environment */
464
  #define CONFIG_ENV_SIZE	0x2000
465
#else
466
  #define CONFIG_SYS_NO_FLASH	/* Flash is not usable now */
467
  #undef  CONFIG_FLASH_CFI_DRIVER
468
  #define CONFIG_ENV_IS_NOWHERE	/* Store ENV in memory only */
469 470
  #define CONFIG_ENV_ADDR	(CONFIG_SYS_MONITOR_BASE - 0x1000)
  #define CONFIG_ENV_SIZE	0x2000
471 472 473
#endif

#define CONFIG_LOADS_ECHO	/* echo on for serial download */
474
#define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
475

476 477 478 479 480 481 482 483
/*
 * BOOTP options
 */
#define CONFIG_BOOTP_BOOTFILESIZE
#define CONFIG_BOOTP_BOOTPATH
#define CONFIG_BOOTP_GATEWAY
#define CONFIG_BOOTP_HOSTNAME

484 485 486 487 488 489
/*
 * Command line configuration.
 */
#define CONFIG_CMD_DATE
#define CONFIG_CMD_IRQ
#define CONFIG_CMD_SDRAM
490

491
#if defined(CONFIG_COMPACT_FLASH) || defined(CONFIG_SATA_SIL3114) \
492 493 494
				|| defined(CONFIG_USB_STORAGE)
	#define CONFIG_DOS_PARTITION
	#define CONFIG_SUPPORT_VFAT
495 496
#endif

497
#ifdef CONFIG_COMPACT_FLASH
498
	#define CONFIG_CMD_IDE
499 500 501
#endif

#ifdef CONFIG_SATA_SIL3114
502
	#define CONFIG_CMD_SATA
503 504 505
#endif

#if defined(CONFIG_SATA_SIL3114) || defined(CONFIG_USB_STORAGE)
506 507 508
#endif

#ifdef CONFIG_PCI
509
	#define CONFIG_CMD_PCI
510 511 512 513 514 515 516 517
#endif

/* Watchdog */
#undef CONFIG_WATCHDOG		/* watchdog disabled */

/*
 * Miscellaneous configurable options
 */
518 519 520
#define CONFIG_SYS_LONGHELP		/* undef to save memory */
#define CONFIG_CMDLINE_EDITING		/* Command-line editing */
#define CONFIG_AUTO_COMPLETE		/* add autocompletion support */
521

522
#define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
523
#define CONFIG_LOADADDR	800000	/* default location for tftp and bootm */
524

525
#if defined(CONFIG_CMD_KGDB)
526
	#define CONFIG_SYS_CBSIZE	1024	/* Console I/O Buffer Size */
527
#else
528
	#define CONFIG_SYS_CBSIZE	256	/* Console I/O Buffer Size */
529 530
#endif

531 532 533 534 535
				/* Print Buffer Size */
#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
#define CONFIG_SYS_MAXARGS	16	/* max number of command args */
				/* Boot Argument Buffer Size */
#define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
536 537 538

/*
 * For booting Linux, the board info and command line data
539
 * have to be in the first 256 MB of memory, since this is
540 541
 * the maximum mapped by the Linux kernel during initialization.
 */
542 543
				/* Initial Memory map for Linux*/
#define CONFIG_SYS_BOOTMAPSZ	(256 << 20)
544
#define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
545

546
#define CONFIG_SYS_HRCW_LOW (\
547 548 549 550 551 552
	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
	HRCWL_DDR_TO_SCB_CLK_1X1 |\
	HRCWL_CSB_TO_CLKIN_4X1 |\
	HRCWL_VCO_1X2 |\
	HRCWL_CORE_TO_CSB_2X1)

553 554
#ifdef CONFIG_SYS_LOWBOOT
#define CONFIG_SYS_HRCW_HIGH (\
555
	HRCWH_PCI_HOST |\
556
	HRCWH_32_BIT_PCI |\
557
	HRCWH_PCI1_ARBITER_ENABLE |\
558
	HRCWH_PCI2_ARBITER_ENABLE |\
559 560 561 562 563 564
	HRCWH_CORE_ENABLE |\
	HRCWH_FROM_0X00000100 |\
	HRCWH_BOOTSEQ_DISABLE |\
	HRCWH_SW_WATCHDOG_DISABLE |\
	HRCWH_ROM_LOC_LOCAL_16BIT |\
	HRCWH_TSEC1M_IN_GMII |\
565
	HRCWH_TSEC2M_IN_GMII)
566
#else
567
#define CONFIG_SYS_HRCW_HIGH (\
568 569 570
	HRCWH_PCI_HOST |\
	HRCWH_32_BIT_PCI |\
	HRCWH_PCI1_ARBITER_ENABLE |\
571
	HRCWH_PCI2_ARBITER_ENABLE |\
572 573 574 575 576 577
	HRCWH_CORE_ENABLE |\
	HRCWH_FROM_0XFFF00100 |\
	HRCWH_BOOTSEQ_DISABLE |\
	HRCWH_SW_WATCHDOG_DISABLE |\
	HRCWH_ROM_LOC_LOCAL_16BIT |\
	HRCWH_TSEC1M_IN_GMII |\
578
	HRCWH_TSEC2M_IN_GMII)
579 580
#endif

581 582 583
/*
 * System performance
 */
584
#define CONFIG_SYS_ACR_PIPE_DEP	3	/* Arbiter pipeline depth (0-3) */
585
#define CONFIG_SYS_ACR_RPTCNT	3	/* Arbiter repeat count (0-7) */
586 587 588 589
#define CONFIG_SYS_SPCR_TSEC1EP	3	/* TSEC1 emergency priority (0-3) */
#define CONFIG_SYS_SPCR_TSEC2EP	3	/* TSEC2 emergency priority (0-3) */
#define CONFIG_SYS_SCCR_TSEC1CM	1	/* TSEC1 clock mode (0-3) */
#define CONFIG_SYS_SCCR_TSEC2CM	1	/* TSEC2 & I2C0 clock mode (0-3) */
590 591
#define CONFIG_SYS_SCCR_USBMPHCM 3	/* USB MPH controller's clock */
#define CONFIG_SYS_SCCR_USBDRCM	0	/* USB DR controller's clock */
592

593 594 595
/*
 * System IO Config
 */
596 597 598 599
/* Needed for gigabit to work on TSEC 1 */
#define CONFIG_SYS_SICRH SICRH_TSOBI1
				/* USB DR as device + USB MPH as host */
#define CONFIG_SYS_SICRL	(SICRL_LDP_A | SICRL_USB1)
600

601 602
#define CONFIG_SYS_HID0_INIT	0x00000000
#define CONFIG_SYS_HID0_FINAL	HID0_ENABLE_INSTRUCTION_CACHE
603

604
#define CONFIG_SYS_HID2	HID2_HBE
605
#define CONFIG_HIGH_BATS	1	/* High BATs supported */
606

607
/* DDR  */
608
#define CONFIG_SYS_IBAT0L	(CONFIG_SYS_SDRAM_BASE \
609
				| BATL_PP_RW \
610 611 612 613 614
				| BATL_MEMCOHERENCE)
#define CONFIG_SYS_IBAT0U	(CONFIG_SYS_SDRAM_BASE \
				| BATU_BL_256M \
				| BATU_VS \
				| BATU_VP)
615

616
/* PCI  */
617
#ifdef CONFIG_PCI
618
#define CONFIG_SYS_IBAT1L	(CONFIG_SYS_PCI1_MEM_BASE \
619
				| BATL_PP_RW \
620 621 622 623 624 625
				| BATL_MEMCOHERENCE)
#define CONFIG_SYS_IBAT1U	(CONFIG_SYS_PCI1_MEM_BASE \
				| BATU_BL_256M \
				| BATU_VS \
				| BATU_VP)
#define CONFIG_SYS_IBAT2L	(CONFIG_SYS_PCI1_MMIO_BASE \
626
				| BATL_PP_RW \
627 628 629 630 631 632
				| BATL_CACHEINHIBIT \
				| BATL_GUARDEDSTORAGE)
#define CONFIG_SYS_IBAT2U	(CONFIG_SYS_PCI1_MMIO_BASE \
				| BATU_BL_256M \
				| BATU_VS \
				| BATU_VP)
633
#else
634 635 636 637
#define CONFIG_SYS_IBAT1L	0
#define CONFIG_SYS_IBAT1U	0
#define CONFIG_SYS_IBAT2L	0
#define CONFIG_SYS_IBAT2U	0
638 639 640
#endif

#ifdef CONFIG_MPC83XX_PCI2
641
#define CONFIG_SYS_IBAT3L	(CONFIG_SYS_PCI2_MEM_BASE \
642
				| BATL_PP_RW \
643 644 645 646 647 648
				| BATL_MEMCOHERENCE)
#define CONFIG_SYS_IBAT3U	(CONFIG_SYS_PCI2_MEM_BASE \
				| BATU_BL_256M \
				| BATU_VS \
				| BATU_VP)
#define CONFIG_SYS_IBAT4L	(CONFIG_SYS_PCI2_MMIO_BASE \
649
				| BATL_PP_RW \
650 651 652 653 654 655
				| BATL_CACHEINHIBIT \
				| BATL_GUARDEDSTORAGE)
#define CONFIG_SYS_IBAT4U	(CONFIG_SYS_PCI2_MMIO_BASE \
				| BATU_BL_256M \
				| BATU_VS \
				| BATU_VP)
656
#else
657 658 659 660
#define CONFIG_SYS_IBAT3L	0
#define CONFIG_SYS_IBAT3U	0
#define CONFIG_SYS_IBAT4L	0
#define CONFIG_SYS_IBAT4U	0
661 662 663
#endif

/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
664
#define CONFIG_SYS_IBAT5L	(CONFIG_SYS_IMMR \
665
				| BATL_PP_RW \
666 667 668 669 670 671
				| BATL_CACHEINHIBIT \
				| BATL_GUARDEDSTORAGE)
#define CONFIG_SYS_IBAT5U	(CONFIG_SYS_IMMR \
				| BATU_BL_256M \
				| BATU_VS \
				| BATU_VP)
672 673

/* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
674
#define CONFIG_SYS_IBAT6L	(0xF0000000 \
675
				| BATL_PP_RW \
676 677 678 679 680 681
				| BATL_MEMCOHERENCE \
				| BATL_GUARDEDSTORAGE)
#define CONFIG_SYS_IBAT6U	(0xF0000000 \
				| BATU_BL_256M \
				| BATU_VS \
				| BATU_VP)
682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701

#define CONFIG_SYS_IBAT7L	0
#define CONFIG_SYS_IBAT7U	0

#define CONFIG_SYS_DBAT0L	CONFIG_SYS_IBAT0L
#define CONFIG_SYS_DBAT0U	CONFIG_SYS_IBAT0U
#define CONFIG_SYS_DBAT1L	CONFIG_SYS_IBAT1L
#define CONFIG_SYS_DBAT1U	CONFIG_SYS_IBAT1U
#define CONFIG_SYS_DBAT2L	CONFIG_SYS_IBAT2L
#define CONFIG_SYS_DBAT2U	CONFIG_SYS_IBAT2U
#define CONFIG_SYS_DBAT3L	CONFIG_SYS_IBAT3L
#define CONFIG_SYS_DBAT3U	CONFIG_SYS_IBAT3U
#define CONFIG_SYS_DBAT4L	CONFIG_SYS_IBAT4L
#define CONFIG_SYS_DBAT4U	CONFIG_SYS_IBAT4U
#define CONFIG_SYS_DBAT5L	CONFIG_SYS_IBAT5L
#define CONFIG_SYS_DBAT5U	CONFIG_SYS_IBAT5U
#define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
#define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
#define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L
#define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U
702

703
#if defined(CONFIG_CMD_KGDB)
704 705 706 707 708 709 710 711
#define CONFIG_KGDB_BAUDRATE	230400	/* speed of kgdb serial port */
#endif

/*
 * Environment Configuration
 */
#define CONFIG_ENV_OVERWRITE

712
#define CONFIG_NETDEV		"eth0"
713

714
#ifdef CONFIG_MPC8349ITX
715
#define CONFIG_HOSTNAME		"mpc8349emitx"
716
#else
717
#define CONFIG_HOSTNAME		"mpc8349emitxgp"
T
Timur Tabi 已提交
718 719
#endif

720
/* Default path and filenames */
721
#define CONFIG_ROOTPATH		"/nfsroot/rootfs"
722
#define CONFIG_BOOTFILE		"uImage"
723 724
				/* U-Boot image on TFTP server */
#define CONFIG_UBOOTPATH	"u-boot.bin"
725

726
#ifdef CONFIG_MPC8349ITX
727
#define CONFIG_FDTFILE		"mpc8349emitx.dtb"
728
#else
729
#define CONFIG_FDTFILE		"mpc8349emitxgp.dtb"
730 731
#endif

732

733 734
#define CONFIG_BOOTARGS \
	"root=/dev/nfs rw" \
735 736 737 738 739
	" nfsroot=" __stringify(CONFIG_SERVERIP) ":" CONFIG_ROOTPATH	\
	" ip=" __stringify(CONFIG_IPADDR) ":"		\
		__stringify(CONFIG_SERVERIP) ":"	\
		__stringify(CONFIG_GATEWAYIP) ":"	\
		__stringify(CONFIG_NETMASK) ":"		\
740
		CONFIG_HOSTNAME ":" CONFIG_NETDEV ":off"		\
S
Simon Glass 已提交
741
	" console=" __stringify(CONSOLE) "," __stringify(CONFIG_BAUDRATE)
742

W
Wolfgang Denk 已提交
743
#define CONFIG_EXTRA_ENV_SETTINGS \
S
Simon Glass 已提交
744
	"console=" __stringify(CONSOLE) "\0"			\
745 746
	"netdev=" CONFIG_NETDEV "\0"					\
	"uboot=" CONFIG_UBOOTPATH "\0"					\
W
Wolfgang Denk 已提交
747
	"tftpflash=tftpboot $loadaddr $uboot; "				\
748 749 750 751 752 753 754 755 756 757
		"protect off " __stringify(CONFIG_SYS_TEXT_BASE)	\
			" +$filesize; "	\
		"erase " __stringify(CONFIG_SYS_TEXT_BASE)		\
			" +$filesize; "	\
		"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
			" $filesize; "	\
		"protect on " __stringify(CONFIG_SYS_TEXT_BASE)		\
			" +$filesize; "	\
		"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
			" $filesize\0"	\
758
	"fdtaddr=780000\0"						\
759
	"fdtfile=" CONFIG_FDTFILE "\0"
760

W
Wolfgang Denk 已提交
761
#define CONFIG_NFSBOOTCOMMAND						\
762
	"setenv bootargs root=/dev/nfs rw nfsroot=$serverip:$rootpath"	\
763
	" ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off "\
764 765 766 767
	" console=$console,$baudrate $othbootargs; "			\
	"tftp $loadaddr $bootfile;"					\
	"tftp $fdtaddr $fdtfile;"					\
	"bootm $loadaddr - $fdtaddr"
768

W
Wolfgang Denk 已提交
769
#define CONFIG_RAMBOOTCOMMAND						\
770 771 772 773 774 775
	"setenv bootargs root=/dev/ram rw"				\
	" console=$console,$baudrate $othbootargs; "			\
	"tftp $ramdiskaddr $ramdiskfile;"				\
	"tftp $loadaddr $bootfile;"					\
	"tftp $fdtaddr $fdtfile;"					\
	"bootm $loadaddr $ramdiskaddr $fdtaddr"
776 777

#endif