MPC837XERDB.h 12.3 KB
Newer Older
1
/* SPDX-License-Identifier: GPL-2.0+ */
K
Kim Phillips 已提交
2 3 4 5 6 7 8 9 10 11 12 13 14 15
/*
 * Copyright (C) 2007 Freescale Semiconductor, Inc.
 * Kevin Lam <kevin.lam@freescale.com>
 * Joe D'Abbraccio <joe.d'abbraccio@freescale.com>
 */

#ifndef __CONFIG_H
#define __CONFIG_H

/*
 * High Level Configuration Options
 */
#define CONFIG_E300		1 /* E300 family */

16
#define CONFIG_HWCONFIG
17 18 19 20 21 22

/*
 * On-board devices
 */
#define CONFIG_VSC7385_ENET

23
/* System performance - define the value i.e. CONFIG_SYS_XXX
K
Kim Phillips 已提交
24 25 26
*/

/* System Priority Control Regsiter */
27
#define CONFIG_SYS_SPCR_TSECEP	3	/* eTSEC1&2 emergency priority (0-3) */
K
Kim Phillips 已提交
28 29

/* System Clock Configuration Register */
30 31
#define CONFIG_SYS_SCCR_TSEC1CM	1		/* eTSEC1 clock mode (0-3) */
#define CONFIG_SYS_SCCR_TSEC2CM	1		/* eTSEC2 clock mode (0-3) */
32
#define CONFIG_SYS_SCCR_SATACM	SCCR_SATACM_2	/* SATA1-4 clock mode (0-3) */
K
Kim Phillips 已提交
33 34 35 36

/*
 * System IO Config
 */
37 38
#define CONFIG_SYS_SICRH		0x08200000
#define CONFIG_SYS_SICRL		0x00000000
K
Kim Phillips 已提交
39 40 41 42

/*
 * Output Buffer Impedance
 */
43
#define CONFIG_SYS_OBIR		0x30100000
K
Kim Phillips 已提交
44

45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60
/*
 * Device configurations
 */

/* Vitesse 7385 */

#ifdef CONFIG_VSC7385_ENET

#define CONFIG_TSEC2

/* The flash address and size of the VSC7385 firmware image */
#define CONFIG_VSC7385_IMAGE		0xFE7FE000
#define CONFIG_VSC7385_IMAGE_SIZE	8192

#endif

K
Kim Phillips 已提交
61 62 63
/*
 * DDR Setup
 */
64 65 66 67 68
#define CONFIG_SYS_DDR_BASE		0x00000000 /* DDR is system memory */
#define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_BASE
#define CONFIG_SYS_DDR_SDRAM_BASE	CONFIG_SYS_DDR_BASE
#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL	0x03000000
#define CONFIG_SYS_83XX_DDR_USES_CS0
K
Kim Phillips 已提交
69

70
#define CONFIG_SYS_DDRCDR_VALUE	(DDRCDR_DHC_EN | DDRCDR_ODT | DDRCDR_Q_DRN)
K
Kim Phillips 已提交
71 72 73 74 75 76 77 78 79

#undef CONFIG_DDR_ECC		/* support DDR ECC function */
#undef CONFIG_DDR_ECC_CMD	/* Use DDR ECC user commands */

#undef CONFIG_NEVER_ASSERT_ODT_TO_CPU	/* Never assert ODT to internal IOs */

/*
 * Manually set up DDR parameters
 */
80
#define CONFIG_SYS_DDR_SIZE		256		/* MB */
81 82 83 84 85
#define CONFIG_SYS_DDR_CS0_BNDS		0x0000000f
#define CONFIG_SYS_DDR_CS0_CONFIG	(CSCONFIG_EN \
					| CSCONFIG_ODT_WR_ONLY_CURRENT \
					| CSCONFIG_ROW_BIT_13 \
					| CSCONFIG_COL_BIT_10)
K
Kim Phillips 已提交
86

87 88
#define CONFIG_SYS_DDR_TIMING_3	0x00000000
#define CONFIG_SYS_DDR_TIMING_0	((0 << TIMING_CFG0_RWT_SHIFT) \
K
Kim Phillips 已提交
89 90 91 92 93 94 95 96
				| (0 << TIMING_CFG0_WRT_SHIFT) \
				| (0 << TIMING_CFG0_RRT_SHIFT) \
				| (0 << TIMING_CFG0_WWT_SHIFT) \
				| (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
				| (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
				| (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
				| (2 << TIMING_CFG0_MRS_CYC_SHIFT))
				/* 0x00260802 */ /* DDR400 */
97
#define CONFIG_SYS_DDR_TIMING_1	((3 << TIMING_CFG1_PRETOACT_SHIFT) \
K
Kim Phillips 已提交
98 99 100 101 102 103 104 105
				| (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
				| (3 << TIMING_CFG1_ACTTORW_SHIFT) \
				| (7 << TIMING_CFG1_CASLAT_SHIFT) \
				| (13 << TIMING_CFG1_REFREC_SHIFT) \
				| (3 << TIMING_CFG1_WRREC_SHIFT) \
				| (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
				| (2 << TIMING_CFG1_WRTORD_SHIFT))
				/* 0x3937d322 */
106 107 108 109 110 111 112 113
#define CONFIG_SYS_DDR_TIMING_2	((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
				| (5 << TIMING_CFG2_CPO_SHIFT) \
				| (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
				| (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
				| (3 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
				| (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
				| (8 << TIMING_CFG2_FOUR_ACT_SHIFT))
				/* 0x02984cc8 */
K
Kim Phillips 已提交
114

115 116
#define CONFIG_SYS_DDR_INTERVAL	((1024 << SDRAM_INTERVAL_REFINT_SHIFT) \
				| (0 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
K
Kim Phillips 已提交
117 118 119
				/* 0x06090100 */

#if defined(CONFIG_DDR_2T_TIMING)
120
#define CONFIG_SYS_DDR_SDRAM_CFG	(SDRAM_CFG_SREN \
121 122 123 124
					| SDRAM_CFG_SDRAM_TYPE_DDR2 \
					| SDRAM_CFG_32_BE \
					| SDRAM_CFG_2T_EN)
					/* 0x43088000 */
K
Kim Phillips 已提交
125
#else
126
#define CONFIG_SYS_DDR_SDRAM_CFG	(SDRAM_CFG_SREN \
127
					| SDRAM_CFG_SDRAM_TYPE_DDR2)
128
					/* 0x43000000 */
K
Kim Phillips 已提交
129
#endif
130
#define CONFIG_SYS_DDR_SDRAM_CFG2	0x00001000 /* 1 posted refresh */
131
#define CONFIG_SYS_DDR_MODE		((0x0406 << SDRAM_MODE_ESD_SHIFT) \
132 133
					| (0x0442 << SDRAM_MODE_SD_SHIFT))
					/* 0x04400442 */ /* DDR400 */
134
#define CONFIG_SYS_DDR_MODE2		0x00000000
K
Kim Phillips 已提交
135 136 137 138

/*
 * Memory test
 */
139 140 141
#undef CONFIG_SYS_DRAM_TEST		/* memory test, takes time */
#define CONFIG_SYS_MEMTEST_START	0x00040000 /* memtest region */
#define CONFIG_SYS_MEMTEST_END		0x0ef70010
K
Kim Phillips 已提交
142 143 144 145

/*
 * The reserved memory
 */
146
#define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE /* start of monitor */
K
Kim Phillips 已提交
147

148 149
#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
#define CONFIG_SYS_RAMBOOT
K
Kim Phillips 已提交
150
#else
151
#undef	CONFIG_SYS_RAMBOOT
K
Kim Phillips 已提交
152 153
#endif

154
#define CONFIG_SYS_MONITOR_LEN	(512 * 1024) /* Reserve 512 kB for Mon */
155
#define CONFIG_SYS_MALLOC_LEN	(512 * 1024) /* Reserved for malloc */
K
Kim Phillips 已提交
156 157 158 159

/*
 * Initial RAM Base Address Setup
 */
160 161
#define CONFIG_SYS_INIT_RAM_LOCK	1
#define CONFIG_SYS_INIT_RAM_ADDR	0xE6000000 /* Initial RAM address */
162
#define CONFIG_SYS_INIT_RAM_SIZE	0x1000 /* Size of used area in RAM */
163 164
#define CONFIG_SYS_GBL_DATA_OFFSET	\
			(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
K
Kim Phillips 已提交
165 166 167 168

/*
 * Local Bus Configuration & Clock Setup
 */
169 170
#define CONFIG_SYS_LCRR_DBYP	LCRR_DBYP
#define CONFIG_SYS_LCRR_CLKDIV	LCRR_CLKDIV_8
171
#define CONFIG_SYS_LBC_LBCR		0x00000000
172
#define CONFIG_FSL_ELBC		1
K
Kim Phillips 已提交
173 174 175 176

/*
 * FLASH on the Local Bus
 */
177 178
#define CONFIG_SYS_FLASH_BASE		0xFE000000 /* FLASH base address */
#define CONFIG_SYS_FLASH_SIZE		8 /* max FLASH size is 32M */
K
Kim Phillips 已提交
179

180
#define CONFIG_SYS_FLASH_EMPTY_INFO		/* display empty sectors */
K
Kim Phillips 已提交
181 182


183 184
#define CONFIG_SYS_MAX_FLASH_BANKS	1 /* number of banks */
#define CONFIG_SYS_MAX_FLASH_SECT	256 /* max sectors per device */
K
Kim Phillips 已提交
185

186 187 188
#undef	CONFIG_SYS_FLASH_CHECKSUM
#define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
#define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
K
Kim Phillips 已提交
189

190 191 192
/*
 * NAND Flash on the Local Bus
 */
193
#define CONFIG_SYS_NAND_BASE	0xE0600000
M
Mario Six 已提交
194 195


196 197
/* Vitesse 7385 */

198
#define CONFIG_SYS_VSC7385_BASE	0xF0000000
K
Kim Phillips 已提交
199

200 201
#ifdef CONFIG_VSC7385_ENET

M
Mario Six 已提交
202

203 204
#endif

K
Kim Phillips 已提交
205 206 207
/*
 * Serial Port
 */
208 209 210
#define CONFIG_SYS_NS16550_SERIAL
#define CONFIG_SYS_NS16550_REG_SIZE	1
#define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
K
Kim Phillips 已提交
211

212
#define CONFIG_SYS_BAUDRATE_TABLE \
213
		{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
K
Kim Phillips 已提交
214

215 216
#define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_IMMR+0x4500)
#define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_IMMR+0x4600)
K
Kim Phillips 已提交
217

218 219 220 221 222
/* SERDES */
#define CONFIG_FSL_SERDES
#define CONFIG_FSL_SERDES1	0xe3000
#define CONFIG_FSL_SERDES2	0xe3100

K
Kim Phillips 已提交
223
/* I2C */
224 225 226 227 228 229
#define CONFIG_SYS_I2C
#define CONFIG_SYS_I2C_FSL
#define CONFIG_SYS_FSL_I2C_SPEED	400000
#define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
#define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
#define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x51} }
K
Kim Phillips 已提交
230 231 232 233 234

/*
 * Config on-board RTC
 */
#define CONFIG_RTC_DS1374	/* use ds1374 rtc via i2c */
235
#define CONFIG_SYS_I2C_RTC_ADDR	0x68 /* at address 0x68 */
K
Kim Phillips 已提交
236 237 238 239 240

/*
 * General PCI
 * Addresses are mapped 1-1.
 */
241 242 243
#define CONFIG_SYS_PCI_MEM_BASE		0x80000000
#define CONFIG_SYS_PCI_MEM_PHYS		CONFIG_SYS_PCI_MEM_BASE
#define CONFIG_SYS_PCI_MEM_SIZE		0x10000000 /* 256M */
244 245 246 247 248 249 250 251 252 253
#define CONFIG_SYS_PCI_MMIO_BASE	0x90000000
#define CONFIG_SYS_PCI_MMIO_PHYS	CONFIG_SYS_PCI_MMIO_BASE
#define CONFIG_SYS_PCI_MMIO_SIZE	0x10000000 /* 256M */
#define CONFIG_SYS_PCI_IO_BASE		0x00000000
#define CONFIG_SYS_PCI_IO_PHYS		0xE0300000
#define CONFIG_SYS_PCI_IO_SIZE		0x100000 /* 1M */

#define CONFIG_SYS_PCI_SLV_MEM_LOCAL	CONFIG_SYS_SDRAM_BASE
#define CONFIG_SYS_PCI_SLV_MEM_BUS	0x00000000
#define CONFIG_SYS_PCI_SLV_MEM_SIZE	0x80000000
K
Kim Phillips 已提交
254

255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274
#define CONFIG_SYS_PCIE1_BASE		0xA0000000
#define CONFIG_SYS_PCIE1_CFG_BASE	0xA0000000
#define CONFIG_SYS_PCIE1_CFG_SIZE	0x08000000
#define CONFIG_SYS_PCIE1_MEM_BASE	0xA8000000
#define CONFIG_SYS_PCIE1_MEM_PHYS	0xA8000000
#define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000
#define CONFIG_SYS_PCIE1_IO_BASE	0x00000000
#define CONFIG_SYS_PCIE1_IO_PHYS	0xB8000000
#define CONFIG_SYS_PCIE1_IO_SIZE	0x00800000

#define CONFIG_SYS_PCIE2_BASE		0xC0000000
#define CONFIG_SYS_PCIE2_CFG_BASE	0xC0000000
#define CONFIG_SYS_PCIE2_CFG_SIZE	0x08000000
#define CONFIG_SYS_PCIE2_MEM_BASE	0xC8000000
#define CONFIG_SYS_PCIE2_MEM_PHYS	0xC8000000
#define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000
#define CONFIG_SYS_PCIE2_IO_BASE	0x00000000
#define CONFIG_SYS_PCIE2_IO_PHYS	0xD8000000
#define CONFIG_SYS_PCIE2_IO_SIZE	0x00800000

K
Kim Phillips 已提交
275
#ifdef CONFIG_PCI
276
#define CONFIG_PCI_INDIRECT_BRIDGE
K
Kim Phillips 已提交
277 278

#undef CONFIG_PCI_SCAN_SHOW	/* show pci devices on startup */
279
#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957	/* Freescale */
K
Kim Phillips 已提交
280 281 282 283 284
#endif	/* CONFIG_PCI */

/*
 * TSEC
 */
285
#ifdef CONFIG_TSEC_ENET
K
Kim Phillips 已提交
286

287 288 289 290 291 292
#define CONFIG_GMII			/* MII PHY management */

#define CONFIG_TSEC1

#ifdef CONFIG_TSEC1
#define CONFIG_HAS_ETH0
K
Kim Phillips 已提交
293
#define CONFIG_TSEC1_NAME		"TSEC0"
294
#define CONFIG_SYS_TSEC1_OFFSET		0x24000
K
Kim Phillips 已提交
295 296 297
#define TSEC1_PHY_ADDR			2
#define TSEC1_FLAGS			(TSEC_GIGABIT | TSEC_REDUCED)
#define TSEC1_PHYIDX			0
298
#endif
K
Kim Phillips 已提交
299

300 301 302
#ifdef CONFIG_TSEC2
#define CONFIG_HAS_ETH1
#define CONFIG_TSEC2_NAME		"TSEC1"
303
#define CONFIG_SYS_TSEC2_OFFSET		0x25000
304 305 306 307
#define TSEC2_PHY_ADDR			0x1c
#define TSEC2_FLAGS			(TSEC_GIGABIT | TSEC_REDUCED)
#define TSEC2_PHYIDX			0
#endif
K
Kim Phillips 已提交
308 309 310 311

/* Options are: TSEC[0-1] */
#define CONFIG_ETHPRIME			"TSEC0"

312 313
#endif

314 315 316
/*
 * SATA
 */
317
#define CONFIG_SYS_SATA_MAX_DEVICE	2
318
#define CONFIG_SATA1
319
#define CONFIG_SYS_SATA1_OFFSET	0x18000
320 321
#define CONFIG_SYS_SATA1	(CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
#define CONFIG_SYS_SATA1_FLAGS	FLAGS_DMA
322
#define CONFIG_SATA2
323
#define CONFIG_SYS_SATA2_OFFSET	0x19000
324 325
#define CONFIG_SYS_SATA2	(CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
#define CONFIG_SYS_SATA2_FLAGS	FLAGS_DMA
326 327 328 329 330

#ifdef CONFIG_FSL_SATA
#define CONFIG_LBA48
#endif

K
Kim Phillips 已提交
331 332 333
/*
 * Environment
 */
334
#ifndef CONFIG_SYS_RAMBOOT
335 336
	#define CONFIG_ENV_ADDR		\
			(CONFIG_SYS_MONITOR_BASE+CONFIG_SYS_MONITOR_LEN)
337 338
	#define CONFIG_ENV_SECT_SIZE	0x10000	/* 64K (one sector) for env */
	#define CONFIG_ENV_SIZE		0x4000
K
Kim Phillips 已提交
339
#else
340
	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE-0x1000)
341
	#define CONFIG_ENV_SIZE		0x2000
K
Kim Phillips 已提交
342 343 344
#endif

#define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
345
#define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
K
Kim Phillips 已提交
346 347 348 349 350 351 352 353 354 355 356 357

/*
 * BOOTP options
 */
#define CONFIG_BOOTP_BOOTFILESIZE

/*
 * Command line configuration.
 */

#undef CONFIG_WATCHDOG		/* watchdog disabled */

358
#ifdef CONFIG_MMC
359
#define CONFIG_FSL_ESDHC_PIN_MUX
360 361 362
#define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC83xx_ESDHC_ADDR
#endif

K
Kim Phillips 已提交
363 364 365
/*
 * Miscellaneous configurable options
 */
366
#define CONFIG_SYS_LOAD_ADDR	0x2000000 /* default load address */
K
Kim Phillips 已提交
367 368 369

/*
 * For booting Linux, the board info and command line data
370
 * have to be in the first 256 MB of memory, since this is
K
Kim Phillips 已提交
371 372
 * the maximum mapped by the Linux kernel during initialization.
 */
373
#define CONFIG_SYS_BOOTMAPSZ	(256 << 20) /* Initial Memory map for Linux */
374
#define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
K
Kim Phillips 已提交
375 376 377 378 379 380 381 382 383 384

#if defined(CONFIG_CMD_KGDB)
#define CONFIG_KGDB_BAUDRATE	230400	/* speed of kgdb serial port */
#endif

/*
 * Environment Configuration
 */
#define CONFIG_ENV_OVERWRITE

385
#define CONFIG_HAS_FSL_DR_USB
386 387
#define CONFIG_USB_EHCI_FSL
#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
388

389
#define CONFIG_NETDEV		"eth1"
K
Kim Phillips 已提交
390

391
#define CONFIG_HOSTNAME		"mpc837x_rdb"
392
#define CONFIG_ROOTPATH		"/nfsroot"
393
#define CONFIG_RAMDISKFILE	"rootfs.ext2.gz.uboot"
394
#define CONFIG_BOOTFILE		"uImage"
395 396 397
				/* U-Boot image on TFTP server */
#define CONFIG_UBOOTPATH	"u-boot.bin"
#define CONFIG_FDTFILE		"mpc8379_rdb.dtb"
K
Kim Phillips 已提交
398

399 400
				/* default location for tftp and bootm */
#define CONFIG_LOADADDR		800000
K
Kim Phillips 已提交
401 402

#define CONFIG_EXTRA_ENV_SETTINGS \
403 404
	"netdev=" CONFIG_NETDEV "\0"				\
	"uboot=" CONFIG_UBOOTPATH "\0"					\
K
Kim Phillips 已提交
405
	"tftpflash=tftp $loadaddr $uboot;"				\
406 407 408 409 410 411 412 413 414 415
		"protect off " __stringify(CONFIG_SYS_TEXT_BASE)	\
			" +$filesize; "	\
		"erase " __stringify(CONFIG_SYS_TEXT_BASE)		\
			" +$filesize; "	\
		"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
			" $filesize; "	\
		"protect on " __stringify(CONFIG_SYS_TEXT_BASE)		\
			" +$filesize; "	\
		"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
			" $filesize\0"	\
416
	"fdtaddr=780000\0"						\
417
	"fdtfile=" CONFIG_FDTFILE "\0"					\
K
Kim Phillips 已提交
418
	"ramdiskaddr=1000000\0"						\
419
	"ramdiskfile=" CONFIG_RAMDISKFILE "\0"				\
K
Kim Phillips 已提交
420 421 422 423
	"console=ttyS0\0"						\
	"setbootargs=setenv bootargs "					\
		"root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
	"setipargs=setenv bootargs nfsroot=$serverip:$rootpath "	\
424 425
		"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"	\
							"$netdev:off "	\
K
Kim Phillips 已提交
426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444
		"root=$rootdev rw console=$console,$baudrate $othbootargs\0"

#define CONFIG_NFSBOOTCOMMAND						\
	"setenv rootdev /dev/nfs;"					\
	"run setbootargs;"						\
	"run setipargs;"						\
	"tftp $loadaddr $bootfile;"					\
	"tftp $fdtaddr $fdtfile;"					\
	"bootm $loadaddr - $fdtaddr"

#define CONFIG_RAMBOOTCOMMAND						\
	"setenv rootdev /dev/ram;"					\
	"run setbootargs;"						\
	"tftp $ramdiskaddr $ramdiskfile;"				\
	"tftp $loadaddr $bootfile;"					\
	"tftp $fdtaddr $fdtfile;"					\
	"bootm $loadaddr $ramdiskaddr $fdtaddr"

#endif	/* __CONFIG_H */