start.S 9.9 KB
Newer Older
W
wdenk 已提交
1 2 3 4 5 6
/*
 *  armboot - Startup Code for SA1100 CPU
 *
 *  Copyright (C) 1998	Dan Malek <dmalek@jlc.net>
 *  Copyright (C) 1999	Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
 *  Copyright (C) 2000	Wolfgang Denk <wd@denx.de>
A
Albert ARIBAUD 已提交
7
 *  Copyright (c) 2001	Alex Züpke <azu@sysgo.de>
W
wdenk 已提交
8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * See file CREDITS for list of people who contributed to this
 * project.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License as
 * published by the Free Software Foundation; either version 2 of
 * the License, or (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
 * MA 02111-1307 USA
 */

28
#include <asm-offsets.h>
W
wdenk 已提交
29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74
#include <config.h>
#include <version.h>

/*
 *************************************************************************
 *
 * Jump vector table as in table 3.1 in [1]
 *
 *************************************************************************
 */


.globl _start
_start:	b       reset
	ldr	pc, _undefined_instruction
	ldr	pc, _software_interrupt
	ldr	pc, _prefetch_abort
	ldr	pc, _data_abort
	ldr	pc, _not_used
	ldr	pc, _irq
	ldr	pc, _fiq

_undefined_instruction:	.word undefined_instruction
_software_interrupt:	.word software_interrupt
_prefetch_abort:	.word prefetch_abort
_data_abort:		.word data_abort
_not_used:		.word not_used
_irq:			.word irq
_fiq:			.word fiq

	.balignl 16,0xdeadbeef


/*
 *************************************************************************
 *
 * Startup Code (reset vector)
 *
 * do important init only if we don't start from memory!
 * relocate armboot to ram
 * setup stack
 * jump to second stage
 *
 *************************************************************************
 */

75
.globl _TEXT_BASE
W
wdenk 已提交
76
_TEXT_BASE:
77 78 79
#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE)
	.word	CONFIG_SPL_TEXT_BASE
#else
80
	.word	CONFIG_SYS_TEXT_BASE
81
#endif
W
wdenk 已提交
82 83

/*
W
wdenk 已提交
84
 * These are defined in the board-specific linker script.
85 86 87
 * Subtracting _start from them lets the linker put their
 * relative position in the executable instead of leaving
 * them null.
W
wdenk 已提交
88
 */
89 90 91
.globl _bss_start_ofs
_bss_start_ofs:
	.word __bss_start - _start
W
wdenk 已提交
92

93 94 95 96
.globl _image_copy_end_ofs
_image_copy_end_ofs:
	.word __image_copy_end - _start

97 98
.globl _bss_end_ofs
_bss_end_ofs:
S
Simon Glass 已提交
99
	.word __bss_end - _start
W
wdenk 已提交
100

101 102 103 104
.globl _end_ofs
_end_ofs:
	.word _end - _start

W
wdenk 已提交
105 106 107 108 109 110 111 112 113 114 115 116
#ifdef CONFIG_USE_IRQ
/* IRQ stack memory (calculated at run-time) */
.globl IRQ_STACK_START
IRQ_STACK_START:
	.word	0x0badc0de

/* IRQ stack memory (calculated at run-time) */
.globl FIQ_STACK_START
FIQ_STACK_START:
	.word 0x0badc0de
#endif

117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142
/* IRQ stack memory (calculated at run-time) + 8 bytes */
.globl IRQ_STACK_START_IN
IRQ_STACK_START_IN:
	.word	0x0badc0de

/*
 * the actual reset code
 */

reset:
	/*
	 * set the cpu to SVC32 mode
	 */
	mrs	r0,cpsr
	bic	r0,r0,#0x1f
	orr	r0,r0,#0xd3
	msr	cpsr,r0

	/*
	 * we do sys-critical inits only at reboot,
	 * not when booting from ram!
	 */
#ifndef CONFIG_SKIP_LOWLEVEL_INIT
	bl	cpu_init_crit
#endif

143
	bl	_main
144 145 146 147

/*------------------------------------------------------------------------------*/

/*
148
 * void relocate_code(addr_moni)
149
 *
150
 * This function relocates the monitor code.
151 152 153
 */
	.globl	relocate_code
relocate_code:
154
	mov	r6, r0	/* save addr of destination */
155 156

	adr	r0, _start
157
	subs	r9, r6, r0		/* r9 <- relocation offset */
158
	beq	relocate_done		/* skip relocation */
159
	mov	r1, r6			/* r1 <- scratch for copy_loop */
160
	ldr	r3, _image_copy_end_ofs
161
	add	r2, r0, r3		/* r2 <- source end address	    */
162 163

copy_loop:
164 165
	ldmia	r0!, {r10-r11}		/* copy from source address [r0]    */
	stmia	r1!, {r10-r11}		/* copy to   target address [r1]    */
166 167
	cmp	r0, r2			/* until source end address [r2]    */
	blo	copy_loop
168

169
#ifndef CONFIG_SPL_BUILD
170 171 172 173 174 175 176 177 178 179
	/*
	 * fix .rel.dyn relocations
	 */
	ldr	r0, _TEXT_BASE		/* r0 <- Text base */
	ldr	r10, _dynsym_start_ofs	/* r10 <- sym table ofs */
	add	r10, r10, r0		/* r10 <- sym table in FLASH */
	ldr	r2, _rel_dyn_start_ofs	/* r2 <- rel dyn start ofs */
	add	r2, r2, r0		/* r2 <- rel dyn start in FLASH */
	ldr	r3, _rel_dyn_end_ofs	/* r3 <- rel dyn end ofs */
	add	r3, r3, r0		/* r3 <- rel dyn end in FLASH */
180
fixloop:
181 182 183
	ldr	r0, [r2]		/* r0 <- location to fix up, IN FLASH! */
	add	r0, r0, r9		/* r0 <- location to fix up in RAM */
	ldr	r1, [r2, #4]
184 185
	and	r7, r1, #0xff
	cmp	r7, #23			/* relative fixup? */
186
	beq	fixrel
187
	cmp	r7, #2			/* absolute fixup? */
188 189 190 191 192 193 194 195
	beq	fixabs
	/* ignore unknown type of fixup */
	b	fixnext
fixabs:
	/* absolute fix: set location to (offset) symbol value */
	mov	r1, r1, LSR #4		/* r1 <- symbol index in .dynsym */
	add	r1, r10, r1		/* r1 <- address of symbol in table */
	ldr	r1, [r1, #4]		/* r1 <- symbol value */
196
	add	r1, r1, r9		/* r1 <- relocated sym addr */
197 198 199 200 201 202 203 204
	b	fixnext
fixrel:
	/* relative fix: increase location by offset */
	ldr	r1, [r0]
	add	r1, r1, r9
fixnext:
	str	r1, [r0]
	add	r2, r2, #8		/* each rel.dyn entry is 8 bytes */
205
	cmp	r2, r3
206
	blo	fixloop
207 208
#endif

209
relocate_done:
210 211 212

	mov	pc, lr

213 214 215 216 217 218
_rel_dyn_start_ofs:
	.word __rel_dyn_start - _start
_rel_dyn_end_ofs:
	.word __rel_dyn_end - _start
_dynsym_start_ofs:
	.word __dynsym_start - _start
219

220 221 222 223 224
	.globl	c_runtime_cpu_setup
c_runtime_cpu_setup:

	mov	pc, lr

W
wdenk 已提交
225 226 227 228 229 230 231 232 233 234 235 236
/*
 *************************************************************************
 *
 * CPU_init_critical registers
 *
 * setup important registers
 * setup memory timing
 *
 *************************************************************************
 */


237
/* Interrupt-Controller base address */
W
wdenk 已提交
238 239 240 241 242 243 244 245 246 247 248 249 250 251
IC_BASE:	.word	0x90050000
#define ICMR	0x04


/* Reset-Controller */
RST_BASE:		.word   0x90030000
#define RSRR	0x00
#define RCSR	0x04


/* PWR */
PWR_BASE:		.word   0x90020000
#define PSPR    0x08
#define PPCR    0x14
252
cpuspeed:		.word   CONFIG_SYS_CPUSPEED
W
wdenk 已提交
253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270


cpu_init_crit:
	/*
	 * mask all IRQs
	 */
	ldr	r0, IC_BASE
	mov	r1, #0x00
	str	r1, [r0, #ICMR]

	/* set clock speed */
	ldr	r0, PWR_BASE
	ldr	r1, cpuspeed
	str	r1, [r0, #PPCR]

	/*
	 * before relocating, we have to setup RAM timing
	 * because memory timing is board-dependend, you will
W
wdenk 已提交
271
	 * find a lowlevel_init.S in your board directory.
W
wdenk 已提交
272 273
	 */
	mov	ip,	lr
W
wdenk 已提交
274
	bl	lowlevel_init
W
wdenk 已提交
275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342
	mov	lr,	ip

	/*
	 * disable MMU stuff and enable I-cache
	 */
	mrc	p15,0,r0,c1,c0
	bic	r0, r0, #0x00002000	@ clear bit 13 (X)
	bic	r0, r0, #0x0000000f	@ clear bits 3-0 (WCAM)
	orr	r0, r0, #0x00001000	@ set bit 12 (I) Icache
	orr	r0, r0, #0x00000002	@ set bit 2 (A) Align
	mcr	p15,0,r0,c1,c0

	/*
	 * flush v4 I/D caches
	 */
	mov	r0, #0
	mcr	p15, 0, r0, c7, c7, 0	/* flush v3/v4 cache */
	mcr	p15, 0, r0, c8, c7, 0	/* flush v4 TLB */

	mov	pc, lr


/*
 *************************************************************************
 *
 * Interrupt handling
 *
 *************************************************************************
 */

@
@ IRQ stack frame.
@
#define S_FRAME_SIZE	72

#define S_OLD_R0	68
#define S_PSR		64
#define S_PC		60
#define S_LR		56
#define S_SP		52

#define S_IP		48
#define S_FP		44
#define S_R10		40
#define S_R9		36
#define S_R8		32
#define S_R7		28
#define S_R6		24
#define S_R5		20
#define S_R4		16
#define S_R3		12
#define S_R2		8
#define S_R1		4
#define S_R0		0

#define MODE_SVC 0x13
#define I_BIT	 0x80

/*
 * use bad_save_user_regs for abort/prefetch/undef/swi ...
 * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
 */

	.macro	bad_save_user_regs
	sub	sp, sp, #S_FRAME_SIZE
	stmia	sp, {r0 - r12}			@ Calling r0-r12
	add     r8, sp, #S_PC

343
	ldr	r2, IRQ_STACK_START_IN
W
wdenk 已提交
344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373
	ldmia	r2, {r2 - r4}                   @ get pc, cpsr, old_r0
	add	r0, sp, #S_FRAME_SIZE		@ restore sp_SVC

	add	r5, sp, #S_SP
	mov	r1, lr
	stmia	r5, {r0 - r4}                   @ save sp_SVC, lr_SVC, pc, cpsr, old_r
	mov	r0, sp
	.endm

	.macro	irq_save_user_regs
	sub	sp, sp, #S_FRAME_SIZE
	stmia	sp, {r0 - r12}			@ Calling r0-r12
	add     r8, sp, #S_PC
	stmdb   r8, {sp, lr}^                   @ Calling SP, LR
	str     lr, [r8, #0]                    @ Save calling PC
	mrs     r6, spsr
	str     r6, [r8, #4]                    @ Save CPSR
	str     r0, [r8, #8]                    @ Save OLD_R0
	mov	r0, sp
	.endm

	.macro	irq_restore_user_regs
	ldmia	sp, {r0 - lr}^			@ Calling r0 - lr
	mov	r0, r0
	ldr	lr, [sp, #S_PC]			@ Get PC
	add	sp, sp, #S_FRAME_SIZE
	subs	pc, lr, #4			@ return & move spsr_svc into cpsr
	.endm

	.macro get_bad_stack
374
	ldr	r13, IRQ_STACK_START_IN		@ setup our mode stack
W
wdenk 已提交
375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400

	str	lr, [r13]			@ save caller lr / spsr
	mrs	lr, spsr
	str     lr, [r13, #4]

	mov	r13, #MODE_SVC			@ prepare SVC-Mode
	msr	spsr_c, r13
	mov	lr, pc
	movs	pc, lr
	.endm

	.macro get_irq_stack			@ setup IRQ stack
	ldr	sp, IRQ_STACK_START
	.endm

	.macro get_fiq_stack			@ setup FIQ stack
	ldr	sp, FIQ_STACK_START
	.endm

/*
 * exception handlers
 */
	.align  5
undefined_instruction:
	get_bad_stack
	bad_save_user_regs
W
Wolfgang Denk 已提交
401
	bl	do_undefined_instruction
W
wdenk 已提交
402 403 404 405 406

	.align	5
software_interrupt:
	get_bad_stack
	bad_save_user_regs
W
Wolfgang Denk 已提交
407
	bl	do_software_interrupt
W
wdenk 已提交
408 409 410 411 412

	.align	5
prefetch_abort:
	get_bad_stack
	bad_save_user_regs
W
Wolfgang Denk 已提交
413
	bl	do_prefetch_abort
W
wdenk 已提交
414 415 416 417 418

	.align	5
data_abort:
	get_bad_stack
	bad_save_user_regs
W
Wolfgang Denk 已提交
419
	bl	do_data_abort
W
wdenk 已提交
420 421 422 423 424

	.align	5
not_used:
	get_bad_stack
	bad_save_user_regs
W
Wolfgang Denk 已提交
425
	bl	do_not_used
W
wdenk 已提交
426 427 428 429 430 431 432

#ifdef CONFIG_USE_IRQ

	.align	5
irq:
	get_irq_stack
	irq_save_user_regs
W
Wolfgang Denk 已提交
433
	bl	do_irq
W
wdenk 已提交
434 435 436 437 438 439 440
	irq_restore_user_regs

	.align	5
fiq:
	get_fiq_stack
	/* someone ought to write a more effiction fiq_save_user_regs */
	irq_save_user_regs
W
Wolfgang Denk 已提交
441
	bl	do_fiq
W
wdenk 已提交
442 443 444 445 446 447 448 449
	irq_restore_user_regs

#else

	.align	5
irq:
	get_bad_stack
	bad_save_user_regs
W
Wolfgang Denk 已提交
450
	bl	do_irq
W
wdenk 已提交
451 452 453 454 455

	.align	5
fiq:
	get_bad_stack
	bad_save_user_regs
W
Wolfgang Denk 已提交
456
	bl	do_fiq
W
wdenk 已提交
457 458 459 460 461 462 463 464 465 466 467 468

#endif

	.align	5
.globl reset_cpu
reset_cpu:
	ldr	r0, RST_BASE
	mov	r1, #0x0			@ set bit 3-0 ...
	str	r1, [r0, #RCSR]			@ ... to clear in RCSR
	mov	r1, #0x1
	str	r1, [r0, #RSRR]			@ and perform reset
	b	reset_cpu			@ silly, but repeat endlessly