ehci-mx6.c 13.5 KB
Newer Older
1 2 3 4
/*
 * Copyright (c) 2009 Daniel Mack <daniel@caiaq.de>
 * Copyright (C) 2010 Freescale Semiconductor, Inc.
 *
5
 * SPDX-License-Identifier:	GPL-2.0+
6 7 8 9 10
 */

#include <common.h>
#include <usb.h>
#include <errno.h>
11
#include <wait_bit.h>
12
#include <linux/compiler.h>
13
#include <usb/ehci-ci.h>
14 15 16
#include <asm/io.h>
#include <asm/arch/imx-regs.h>
#include <asm/arch/clock.h>
17 18
#include <asm/mach-imx/iomux-v3.h>
#include <asm/mach-imx/sys_proto.h>
P
Peng Fan 已提交
19
#include <dm.h>
20
#include <asm/mach-types.h>
P
Peng Fan 已提交
21
#include <power/regulator.h>
22 23 24

#include "ehci.h"

25 26
DECLARE_GLOBAL_DATA_PTR;

27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
#define USB_OTGREGS_OFFSET	0x000
#define USB_H1REGS_OFFSET	0x200
#define USB_H2REGS_OFFSET	0x400
#define USB_H3REGS_OFFSET	0x600
#define USB_OTHERREGS_OFFSET	0x800

#define USB_H1_CTRL_OFFSET	0x04

#define USBPHY_CTRL				0x00000030
#define USBPHY_CTRL_SET				0x00000034
#define USBPHY_CTRL_CLR				0x00000038
#define USBPHY_CTRL_TOG				0x0000003c

#define USBPHY_PWD				0x00000000
#define USBPHY_CTRL_SFTRST			0x80000000
#define USBPHY_CTRL_CLKGATE			0x40000000
#define USBPHY_CTRL_ENUTMILEVEL3		0x00008000
#define USBPHY_CTRL_ENUTMILEVEL2		0x00004000
45
#define USBPHY_CTRL_OTG_ID			0x08000000
46 47 48 49 50 51 52 53 54

#define ANADIG_USB2_CHRG_DETECT_EN_B		0x00100000
#define ANADIG_USB2_CHRG_DETECT_CHK_CHRG_B	0x00080000

#define ANADIG_USB2_PLL_480_CTRL_BYPASS		0x00010000
#define ANADIG_USB2_PLL_480_CTRL_ENABLE		0x00002000
#define ANADIG_USB2_PLL_480_CTRL_POWER		0x00001000
#define ANADIG_USB2_PLL_480_CTRL_EN_USB_CLKS	0x00000040

55
#define USBNC_OFFSET		0x200
56
#define USBNC_PHY_STATUS_OFFSET	0x23C
57 58
#define USBNC_PHYSTATUS_ID_DIG	(1 << 4) /* otg_id status */
#define USBNC_PHYCFG2_ACAENB	(1 << 4) /* otg_id detection enable */
59
#define UCTRL_PWR_POL		(1 << 9) /* OTG Polarity of Power Pin */
60 61 62 63 64 65 66
#define UCTRL_OVER_CUR_POL	(1 << 8) /* OTG Polarity of Overcurrent */
#define UCTRL_OVER_CUR_DIS	(1 << 7) /* Disable OTG Overcurrent Detection */

/* USBCMD */
#define UCMD_RUN_STOP           (1 << 0) /* controller run/stop */
#define UCMD_RESET		(1 << 1) /* controller reset */

67
#if defined(CONFIG_MX6)
68 69 70 71 72 73
static const unsigned phy_bases[] = {
	USB_PHY0_BASE_ADDR,
	USB_PHY1_BASE_ADDR,
};

static void usb_internal_phy_clock_gate(int index, int on)
74
{
75 76 77 78
	void __iomem *phy_reg;

	if (index >= ARRAY_SIZE(phy_bases))
		return;
79

80
	phy_reg = (void __iomem *)phy_bases[index];
81
	phy_reg += on ? USBPHY_CTRL_CLR : USBPHY_CTRL_SET;
82
	writel(USBPHY_CTRL_CLKGATE, phy_reg);
83 84
}

85
static void usb_power_config(int index)
86
{
87 88
	struct anatop_regs __iomem *anatop =
		(struct anatop_regs __iomem *)ANATOP_BASE_ADDR;
89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106
	void __iomem *chrg_detect;
	void __iomem *pll_480_ctrl_clr;
	void __iomem *pll_480_ctrl_set;

	switch (index) {
	case 0:
		chrg_detect = &anatop->usb1_chrg_detect;
		pll_480_ctrl_clr = &anatop->usb1_pll_480_ctrl_clr;
		pll_480_ctrl_set = &anatop->usb1_pll_480_ctrl_set;
		break;
	case 1:
		chrg_detect = &anatop->usb2_chrg_detect;
		pll_480_ctrl_clr = &anatop->usb2_pll_480_ctrl_clr;
		pll_480_ctrl_set = &anatop->usb2_pll_480_ctrl_set;
		break;
	default:
		return;
	}
107
	/*
108
	 * Some phy and power's special controls
109 110
	 * 1. The external charger detector needs to be disabled
	 * or the signal at DP will be poor
111
	 * 2. The PLL's power and output to usb
112 113 114
	 * is totally controlled by IC, so the Software only needs
	 * to enable them at initializtion.
	 */
115
	writel(ANADIG_USB2_CHRG_DETECT_EN_B |
116
		     ANADIG_USB2_CHRG_DETECT_CHK_CHRG_B,
117
		     chrg_detect);
118

119
	writel(ANADIG_USB2_PLL_480_CTRL_BYPASS,
120
		     pll_480_ctrl_clr);
121

122
	writel(ANADIG_USB2_PLL_480_CTRL_ENABLE |
123 124
		     ANADIG_USB2_PLL_480_CTRL_POWER |
		     ANADIG_USB2_PLL_480_CTRL_EN_USB_CLKS,
125
		     pll_480_ctrl_set);
126 127
}

128 129
/* Return 0 : host node, <>0 : device mode */
static int usb_phy_enable(int index, struct usb_ehci *ehci)
130
{
131 132 133
	void __iomem *phy_reg;
	void __iomem *phy_ctrl;
	void __iomem *usb_cmd;
134
	int ret;
135

136 137 138 139 140 141 142
	if (index >= ARRAY_SIZE(phy_bases))
		return 0;

	phy_reg = (void __iomem *)phy_bases[index];
	phy_ctrl = (void __iomem *)(phy_reg + USBPHY_CTRL);
	usb_cmd = (void __iomem *)&ehci->usbcmd;

143
	/* Stop then Reset */
144
	clrbits_le32(usb_cmd, UCMD_RUN_STOP);
145 146
	ret = wait_for_bit(__func__, usb_cmd, UCMD_RUN_STOP, false, 10000,
			   false);
147 148
	if (ret)
		return ret;
149

150
	setbits_le32(usb_cmd, UCMD_RESET);
151
	ret = wait_for_bit(__func__, usb_cmd, UCMD_RESET, false, 10000, false);
152 153
	if (ret)
		return ret;
154 155

	/* Reset USBPHY module */
156
	setbits_le32(phy_ctrl, USBPHY_CTRL_SFTRST);
157 158 159
	udelay(10);

	/* Remove CLKGATE and SFTRST */
160
	clrbits_le32(phy_ctrl, USBPHY_CTRL_CLKGATE | USBPHY_CTRL_SFTRST);
161 162 163
	udelay(10);

	/* Power up the PHY */
164
	writel(0, phy_reg + USBPHY_PWD);
165
	/* enable FS/LS device */
166 167
	setbits_le32(phy_ctrl, USBPHY_CTRL_ENUTMILEVEL2 |
			USBPHY_CTRL_ENUTMILEVEL3);
168

169
	return 0;
170 171
}

172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188
int usb_phy_mode(int port)
{
	void __iomem *phy_reg;
	void __iomem *phy_ctrl;
	u32 val;

	phy_reg = (void __iomem *)phy_bases[port];
	phy_ctrl = (void __iomem *)(phy_reg + USBPHY_CTRL);

	val = readl(phy_ctrl);

	if (val & USBPHY_CTRL_OTG_ID)
		return USB_INIT_DEVICE;
	else
		return USB_INIT_HOST;
}

189 190 191 192 193 194 195 196
/* Base address for this IP block is 0x02184800 */
struct usbnc_regs {
	u32	ctrl[4];	/* otg/host1-3 */
	u32	uh2_hsic_ctrl;
	u32	uh3_hsic_ctrl;
	u32	otg_phy_ctrl_0;
	u32	uh1_phy_ctrl_0;
};
197 198 199 200 201 202 203
#elif defined(CONFIG_MX7)
struct usbnc_regs {
	u32 ctrl1;
	u32 ctrl2;
	u32 reserve1[10];
	u32 phy_cfg1;
	u32 phy_cfg2;
P
Peng Fan 已提交
204
	u32 reserve2;
205
	u32 phy_status;
P
Peng Fan 已提交
206
	u32 reserve3[4];
207 208 209 210 211 212 213 214 215 216
	u32 adp_cfg1;
	u32 adp_cfg2;
	u32 adp_status;
};

static void usb_power_config(int index)
{
	struct usbnc_regs *usbnc = (struct usbnc_regs *)(USB_BASE_ADDR +
			(0x10000 * index) + USBNC_OFFSET);
	void __iomem *phy_cfg2 = (void __iomem *)(&usbnc->phy_cfg2);
217
	void __iomem *ctrl = (void __iomem *)(&usbnc->ctrl1);
218

P
Peng Fan 已提交
219 220 221 222 223
	/*
	 * Clear the ACAENB to enable usb_otg_id detection,
	 * otherwise it is the ACA detection enabled.
	 */
	clrbits_le32(phy_cfg2, USBNC_PHYCFG2_ACAENB);
224 225

	/* Set power polarity to high active */
226
#ifdef CONFIG_MXC_USB_OTG_HACTIVE
227
	setbits_le32(ctrl, UCTRL_PWR_POL);
228 229 230
#else
	clrbits_le32(ctrl, UCTRL_PWR_POL);
#endif
231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247
}

int usb_phy_mode(int port)
{
	struct usbnc_regs *usbnc = (struct usbnc_regs *)(USB_BASE_ADDR +
			(0x10000 * port) + USBNC_OFFSET);
	void __iomem *status = (void __iomem *)(&usbnc->phy_status);
	u32 val;

	val = readl(status);

	if (val & USBNC_PHYSTATUS_ID_DIG)
		return USB_INIT_DEVICE;
	else
		return USB_INIT_HOST;
}
#endif
248 249

static void usb_oc_config(int index)
250
{
251
#if defined(CONFIG_MX6)
252
	struct usbnc_regs *usbnc = (struct usbnc_regs *)(USB_BASE_ADDR +
253 254
			USB_OTHERREGS_OFFSET);
	void __iomem *ctrl = (void __iomem *)(&usbnc->ctrl[index]);
255 256 257 258 259
#elif defined(CONFIG_MX7)
	struct usbnc_regs *usbnc = (struct usbnc_regs *)(USB_BASE_ADDR +
			(0x10000 * index) + USBNC_OFFSET);
	void __iomem *ctrl = (void __iomem *)(&usbnc->ctrl1);
#endif
260 261 262

#if CONFIG_MACH_TYPE == MACH_TYPE_MX6Q_ARM2
	/* mx6qarm2 seems to required a different setting*/
263
	clrbits_le32(ctrl, UCTRL_OVER_CUR_POL);
264
#else
265
	setbits_le32(ctrl, UCTRL_OVER_CUR_POL);
266 267
#endif

268
	setbits_le32(ctrl, UCTRL_OVER_CUR_DIS);
269 270
}

271
/**
272
 * board_usb_phy_mode - override usb phy mode
273 274 275 276 277 278 279 280 281 282
 * @port:	usb host/otg port
 *
 * Target board specific, override usb_phy_mode.
 * When usb-otg is used as usb host port, iomux pad usb_otg_id can be
 * left disconnected in this case usb_phy_mode will not be able to identify
 * the phy mode that usb port is used.
 * Machine file overrides board_usb_phy_mode.
 *
 * Return: USB_INIT_DEVICE or USB_INIT_HOST
 */
283 284 285 286 287
int __weak board_usb_phy_mode(int port)
{
	return usb_phy_mode(port);
}

288 289 290 291 292 293 294 295 296
/**
 * board_ehci_hcd_init - set usb vbus voltage
 * @port:      usb otg port
 *
 * Target board specific, setup iomux pad to setup supply vbus voltage
 * for usb otg port. Machine board file overrides board_ehci_hcd_init
 *
 * Return: 0 Success
 */
297 298 299 300 301
int __weak board_ehci_hcd_init(int port)
{
	return 0;
}

302 303 304 305 306 307 308 309 310 311
/**
 * board_ehci_power - enables/disables usb vbus voltage
 * @port:      usb otg port
 * @on:        on/off vbus voltage
 *
 * Enables/disables supply vbus voltage for usb otg port.
 * Machine board file overrides board_ehci_power
 *
 * Return: 0 Success
 */
312 313 314 315 316
int __weak board_ehci_power(int port, int on)
{
	return 0;
}

P
Peng Fan 已提交
317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340
int ehci_mx6_common_init(struct usb_ehci *ehci, int index)
{
	int ret;

	enable_usboh3_clk(1);
	mdelay(1);

	/* Do board specific initialization */
	ret = board_ehci_hcd_init(index);
	if (ret)
		return ret;

	usb_power_config(index);
	usb_oc_config(index);

#if defined(CONFIG_MX6)
	usb_internal_phy_clock_gate(index, 1);
	usb_phy_enable(index, ehci);
#endif

	return 0;
}

#ifndef CONFIG_DM_USB
341 342
int ehci_hcd_init(int index, enum usb_init_type init,
		struct ehci_hccr **hccr, struct ehci_hcor **hcor)
343
{
344
	enum usb_init_type type;
345 346 347 348 349
#if defined(CONFIG_MX6)
	u32 controller_spacing = 0x200;
#elif defined(CONFIG_MX7)
	u32 controller_spacing = 0x10000;
#endif
350
	struct usb_ehci *ehci = (struct usb_ehci *)(USB_BASE_ADDR +
351
		(controller_spacing * index));
352
	int ret;
353

354 355
	if (index > 3)
		return -EINVAL;
356

P
Peng Fan 已提交
357
	ret = ehci_mx6_common_init(ehci, index);
358 359
	if (ret)
		return ret;
360

361
	type = board_usb_phy_mode(index);
362

P
Peng Fan 已提交
363 364 365 366 367
	if (hccr && hcor) {
		*hccr = (struct ehci_hccr *)((uint32_t)&ehci->caplength);
		*hcor = (struct ehci_hcor *)((uint32_t)*hccr +
				HC_LENGTH(ehci_readl(&(*hccr)->cr_capbase)));
	}
368

369 370 371 372 373 374
	if ((type == init) || (type == USB_INIT_DEVICE))
		board_ehci_power(index, (type == USB_INIT_DEVICE) ? 0 : 1);
	if (type != init)
		return -ENODEV;
	if (type == USB_INIT_DEVICE)
		return 0;
375

376
	setbits_le32(&ehci->usbmode, CM_HOST);
377
	writel(CONFIG_MXC_USB_PORTSC, &ehci->portsc);
378 379 380 381 382 383 384
	setbits_le32(&ehci->portsc, USB_EN);

	mdelay(10);

	return 0;
}

385
int ehci_hcd_stop(int index)
386 387 388
{
	return 0;
}
P
Peng Fan 已提交
389 390 391 392
#else
struct ehci_mx6_priv_data {
	struct ehci_ctrl ctrl;
	struct usb_ehci *ehci;
P
Peng Fan 已提交
393
	struct udevice *vbus_supply;
P
Peng Fan 已提交
394 395 396 397 398 399 400 401 402 403 404 405 406 407 408
	enum usb_init_type init_type;
	int portnr;
};

static int mx6_init_after_reset(struct ehci_ctrl *dev)
{
	struct ehci_mx6_priv_data *priv = dev->priv;
	enum usb_init_type type = priv->init_type;
	struct usb_ehci *ehci = priv->ehci;
	int ret;

	ret = ehci_mx6_common_init(priv->ehci, priv->portnr);
	if (ret)
		return ret;

P
Peng Fan 已提交
409 410 411 412 413 414 415 416 417
	if (priv->vbus_supply) {
		ret = regulator_set_enable(priv->vbus_supply,
					   (type == USB_INIT_DEVICE) ?
					   false : true);
		if (ret) {
			puts("Error enabling VBUS supply\n");
			return ret;
		}
	}
P
Peng Fan 已提交
418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434

	if (type == USB_INIT_DEVICE)
		return 0;

	setbits_le32(&ehci->usbmode, CM_HOST);
	writel(CONFIG_MXC_USB_PORTSC, &ehci->portsc);
	setbits_le32(&ehci->portsc, USB_EN);

	mdelay(10);

	return 0;
}

static const struct ehci_ops mx6_ehci_ops = {
	.init_after_reset = mx6_init_after_reset
};

435 436 437
static int ehci_usb_phy_mode(struct udevice *dev)
{
	struct usb_platdata *plat = dev_get_platdata(dev);
S
Simon Glass 已提交
438
	void *__iomem addr = (void *__iomem)devfdt_get_addr(dev);
439 440
	void *__iomem phy_ctrl, *__iomem phy_status;
	const void *blob = gd->fdt_blob;
441
	int offset = dev_of_offset(dev), phy_off;
442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487
	u32 val;

	/*
	 * About fsl,usbphy, Refer to
	 * Documentation/devicetree/bindings/usb/ci-hdrc-usb2.txt.
	 */
	if (is_mx6()) {
		phy_off = fdtdec_lookup_phandle(blob,
						offset,
						"fsl,usbphy");
		if (phy_off < 0)
			return -EINVAL;

		addr = (void __iomem *)fdtdec_get_addr(blob, phy_off,
						       "reg");
		if ((fdt_addr_t)addr == FDT_ADDR_T_NONE)
			return -EINVAL;

		phy_ctrl = (void __iomem *)(addr + USBPHY_CTRL);
		val = readl(phy_ctrl);

		if (val & USBPHY_CTRL_OTG_ID)
			plat->init_type = USB_INIT_DEVICE;
		else
			plat->init_type = USB_INIT_HOST;
	} else if (is_mx7()) {
		phy_status = (void __iomem *)(addr +
					      USBNC_PHY_STATUS_OFFSET);
		val = readl(phy_status);

		if (val & USBNC_PHYSTATUS_ID_DIG)
			plat->init_type = USB_INIT_DEVICE;
		else
			plat->init_type = USB_INIT_HOST;
	} else {
		return -EINVAL;
	}

	return 0;
}

static int ehci_usb_ofdata_to_platdata(struct udevice *dev)
{
	struct usb_platdata *plat = dev_get_platdata(dev);
	const char *mode;

488
	mode = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), "dr_mode", NULL);
489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504
	if (mode) {
		if (strcmp(mode, "peripheral") == 0)
			plat->init_type = USB_INIT_DEVICE;
		else if (strcmp(mode, "host") == 0)
			plat->init_type = USB_INIT_HOST;
		else if (strcmp(mode, "otg") == 0)
			return ehci_usb_phy_mode(dev);
		else
			return -EINVAL;

		return 0;
	}

	return ehci_usb_phy_mode(dev);
}

P
Peng Fan 已提交
505 506 507
static int ehci_usb_probe(struct udevice *dev)
{
	struct usb_platdata *plat = dev_get_platdata(dev);
S
Simon Glass 已提交
508
	struct usb_ehci *ehci = (struct usb_ehci *)devfdt_get_addr(dev);
P
Peng Fan 已提交
509
	struct ehci_mx6_priv_data *priv = dev_get_priv(dev);
P
Peng Fan 已提交
510
	enum usb_init_type type = plat->init_type;
P
Peng Fan 已提交
511 512 513 514 515 516
	struct ehci_hccr *hccr;
	struct ehci_hcor *hcor;
	int ret;

	priv->ehci = ehci;
	priv->portnr = dev->seq;
P
Peng Fan 已提交
517 518 519 520 521 522
	priv->init_type = type;

	ret = device_get_supply_regulator(dev, "vbus-supply",
					  &priv->vbus_supply);
	if (ret)
		debug("%s: No vbus supply\n", dev->name);
P
Peng Fan 已提交
523 524 525 526 527

	ret = ehci_mx6_common_init(ehci, priv->portnr);
	if (ret)
		return ret;

P
Peng Fan 已提交
528 529 530 531 532 533 534 535 536
	if (priv->vbus_supply) {
		ret = regulator_set_enable(priv->vbus_supply,
					   (type == USB_INIT_DEVICE) ?
					   false : true);
		if (ret) {
			puts("Error enabling VBUS supply\n");
			return ret;
		}
	}
P
Peng Fan 已提交
537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561

	if (priv->init_type == USB_INIT_HOST) {
		setbits_le32(&ehci->usbmode, CM_HOST);
		writel(CONFIG_MXC_USB_PORTSC, &ehci->portsc);
		setbits_le32(&ehci->portsc, USB_EN);
	}

	mdelay(10);

	hccr = (struct ehci_hccr *)((uint32_t)&ehci->caplength);
	hcor = (struct ehci_hcor *)((uint32_t)hccr +
			HC_LENGTH(ehci_readl(&(hccr)->cr_capbase)));

	return ehci_register(dev, hccr, hcor, &mx6_ehci_ops, 0, priv->init_type);
}

static const struct udevice_id mx6_usb_ids[] = {
	{ .compatible = "fsl,imx27-usb" },
	{ }
};

U_BOOT_DRIVER(usb_mx6) = {
	.name	= "ehci_mx6",
	.id	= UCLASS_USB,
	.of_match = mx6_usb_ids,
562
	.ofdata_to_platdata = ehci_usb_ofdata_to_platdata,
P
Peng Fan 已提交
563
	.probe	= ehci_usb_probe,
564
	.remove = ehci_deregister,
P
Peng Fan 已提交
565 566 567 568 569 570
	.ops	= &ehci_usb_ops,
	.platdata_auto_alloc_size = sizeof(struct usb_platdata),
	.priv_auto_alloc_size = sizeof(struct ehci_mx6_priv_data),
	.flags	= DM_FLAG_ALLOC_PRIV_DMA,
};
#endif