MPC8560ADS.h 16.6 KB
Newer Older
W
wdenk 已提交
1
/*
W
wdenk 已提交
2
 * Copyright 2004 Freescale Semiconductor.
W
wdenk 已提交
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 * (C) Copyright 2002,2003 Motorola,Inc.
 * Xianghua Xiao <X.Xiao@motorola.com>
 *
 * See file CREDITS for list of people who contributed to this
 * project.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License as
 * published by the Free Software Foundation; either version 2 of
 * the License, or (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
 * MA 02111-1307 USA
 */

W
wdenk 已提交
25 26 27 28 29 30 31
/*
 * mpc8560ads board configuration file
 *
 * Please refer to doc/README.mpc85xx for more info.
 *
 * Make sure you change the MAC address and other network params first,
 * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
W
wdenk 已提交
32 33 34 35 36 37
 */

#ifndef __CONFIG_H
#define __CONFIG_H

/* High Level Configuration Options */
W
wdenk 已提交
38 39 40
#define CONFIG_BOOKE		1	/* BOOKE */
#define CONFIG_E500		1	/* BOOKE e500 family */
#define CONFIG_MPC85xx		1	/* MPC8540/MPC8560 */
41
#define CONFIG_CPM2		1	/* has CPM2 */
W
wdenk 已提交
42 43 44 45
#define CONFIG_MPC8560ADS	1	/* MPC8560ADS board specific */

#define CONFIG_PCI
#define CONFIG_TSEC_ENET 		/* tsec ethernet support */
46
#undef CONFIG_ETHER_ON_FCC             /* cpm FCC ethernet support */
W
wdenk 已提交
47
#define CONFIG_ENV_OVERWRITE
W
wdenk 已提交
48 49 50
#define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup*/
#define CONFIG_DDR_DLL			/* possible DLL fix needed */
#define CONFIG_DDR_2T_TIMING		/* Sets the 2T timing bit */
W
wdenk 已提交
51

52 53 54
#define CONFIG_DDR_ECC			/* only for ECC DDR module */
#define CONFIG_MEM_INIT_VALUE		0xDeadBeef

W
wdenk 已提交
55

W
wdenk 已提交
56 57 58 59 60 61 62 63
/*
 * sysclk for MPC85xx
 *
 * Two valid values are:
 *    33000000
 *    66000000
 *
 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
W
wdenk 已提交
64 65 66 67
 * is likely the desired value here, so that is now the default.
 * The board, however, can run at 66MHz.  In any event, this value
 * must match the settings of some switches.  Details can be found
 * in the README.mpc85xxads.
W
wdenk 已提交
68 69
 */

W
wdenk 已提交
70 71
#ifndef CONFIG_SYS_CLK_FREQ
#define CONFIG_SYS_CLK_FREQ	33000000
W
wdenk 已提交
72 73
#endif

W
wdenk 已提交
74

W
wdenk 已提交
75 76 77 78 79 80
/*
 * These can be toggled for performance analysis, otherwise use default.
 */
#define CONFIG_L2_CACHE			/* toggle L2 cache */
#define CONFIG_BTB			/* toggle branch predition */
#define CONFIG_ADDR_STREAMING		/* toggle addr streaming */
W
wdenk 已提交
81

W
wdenk 已提交
82
#define CONFIG_BOARD_EARLY_INIT_F	1	/* Call board_pre_init */
W
wdenk 已提交
83

W
wdenk 已提交
84 85
#define CFG_INIT_DBCR DBCR_IDM		/* Enable Debug Exceptions */

W
wdenk 已提交
86
#undef	CFG_DRAM_TEST			/* memory test, takes time */
W
wdenk 已提交
87
#define CFG_MEMTEST_START	0x00200000	/* memtest region */
88
#define CFG_MEMTEST_END		0x00400000
W
wdenk 已提交
89 90 91 92 93 94


/*
 * Base addresses -- Note these are effective addresses where the
 * actual resources get mapped (not physical addresses)
 */
W
wdenk 已提交
95
#define CFG_CCSRBAR_DEFAULT 	0xff700000	/* CCSRBAR Default */
W
wdenk 已提交
96
#define CFG_CCSRBAR		0xe0000000	/* relocated CCSRBAR */
W
wdenk 已提交
97
#define CFG_IMMR		CFG_CCSRBAR	/* PQII uses CFG_IMMR */
W
wdenk 已提交
98

W
wdenk 已提交
99 100 101 102

/*
 * DDR Setup
 */
W
wdenk 已提交
103
#define CFG_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
W
wdenk 已提交
104
#define CFG_SDRAM_BASE		CFG_DDR_SDRAM_BASE
W
wdenk 已提交
105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125

#if defined(CONFIG_SPD_EEPROM)
    /*
     * Determine DDR configuration from I2C interface.
     */
    #define SPD_EEPROM_ADDRESS	0x51		/* DDR DIMM */

#else
    /*
     * Manually set up DDR parameters
     */
    #define CFG_SDRAM_SIZE	128		/* DDR is 128MB */
    #define CFG_DDR_CS0_BNDS	0x00000007	/* 0-128MB */
    #define CFG_DDR_CS0_CONFIG	0x80000002
    #define CFG_DDR_TIMING_1	0x37344321
    #define CFG_DDR_TIMING_2	0x00000800	/* P9-45,may need tuning */
    #define CFG_DDR_CONTROL	0xc2000000	/* unbuffered,no DYN_PWR */
    #define CFG_DDR_MODE	0x00000062	/* DLL,normal,seq,4/2.5 */
    #define CFG_DDR_INTERVAL	0x05200100	/* autocharge,no open page */
#endif

W
wdenk 已提交
126

W
wdenk 已提交
127 128 129 130 131
/*
 * SDRAM on the Local Bus
 */
#define CFG_LBC_SDRAM_BASE	0xf0000000	/* Localbus SDRAM */
#define CFG_LBC_SDRAM_SIZE	64		/* LBC SDRAM is 64MB */
W
wdenk 已提交
132

W
wdenk 已提交
133 134
#define CFG_FLASH_BASE		0xff000000	/* start of FLASH 16M */
#define CFG_BR0_PRELIM		0xff001801	/* port size 32bit */
W
wdenk 已提交
135

W
wdenk 已提交
136 137 138
#define CFG_OR0_PRELIM		0xff006ff7	/* 16MB Flash */
#define CFG_MAX_FLASH_BANKS	1		/* number of banks */
#define CFG_MAX_FLASH_SECT	64		/* sectors per device */
W
wdenk 已提交
139
#undef	CFG_FLASH_CHECKSUM
W
wdenk 已提交
140 141 142 143
#define CFG_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
#define CFG_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */

#define CFG_MONITOR_BASE    	TEXT_BASE	/* start of monitor */
W
wdenk 已提交
144 145 146 147

#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
#define CFG_RAMBOOT
#else
W
wdenk 已提交
148
#undef  CFG_RAMBOOT
W
wdenk 已提交
149 150
#endif

W
wdenk 已提交
151 152 153
#define CFG_FLASH_CFI_DRIVER
#define CFG_FLASH_CFI
#define CFG_FLASH_EMPTY_INFO
W
wdenk 已提交
154 155

#undef CONFIG_CLOCKS_IN_MHZ
W
wdenk 已提交
156 157


W
wdenk 已提交
158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195
/*
 * Local Bus Definitions
 */

/*
 * Base Register 2 and Option Register 2 configure SDRAM.
 * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
 *
 * For BR2, need:
 *    Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
 *    port-size = 32-bits = BR2[19:20] = 11
 *    no parity checking = BR2[21:22] = 00
 *    SDRAM for MSEL = BR2[24:26] = 011
 *    Valid = BR[31] = 1
 *
 * 0    4    8    12   16   20   24   28
 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
 *
 * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into
 * FIXME: the top 17 bits of BR2.
 */

#define CFG_BR2_PRELIM		0xf0001861

/*
 * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
 *
 * For OR2, need:
 *    64MB mask for AM, OR2[0:7] = 1111 1100
 *		   XAM, OR2[17:18] = 11
 *    9 columns OR2[19-21] = 010
 *    13 rows   OR2[23-25] = 100
 *    EAD set for extra time OR[31] = 1
 *
 * 0    4    8    12   16   20   24   28
 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
 */

W
wdenk 已提交
196
#define CFG_OR2_PRELIM		0xfc006901
W
wdenk 已提交
197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244

#define CFG_LBC_LCRR		0x00030004    /* LB clock ratio reg */
#define CFG_LBC_LBCR		0x00000000    /* LB config reg */
#define CFG_LBC_LSRT		0x20000000    /* LB sdram refresh timer */
#define CFG_LBC_MRTPR		0x20000000    /* LB refresh timer prescal*/

/*
 * LSDMR masks
 */
#define CFG_LBC_LSDMR_RFEN	(1 << (31 -  1))
#define CFG_LBC_LSDMR_BSMA1516	(3 << (31 - 10))
#define CFG_LBC_LSDMR_BSMA1617	(4 << (31 - 10))
#define CFG_LBC_LSDMR_RFCR5	(3 << (31 - 16))
#define CFG_LBC_LSDMR_RFCR16	(7 << (31 - 16))
#define CFG_LBC_LSDMR_PRETOACT3	(3 << (31 - 19))
#define CFG_LBC_LSDMR_PRETOACT7	(7 << (31 - 19))
#define CFG_LBC_LSDMR_ACTTORW3	(3 << (31 - 22))
#define CFG_LBC_LSDMR_ACTTORW7	(7 << (31 - 22))
#define CFG_LBC_LSDMR_ACTTORW6	(6 << (31 - 22))
#define CFG_LBC_LSDMR_BL8	(1 << (31 - 23))
#define CFG_LBC_LSDMR_WRC2	(2 << (31 - 27))
#define CFG_LBC_LSDMR_WRC4	(0 << (31 - 27))
#define CFG_LBC_LSDMR_BUFCMD	(1 << (31 - 29))
#define CFG_LBC_LSDMR_CL3	(3 << (31 - 31))

#define CFG_LBC_LSDMR_OP_NORMAL	(0 << (31 - 4))
#define CFG_LBC_LSDMR_OP_ARFRSH	(1 << (31 - 4))
#define CFG_LBC_LSDMR_OP_SRFRSH	(2 << (31 - 4))
#define CFG_LBC_LSDMR_OP_MRW	(3 << (31 - 4))
#define CFG_LBC_LSDMR_OP_PRECH	(4 << (31 - 4))
#define CFG_LBC_LSDMR_OP_PCHALL	(5 << (31 - 4))
#define CFG_LBC_LSDMR_OP_ACTBNK	(6 << (31 - 4))
#define CFG_LBC_LSDMR_OP_RWINV	(7 << (31 - 4))

#define CFG_LBC_LSDMR_COMMON	( CFG_LBC_LSDMR_BSMA1516	\
				| CFG_LBC_LSDMR_RFCR5		\
				| CFG_LBC_LSDMR_PRETOACT3	\
				| CFG_LBC_LSDMR_ACTTORW3	\
				| CFG_LBC_LSDMR_BL8		\
				| CFG_LBC_LSDMR_WRC2		\
				| CFG_LBC_LSDMR_CL3		\
				| CFG_LBC_LSDMR_RFEN		\
				)

/*
 * SDRAM Controller configuration sequence.
 */
#define CFG_LBC_LSDMR_1		( CFG_LBC_LSDMR_COMMON \
W
wdenk 已提交
245
				| CFG_LBC_LSDMR_OP_PCHALL)
W
wdenk 已提交
246
#define CFG_LBC_LSDMR_2		( CFG_LBC_LSDMR_COMMON \
W
wdenk 已提交
247
				| CFG_LBC_LSDMR_OP_ARFRSH)
W
wdenk 已提交
248
#define CFG_LBC_LSDMR_3		( CFG_LBC_LSDMR_COMMON \
W
wdenk 已提交
249
				| CFG_LBC_LSDMR_OP_ARFRSH)
W
wdenk 已提交
250
#define CFG_LBC_LSDMR_4		( CFG_LBC_LSDMR_COMMON \
W
wdenk 已提交
251
				| CFG_LBC_LSDMR_OP_MRW)
W
wdenk 已提交
252
#define CFG_LBC_LSDMR_5		( CFG_LBC_LSDMR_COMMON \
W
wdenk 已提交
253
				| CFG_LBC_LSDMR_OP_NORMAL)
W
wdenk 已提交
254

W
wdenk 已提交
255

W
wdenk 已提交
256 257 258 259
/*
 * 32KB, 8-bit wide for ADS config reg
 */
#define CFG_BR4_PRELIM          0xf8000801
W
wdenk 已提交
260 261 262 263
#define CFG_OR4_PRELIM		0xffffe1f1
#define CFG_BCSR		(CFG_BR4_PRELIM & 0xffff8000)

#define CONFIG_L1_INIT_RAM
W
wdenk 已提交
264
#define CFG_INIT_RAM_LOCK 	1
W
wdenk 已提交
265
#define CFG_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address */
W
wdenk 已提交
266
#define CFG_INIT_RAM_END    	0x4000	    	/* End of used area in RAM */
W
wdenk 已提交
267

W
wdenk 已提交
268
#define CFG_GBL_DATA_SIZE  	128		/* num bytes initial data */
W
wdenk 已提交
269 270 271
#define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
#define CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET

W
wdenk 已提交
272
#define CFG_MONITOR_LEN	    	(256 * 1024)    /* Reserve 256 kB for Mon */
W
wdenk 已提交
273
#define CFG_MALLOC_LEN	    	(128 * 1024)    /* Reserved for malloc */
W
wdenk 已提交
274 275

/* Serial Port */
W
wdenk 已提交
276 277 278
#define CONFIG_CONS_ON_SCC	/* define if console on SCC */
#undef  CONFIG_CONS_NONE	/* define if console on something else */
#define CONFIG_CONS_INDEX       1  /* which serial channel for console */
W
wdenk 已提交
279

W
wdenk 已提交
280
#define CONFIG_BAUDRATE	 	115200
W
wdenk 已提交
281 282 283 284 285 286

#define CFG_BAUDRATE_TABLE  \
	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}

/* Use the HUSH parser */
#define CFG_HUSH_PARSER
W
wdenk 已提交
287
#ifdef  CFG_HUSH_PARSER
W
wdenk 已提交
288 289 290
#define CFG_PROMPT_HUSH_PS2 "> "
#endif

291
/* pass open firmware flat tree */
K
Kumar Gala 已提交
292 293 294
#define CONFIG_OF_LIBFDT		1
#define CONFIG_OF_BOARD_SETUP		1
#define CONFIG_OF_STDOUT_VIA_ALIAS	1
295

296 297 298 299 300
/*
 * I2C
 */
#define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
#define CONFIG_HARD_I2C		/* I2C with hardware support*/
W
wdenk 已提交
301
#undef	CONFIG_SOFT_I2C			/* I2C bit-banged */
W
wdenk 已提交
302
#define CFG_I2C_SPEED		400000	/* I2C speed and slave address */
W
wdenk 已提交
303
#define CFG_I2C_SLAVE		0x7F
W
wdenk 已提交
304
#define CFG_I2C_NOPROBES        {0x69}	/* Don't probe these addrs */
305
#define CFG_I2C_OFFSET		0x3000
W
wdenk 已提交
306

W
wdenk 已提交
307 308 309 310 311 312 313
/* RapidIO MMU */
#define CFG_RIO_MEM_BASE	0xc0000000	/* base address */
#define CFG_RIO_MEM_PHYS	CFG_RIO_MEM_BASE
#define CFG_RIO_MEM_SIZE	0x20000000	/* 128M */

/*
 * General PCI
314
 * Memory space is mapped 1-1, but I/O space must start from 0.
W
wdenk 已提交
315 316 317 318
 */
#define CFG_PCI1_MEM_BASE	0x80000000
#define CFG_PCI1_MEM_PHYS	CFG_PCI1_MEM_BASE
#define CFG_PCI1_MEM_SIZE	0x20000000	/* 512M */
319 320 321
#define CFG_PCI1_IO_BASE	0x00000000
#define CFG_PCI1_IO_PHYS	0xe2000000
#define CFG_PCI1_IO_SIZE	0x100000	/* 1M */
W
wdenk 已提交
322 323

#if defined(CONFIG_PCI)
W
wdenk 已提交
324 325

#define CONFIG_NET_MULTI
W
wdenk 已提交
326
#define CONFIG_PCI_PNP	               	/* do pci plug-and-play */
W
wdenk 已提交
327 328

#undef CONFIG_EEPRO100
W
wdenk 已提交
329
#undef CONFIG_TULIP
W
wdenk 已提交
330 331 332 333 334

#if !defined(CONFIG_PCI_PNP)
    #define PCI_ENET0_IOADDR	0xe0000000
    #define PCI_ENET0_MEMADDR	0xe0000000
    #define PCI_IDSEL_NUMBER	0x0c 	/* slot0->3(IDSEL)=12->15 */
W
wdenk 已提交
335
#endif
W
wdenk 已提交
336 337 338 339 340 341 342

#undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
#define CFG_PCI_SUBSYS_VENDORID 0x1057  /* Motorola */

#endif	/* CONFIG_PCI */


343
#ifdef CONFIG_TSEC_ENET
W
wdenk 已提交
344 345 346 347 348

#ifndef CONFIG_NET_MULTI
#define CONFIG_NET_MULTI 	1
#endif

349
#ifndef CONFIG_MII
W
wdenk 已提交
350
#define CONFIG_MII		1	/* MII PHY management */
351
#endif
352 353 354 355
#define CONFIG_TSEC1	1
#define CONFIG_TSEC1_NAME	"TSEC0"
#define CONFIG_TSEC2	1
#define CONFIG_TSEC2_NAME	"TSEC1"
W
wdenk 已提交
356 357 358 359
#define TSEC1_PHY_ADDR		0
#define TSEC2_PHY_ADDR		1
#define TSEC1_PHYIDX		0
#define TSEC2_PHYIDX		0
360 361
#define TSEC1_FLAGS		TSEC_GIGABIT
#define TSEC2_FLAGS		TSEC_GIGABIT
362 363 364

/* Options are: TSEC[0-1] */
#define CONFIG_ETHPRIME		"TSEC0"
W
wdenk 已提交
365

366 367 368
#endif /* CONFIG_TSEC_ENET */

#ifdef CONFIG_ETHER_ON_FCC	/* CPM FCC Ethernet */
W
wdenk 已提交
369 370 371 372 373

#undef  CONFIG_ETHER_NONE	/* define if ether on something else */
#define CONFIG_ETHER_INDEX      2       /* which channel for ether */

#if (CONFIG_ETHER_INDEX == 2)
W
wdenk 已提交
374 375 376 377 378 379
  /*
   * - Rx-CLK is CLK13
   * - Tx-CLK is CLK14
   * - Select bus for bd/buffers
   * - Full duplex
   */
W
wdenk 已提交
380 381 382 383
  #define CFG_CMXFCR_MASK       (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
  #define CFG_CMXFCR_VALUE      (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
  #define CFG_CPMFCR_RAMTYPE    0
  #define CFG_FCC_PSMR          (FCC_PSMR_FDE)
W
wdenk 已提交
384
  #define FETH2_RST		0x01
W
wdenk 已提交
385
#elif (CONFIG_ETHER_INDEX == 3)
W
wdenk 已提交
386 387
  /* need more definitions here for FE3 */
  #define FETH3_RST		0x80
W
wdenk 已提交
388 389
#endif  				/* CONFIG_ETHER_INDEX */

390 391 392 393
#ifndef CONFIG_MII
#define CONFIG_MII		1	/* MII PHY management */
#endif

W
wdenk 已提交
394 395
#define CONFIG_BITBANGMII		/* bit-bang MII PHY management */

W
wdenk 已提交
396 397 398 399 400 401 402 403 404 405 406 407 408 409 410
/*
 * GPIO pins used for bit-banged MII communications
 */
#define MDIO_PORT	2		/* Port C */
#define MDIO_ACTIVE	(iop->pdir |=  0x00400000)
#define MDIO_TRISTATE	(iop->pdir &= ~0x00400000)
#define MDIO_READ	((iop->pdat &  0x00400000) != 0)

#define MDIO(bit)	if(bit) iop->pdat |=  0x00400000; \
			else	iop->pdat &= ~0x00400000

#define MDC(bit)	if(bit) iop->pdat |=  0x00200000; \
			else	iop->pdat &= ~0x00200000

#define MIIDELAY	udelay(1)
W
wdenk 已提交
411

W
wdenk 已提交
412 413
#endif

W
wdenk 已提交
414 415 416 417

/*
 * Environment
 */
W
wdenk 已提交
418 419 420
#ifndef CFG_RAMBOOT
  #define CFG_ENV_IS_IN_FLASH	1
  #define CFG_ENV_ADDR		(CFG_MONITOR_BASE + 0x40000)
W
wdenk 已提交
421
  #define CFG_ENV_SECT_SIZE	0x40000	/* 256K(one sector) for env */
W
wdenk 已提交
422 423
  #define CFG_ENV_SIZE		0x2000
#else
W
wdenk 已提交
424 425 426 427
  #define CFG_NO_FLASH		1	/* Flash is not usable now */
  #define CFG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
  #define CFG_ENV_ADDR		(CFG_MONITOR_BASE - 0x1000)
  #define CFG_ENV_SIZE		0x2000
W
wdenk 已提交
428 429
#endif

W
wdenk 已提交
430 431
#define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
#define CFG_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
W
wdenk 已提交
432

433 434 435 436 437 438 439 440 441
/*
 * BOOTP options
 */
#define CONFIG_BOOTP_BOOTFILESIZE
#define CONFIG_BOOTP_BOOTPATH
#define CONFIG_BOOTP_GATEWAY
#define CONFIG_BOOTP_HOSTNAME


442 443 444 445 446 447 448
/*
 * Command line configuration.
 */
#include <config_cmd_default.h>

#define CONFIG_CMD_PING
#define CONFIG_CMD_I2C
449
#define CONFIG_CMD_ELF
450 451 452 453 454 455 456 457 458

#if defined(CONFIG_PCI)
    #define CONFIG_CMD_PCI
#endif

#if defined(CONFIG_ETHER_ON_FCC)
    #define CONFIG_CMD_MII
#endif

W
wdenk 已提交
459
#if defined(CFG_RAMBOOT)
460 461
    #undef CONFIG_CMD_ENV
    #undef CONFIG_CMD_LOADS
W
wdenk 已提交
462
#endif
W
wdenk 已提交
463

W
wdenk 已提交
464

W
wdenk 已提交
465
#undef CONFIG_WATCHDOG			/* watchdog disabled */
W
wdenk 已提交
466 467 468 469

/*
 * Miscellaneous configurable options
 */
W
wdenk 已提交
470
#define CFG_LONGHELP			/* undef to save memory	*/
471
#define CONFIG_CMDLINE_EDITING		/* Command-line editing */
W
wdenk 已提交
472 473 474
#define CFG_LOAD_ADDR	0x1000000	/* default load address */
#define CFG_PROMPT	"=> "		/* Monitor Command Prompt */

475
#if defined(CONFIG_CMD_KGDB)
W
wdenk 已提交
476
    #define CFG_CBSIZE	1024		/* Console I/O Buffer Size */
W
wdenk 已提交
477
#else
W
wdenk 已提交
478
    #define CFG_CBSIZE	256		/* Console I/O Buffer Size */
W
wdenk 已提交
479
#endif
W
wdenk 已提交
480

W
wdenk 已提交
481
#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
W
wdenk 已提交
482 483 484
#define CFG_MAXARGS	16		/* max number of command args */
#define CFG_BARGSIZE	CFG_CBSIZE	/* Boot Argument Buffer Size */
#define CFG_HZ		1000		/* decrementer freq: 1ms ticks */
W
wdenk 已提交
485 486 487 488 489 490

/*
 * For booting Linux, the board info and command line data
 * have to be in the first 8 MB of memory, since this is
 * the maximum mapped by the Linux kernel during initialization.
 */
W
wdenk 已提交
491
#define CFG_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/
W
wdenk 已提交
492 493 494 495 496 497 498

/*
 * Internal Definitions
 *
 * Boot Flags
 */
#define BOOTFLAG_COLD	0x01		/* Normal Power-On: Boot from FLASH */
W
wdenk 已提交
499
#define BOOTFLAG_WARM	0x02		/* Software reboot */
W
wdenk 已提交
500

501
#if defined(CONFIG_CMD_KGDB)
W
wdenk 已提交
502 503 504 505
#define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
#define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
#endif

W
wdenk 已提交
506 507 508 509 510

/*
 * Environment Configuration
 */

W
wdenk 已提交
511
/* The mac addresses for all ethernet interface */
W
wdenk 已提交
512
#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
513
#define CONFIG_HAS_ETH0
W
wdenk 已提交
514
#define CONFIG_ETHADDR   00:E0:0C:00:00:FD
W
wdenk 已提交
515
#define CONFIG_HAS_ETH1
W
wdenk 已提交
516
#define CONFIG_ETH1ADDR  00:E0:0C:00:01:FD
W
wdenk 已提交
517
#define CONFIG_HAS_ETH2
W
wdenk 已提交
518
#define CONFIG_ETH2ADDR  00:E0:0C:00:02:FD
K
Kumar Gala 已提交
519 520
#define CONFIG_HAS_ETH3
#define CONFIG_ETH3ADDR  00:E0:0C:00:03:FD
W
wdenk 已提交
521 522
#endif

W
wdenk 已提交
523 524 525 526 527 528 529 530 531 532 533 534
#define CONFIG_IPADDR    192.168.1.253

#define CONFIG_HOSTNAME		unknown
#define CONFIG_ROOTPATH		/nfsroot
#define CONFIG_BOOTFILE		your.uImage

#define CONFIG_SERVERIP  192.168.1.1
#define CONFIG_GATEWAYIP 192.168.1.1
#define CONFIG_NETMASK   255.255.255.0

#define CONFIG_LOADADDR  200000	/* default location for tftp and bootm */

W
wdenk 已提交
535
#define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
W
wdenk 已提交
536 537 538 539
#undef  CONFIG_BOOTARGS		/* the boot command will set bootargs */

#define CONFIG_BAUDRATE	115200

W
wdenk 已提交
540
#define	CONFIG_EXTRA_ENV_SETTINGS				        \
W
wdenk 已提交
541
   "netdev=eth0\0"                                                      \
542 543
   "consoledev=ttyCPM\0"						\
   "ramdiskaddr=1000000\0"						\
544 545 546
   "ramdiskfile=your.ramdisk.u-boot\0"					\
   "fdtaddr=400000\0"							\
   "fdtfile=mpc8560ads.dtb\0"
W
wdenk 已提交
547

W
wdenk 已提交
548
#define CONFIG_NFSBOOTCOMMAND	                                        \
W
wdenk 已提交
549 550 551 552 553
   "setenv bootargs root=/dev/nfs rw "                                  \
      "nfsroot=$serverip:$rootpath "                                    \
      "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
      "console=$consoledev,$baudrate $othbootargs;"                     \
   "tftp $loadaddr $bootfile;"                                          \
554 555
   "tftp $fdtaddr $fdtfile;"						\
   "bootm $loadaddr - $fdtaddr"
W
wdenk 已提交
556 557 558 559 560 561

#define CONFIG_RAMBOOTCOMMAND \
   "setenv bootargs root=/dev/ram rw "                                  \
      "console=$consoledev,$baudrate $othbootargs;"                     \
   "tftp $ramdiskaddr $ramdiskfile;"                                    \
   "tftp $loadaddr $bootfile;"                                          \
562 563
   "tftp $fdtaddr $fdtfile;"						\
   "bootm $loadaddr $ramdiskaddr $fdtaddr"
W
wdenk 已提交
564 565

#define CONFIG_BOOTCOMMAND  CONFIG_NFSBOOTCOMMAND
W
wdenk 已提交
566 567

#endif	/* __CONFIG_H */