p1020-post.dtsi 1.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
// SPDX-License-Identifier: GPL-2.0+ OR X11
/*
 * P1020 Silicon/SoC Device Tree Source (post include)
 *
 * Copyright 2013 Freescale Semiconductor Inc.
 * Copyright 2019 NXP
 */

&soc {
	#address-cells = <1>;
	#size-cells = <1>;
	device_type = "soc";
	compatible = "fsl,p1020-immr", "simple-bus";
	bus-frequency = <0x0>;

16 17 18 19 20 21 22 23 24 25 26 27
	usb@22000 {
		compatible = "fsl-usb2-dr";
		reg = <0x22000 0x1000>;
		phy_type = "ulpi";
	};

	usb@23000 {
		compatible = "fsl-usb2-dr";
		reg = <0x23000 0x1000>;
		phy_type = "ulpi";
	};

28 29 30 31 32 33 34 35 36 37 38
	mpic: pic@40000 {
		interrupt-controller;
		#address-cells = <0>;
		#interrupt-cells = <4>;
		reg = <0x40000 0x40000>;
		compatible = "fsl,mpic";
		device_type = "open-pic";
		big-endian;
		single-cpu-affinity;
		last-interrupt-source = <255>;
	};
39 40 41 42 43 44 45

	esdhc: esdhc@2e000 {
		compatible = "fsl,esdhc";
		reg = <0x2e000 0x1000>;
		/* Filled in by U-Boot */
		clock-frequency = <0>;
	};
46

X
Xiaowei Bao 已提交
47 48 49 50 51 52 53 54 55
	espi0: spi@7000 {
		compatible = "fsl,mpc8536-espi";
		#address-cells = <1>;
		#size-cells = <0>;
		reg = <0x7000 0x1000>;
		fsl,espi-num-chipselects = <4>;
		status = "disabled";
	};

56 57
	/include/ "pq3-i2c-0.dtsi"
	/include/ "pq3-i2c-1.dtsi"
58
};
H
Hou Zhiqiang 已提交
59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78

/* PCIe controller base address 0x9000 */
&pci1 {
	compatible = "fsl,pcie-p1_p2", "fsl,pcie-fsl-qoriq";
	law_trgt_if = <1>;
	#address-cells = <3>;
	#size-cells = <2>;
	device_type = "pci";
	bus-range = <0x0 0xff>;
};

/* PCIe controller base address 0xa000 */
&pci0 {
	compatible = "fsl,pcie-p1_p2", "fsl,pcie-fsl-qoriq";
	law_trgt_if = <2>;
	#address-cells = <3>;
	#size-cells = <2>;
	device_type = "pci";
	bus-range = <0x0 0xff>;
};