bf533-stamp.h 5.5 KB
Newer Older
1 2 3 4
/*
 * U-boot - Configuration file for BF533 STAMP board
 */

5 6
#ifndef __CONFIG_BF533_STAMP_H__
#define __CONFIG_BF533_STAMP_H__
7

8
#include <asm/config-pre.h>
9

10 11

/*
12
 * Processor Settings
13
 */
14
#define CONFIG_BFIN_BOOT_MODE       BFIN_BOOT_BYPASS
15 16 17


/*
18 19 20
 * Clock Settings
 *	CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
 *	SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
21
 */
22 23 24 25 26 27 28 29 30 31
/* CONFIG_CLKIN_HZ is any value in Hz					*/
#define CONFIG_CLKIN_HZ			11059200
/* CLKIN_HALF controls the DF bit in PLL_CTL      0 = CLKIN		*/
/*                                                1 = CLKIN / 2		*/
#define CONFIG_CLKIN_HALF		0
/* PLL_BYPASS controls the BYPASS bit in PLL_CTL  0 = do not bypass	*/
/*                                                1 = bypass PLL	*/
#define CONFIG_PLL_BYPASS		0
/* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL		*/
/* Values can range from 0-63 (where 0 means 64)			*/
32
#define CONFIG_VCO_MULT			45
33 34 35 36 37
/* CCLK_DIV controls the core clock divider				*/
/* Values can be 1, 2, 4, or 8 ONLY					*/
#define CONFIG_CCLK_DIV			1
/* SCLK_DIV controls the system clock divider				*/
/* Values can range from 1-15						*/
38
#define CONFIG_SCLK_DIV			6 /* note: 1.2 boards can go faster */
39 40 41


/*
42
 * Memory Settings
43
 */
44 45
#define CONFIG_MEM_ADD_WDTH	11
#define CONFIG_MEM_SIZE		128
46

47 48
#define CONFIG_EBIU_SDRRC_VAL	0x268
#define CONFIG_EBIU_SDGCTL_VAL	0x911109
49

50 51 52
#define CONFIG_EBIU_AMGCTL_VAL	0xFF
#define CONFIG_EBIU_AMBCTL0_VAL	0xBBC3BBC3
#define CONFIG_EBIU_AMBCTL1_VAL	0x99B39983
53

54 55
#define CONFIG_SYS_MONITOR_LEN	(256 * 1024)
#define CONFIG_SYS_MALLOC_LEN	(384 * 1024)
56 57 58


/*
59
 * Network Settings
60
 */
61
#define ADI_CMDS_NETWORK	1
62 63
#define CONFIG_NET_MULTI
#define CONFIG_SMC91111	1
64 65 66
#define CONFIG_SMC91111_BASE	0x20300300
#define SMC91111_EEPROM_INIT() \
	do { \
67 68 69
		bfin_write_FIO_DIR(bfin_read_FIO_DIR() | PF1 | PF0); \
		bfin_write_FIO_FLAG_C(PF1); \
		bfin_write_FIO_FLAG_S(PF0); \
70 71 72 73 74
		SSYNC(); \
	} while (0)
#define CONFIG_HOSTNAME		bf533-stamp
/* Uncomment next line to use fixed MAC address */
/* #define CONFIG_ETHADDR	02:80:ad:20:31:b8 */
75 76 77


/*
78
 * Flash Settings
79
 */
80 81 82 83 84 85
#define CONFIG_FLASH_CFI_DRIVER
#define CONFIG_SYS_FLASH_BASE		0x20000000
#define CONFIG_SYS_FLASH_CFI
#define CONFIG_SYS_FLASH_CFI_AMD_RESET
#define CONFIG_SYS_MAX_FLASH_BANKS	1
#define CONFIG_SYS_MAX_FLASH_SECT	67
86

87

88
/*
89
 * SPI Settings
90
 */
91 92
#define CONFIG_BFIN_SPI
#define CONFIG_ENV_SPI_MAX_HZ	30000000
93
#define CONFIG_SF_DEFAULT_SPEED	30000000
94
#define CONFIG_SPI_FLASH
95
#define CONFIG_SPI_FLASH_ALL
96 97


98
/*
99
 * Env Storage Settings
100
 */
101 102
#if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_SPI_MASTER)
#define CONFIG_ENV_IS_IN_SPI_FLASH
103
#define CONFIG_ENV_OFFSET	0x10000
104
#define CONFIG_ENV_SIZE		0x2000
105
#define CONFIG_ENV_SECT_SIZE	0x10000
106 107 108 109 110 111
#else
#define CONFIG_ENV_IS_IN_FLASH
#define CONFIG_ENV_OFFSET	0x4000
#define CONFIG_ENV_ADDR		(CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET)
#define CONFIG_ENV_SIZE		0x2000
#define CONFIG_ENV_SECT_SIZE	0x2000
112
#endif
113 114
#if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_BYPASS)
#define ENV_IS_EMBEDDED
115
#else
116
#define CONFIG_ENV_IS_EMBEDDED_IN_LDR
117
#endif
118 119 120 121 122 123 124
#ifdef ENV_IS_EMBEDDED
/* WARNING - the following is hand-optimized to fit within
 * the sector before the environment sector. If it throws
 * an error during compilation remove an object here to get
 * it linked after the configuration sector.
 */
# define LDS_BOARD_TEXT \
125 126 127
	arch/blackfin/cpu/traps.o		(.text .text.*); \
	arch/blackfin/cpu/interrupt.o	(.text .text.*); \
	arch/blackfin/cpu/serial.o		(.text .text.*); \
128
	common/dlmalloc.o		(.text .text.*); \
P
Peter Tyser 已提交
129
	lib/crc32.o		(.text .text.*); \
130 131 132
	. = DEFINED(env_offset) ? env_offset : .; \
	common/env_embedded.o		(.text .text.*);
#endif
133 134 135


/*
136
 * I2C Settings
137
 */
138
#define CONFIG_SOFT_I2C
139 140
#define CONFIG_SOFT_I2C_GPIO_SCL GPIO_PF3
#define CONFIG_SOFT_I2C_GPIO_SDA GPIO_PF2
141

142 143

/*
144
 * Compact Flash / IDE / ATA Settings
145 146 147
 */

/* Enabled below option for CF support */
148 149 150
/* #define CONFIG_STAMP_CF */
#if defined(CONFIG_STAMP_CF)
#define CONFIG_MISC_INIT_R
A
Aubrey Li 已提交
151 152 153 154
#define CONFIG_DOS_PARTITION	1
#undef  CONFIG_IDE_8xx_DIRECT		/* no pcmcia interface required */
#undef  CONFIG_IDE_LED			/* no led for ide supported */
#undef  CONFIG_IDE_RESET		/* no reset for ide supported */
155

156 157
#define CONFIG_SYS_IDE_MAXBUS		1
#define CONFIG_SYS_IDE_MAXDEVICE	(CONFIG_SYS_IDE_MAXBUS * 1)
158

159 160
#define CONFIG_SYS_ATA_BASE_ADDR	0x20200000
#define CONFIG_SYS_ATA_IDE0_OFFSET	0x0000
161

162 163 164
#define CONFIG_SYS_ATA_DATA_OFFSET	0x0020	/* data I/O */
#define CONFIG_SYS_ATA_REG_OFFSET	0x0020	/* normal register accesses */
#define CONFIG_SYS_ATA_ALT_OFFSET	0x0007	/* alternate registers */
165

166
#define CONFIG_SYS_ATA_STRIDE		2
167 168 169

#undef CONFIG_EBIU_AMBCTL1_VAL
#define CONFIG_EBIU_AMBCTL1_VAL	0x99B3ffc2
170 171
#endif

172

173
/*
174
 * Misc Settings
175
 */
176 177
#define CONFIG_RTC_BFIN
#define CONFIG_UART_CONSOLE	0
178

179 180
/* FLASH/ETHERNET uses the same async bank */
#define SHARED_RESOURCES 	1
181

182 183 184 185 186 187
/* define to enable boot progress via leds */
/* #define CONFIG_SHOW_BOOT_PROGRESS */

/* define to enable run status via led */
/* #define CONFIG_STATUS_LED */
#ifdef CONFIG_STATUS_LED
188
#define CONFIG_GPIO_LED
189
#define CONFIG_BOARD_SPECIFIC_LED
190
/* use LED0 to indicate booting/alive */
191
#define STATUS_LED_BOOT 0
192
#define STATUS_LED_BIT GPIO_PF2
193 194
#define STATUS_LED_STATE STATUS_LED_ON
#define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 4)
195
/* use LED1 to indicate crash */
196
#define STATUS_LED_CRASH 1
197
#define STATUS_LED_BIT1 GPIO_PF3
198 199
#define STATUS_LED_STATE1 STATUS_LED_ON
#define STATUS_LED_PERIOD1 (CONFIG_SYS_HZ / 2)
200
/* #define STATUS_LED_BIT2 GPIO_PF4 */
201 202
#endif

203 204
/* define to enable splash screen support */
/* #define CONFIG_VIDEO */
205 206 207


/*
208
 * Pull in common ADI header for remaining command/environment setup
209
 */
210
#include <configs/bfin_adi_common.h>
211

212
#endif