cpu.c 3.9 KB
Newer Older
W
wdenk 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35
/*
 * (C) Copyright 2002
 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
 * Marius Groeger <mgroeger@sysgo.de>
 *
 * (C) Copyright 2002
 * Gary Jennejohn, DENX Software Engineering, <gj@denx.de>
 *
 * See file CREDITS for list of people who contributed to this
 * project.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License as
 * published by the Free Software Foundation; either version 2 of
 * the License, or (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
 * MA 02111-1307 USA
 */

/*
 * CPU specific code
 */

#include <common.h>
#include <command.h>
#include <arm926ejs.h>

36 37 38 39
#ifdef CONFIG_USE_IRQ
DECLARE_GLOBAL_DATA_PTR;
#endif

W
wdenk 已提交
40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75
/* read co-processor 15, register #1 (control register) */
static unsigned long read_p15_c1 (void)
{
	unsigned long value;

	__asm__ __volatile__(
		"mrc	p15, 0, %0, c1, c0, 0   @ read control reg\n"
		: "=r" (value)
		:
		: "memory");

#ifdef MMU_DEBUG
	printf ("p15/c1 is = %08lx\n", value);
#endif
	return value;
}

/* write to co-processor 15, register #1 (control register) */
static void write_p15_c1 (unsigned long value)
{
#ifdef MMU_DEBUG
	printf ("write %08lx to p15/c1\n", value);
#endif
	__asm__ __volatile__(
		"mcr	p15, 0, %0, c1, c0, 0   @ write it back\n"
		:
		: "r" (value)
		: "memory");

	read_p15_c1 ();
}

static void cp_delay (void)
{
	volatile int i;

76
	/* copro seems to need some delay between reading and writing */
W
wdenk 已提交
77 78 79
	for (i = 0; i < 100; i++);
}

80
/* See also ARM926EJ-S Technical Reference Manual */
W
wdenk 已提交
81 82 83
#define C1_MMU		(1<<0)		/* mmu off/on */
#define C1_ALIGN	(1<<1)		/* alignment faults off/on */
#define C1_DC		(1<<2)		/* dcache off/on */
84 85

#define C1_BIG_ENDIAN	(1<<7)		/* big endian off/on */
W
wdenk 已提交
86 87 88
#define C1_SYS_PROT	(1<<8)		/* system protection */
#define C1_ROM_PROT	(1<<9)		/* ROM protection */
#define C1_IC		(1<<12)		/* icache off/on */
89 90
#define C1_HIGH_VECTORS	(1<<13)		/* location of vectors: low/high addresses */

W
wdenk 已提交
91 92 93 94

int cpu_init (void)
{
	/*
W
wdenk 已提交
95
	 * setup up stacks if necessary
W
wdenk 已提交
96 97
	 */
#ifdef CONFIG_USE_IRQ
98
	IRQ_STACK_START = _armboot_start - CONFIG_SYS_MALLOC_LEN - CONFIG_SYS_GBL_DATA_SIZE - 4;
W
wdenk 已提交
99 100 101
	FIQ_STACK_START = IRQ_STACK_START - CONFIG_STACKSIZE_IRQ;
#endif
	return 0;
W
wdenk 已提交
102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124
}

int cleanup_before_linux (void)
{
	/*
	 * this function is called just before we call linux
	 * it prepares the processor for linux
	 *
	 * we turn off caches etc ...
	 */

	unsigned long i;

	disable_interrupts ();

	/* turn off I/D-cache */
	asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
	i &= ~(C1_DC | C1_IC);
	asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));

	/* flush I/D-cache */
	i = 0;
	asm ("mcr p15, 0, %0, c7, c7, 0": :"r" (i));
125

W
wdenk 已提交
126 127 128 129 130 131 132 133 134 135 136
	return (0);
}

int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
{
	disable_interrupts ();
	reset_cpu (0);
	/*NOTREACHED*/
	return (0);
}

137 138
/* cache_bit must be either C1_IC or C1_DC */
static void cache_enable(uint32_t cache_bit)
W
wdenk 已提交
139
{
140
	uint32_t reg;
W
wdenk 已提交
141

142 143 144
	reg = read_p15_c1();	/* get control reg. */
	cp_delay();
	write_p15_c1(reg | cache_bit);
W
wdenk 已提交
145 146
}

147 148
/* cache_bit must be either C1_IC or C1_DC */
static void cache_disable(uint32_t cache_bit)
W
wdenk 已提交
149
{
150
	uint32_t reg;
W
wdenk 已提交
151

152 153 154
	reg = read_p15_c1();
	cp_delay();
	write_p15_c1(reg & ~cache_bit);
W
wdenk 已提交
155 156
}

157
void icache_enable(void)
W
wdenk 已提交
158
{
159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184
	cache_enable(C1_IC);
}

void icache_disable(void)
{
	cache_disable(C1_IC);
}

int icache_status(void)
{
	return (read_p15_c1() & C1_IC) != 0;
}

void dcache_enable(void)
{
	cache_enable(C1_DC);
}

void dcache_disable(void)
{
	cache_disable(C1_DC);
}

int dcache_status(void)
{
	return (read_p15_c1() & C1_DC) != 0;
W
wdenk 已提交
185
}