mp.c 7.0 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0+
2
/*
3
 * Copyright 2014-2015 Freescale Semiconductor, Inc.
4 5 6
 */

#include <common.h>
7
#include <cpu_func.h>
8
#include <image.h>
9
#include <log.h>
10
#include <asm/cache.h>
11 12
#include <asm/io.h>
#include <asm/system.h>
13 14
#include <asm/arch/mp.h>
#include <asm/arch/soc.h>
15
#include <linux/delay.h>
16 17
#include "cpu.h"
#include <asm/arch-fsl-layerscape/soc.h>
18
#include <efi_loader.h>
19 20 21 22 23

DECLARE_GLOBAL_DATA_PTR;

void *get_spin_tbl_addr(void)
{
24 25
	/* the spin table is at the beginning */
	return secondary_boot_code_start;
26 27
}

28 29 30 31 32
void update_os_arch_secondary_cores(uint8_t os_arch)
{
	u64 *table = get_spin_tbl_addr();
	int i;

33 34 35 36 37 38 39 40
	for (i = 1; i < CONFIG_MAX_CPUS; i++) {
		if (os_arch == IH_ARCH_DEFAULT)
			table[i * WORDS_PER_SPIN_TABLE_ENTRY +
				SPIN_TABLE_ELEM_ARCH_COMP_IDX] = OS_ARCH_SAME;
		else
			table[i * WORDS_PER_SPIN_TABLE_ENTRY +
				SPIN_TABLE_ELEM_ARCH_COMP_IDX] = OS_ARCH_DIFF;
	}
41 42
}

43
#ifdef CONFIG_FSL_LSCH3
44
static void wake_secondary_core_n(int cluster, int core, int cluster_cores)
45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68
{
	struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
	struct ccsr_reset __iomem *rst = (void *)(CONFIG_SYS_FSL_RST_ADDR);
	u32 mpidr = 0;

	mpidr = ((cluster << 8) | core);
	/*
	 * mpidr_el1 register value of core which needs to be released
	 * is written to scratchrw[6] register
	 */
	gur_out32(&gur->scratchrw[6], mpidr);
	asm volatile("dsb st" : : : "memory");
	rst->brrl |= 1 << ((cluster * cluster_cores) + core);
	asm volatile("dsb st" : : : "memory");
	/*
	 * scratchrw[6] register value is polled
	 * when the value becomes zero, this means that this core is up
	 * and running, next core can be released now
	 */
	while (gur_in32(&gur->scratchrw[6]) != 0)
		;
}
#endif

69
int fsl_layerscape_wake_seconday_cores(void)
70 71
{
	struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
72
#ifdef CONFIG_FSL_LSCH3
73
	struct ccsr_reset __iomem *rst = (void *)(CONFIG_SYS_FSL_RST_ADDR);
74 75
	u32 svr, ver, cluster, type;
	int j = 0, cluster_cores = 0;
76 77 78
#elif defined(CONFIG_FSL_LSCH2)
	struct ccsr_scfg __iomem *scfg = (void *)(CONFIG_SYS_FSL_SCFG_ADDR);
#endif
79 80
	u32 cores, cpu_up_mask = 1;
	int i, timeout = 10;
81
	u64 *table;
82

83 84 85 86 87 88 89
#ifdef COUNTER_FREQUENCY_REAL
	/* update for secondary cores */
	__real_cntfrq = COUNTER_FREQUENCY_REAL;
	flush_dcache_range((unsigned long)&__real_cntfrq,
			   (unsigned long)&__real_cntfrq + 8);
#endif

90 91 92 93
	cores = cpu_mask();
	/* Clear spin table so that secondary processors
	 * observe the correct value after waking up from wfe.
	 */
94
	table = get_spin_tbl_addr();
95 96 97 98 99
	memset(table, 0, CONFIG_MAX_CPUS*SPIN_TABLE_ELEM_SIZE);
	flush_dcache_range((unsigned long)table,
			   (unsigned long)table +
			   (CONFIG_MAX_CPUS*SPIN_TABLE_ELEM_SIZE));

100
	debug("Waking secondary cores to start from %lx\n", gd->relocaddr);
101

102
#ifdef CONFIG_FSL_LSCH3
103 104
	gur_out32(&gur->bootlocptrh, (u32)(gd->relocaddr >> 32));
	gur_out32(&gur->bootlocptrl, (u32)gd->relocaddr);
105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138

	svr = gur_in32(&gur->svr);
	ver = SVR_SOC_VER(svr);
	if (ver == SVR_LS2080A || ver == SVR_LS2085A) {
		gur_out32(&gur->scratchrw[6], 1);
		asm volatile("dsb st" : : : "memory");
		rst->brrl = cores;
		asm volatile("dsb st" : : : "memory");
	} else {
		/*
		 * Release the cores out of reset one-at-a-time to avoid
		 * power spikes
		 */
		i = 0;
		cluster = in_le32(&gur->tp_cluster[i].lower);
		for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
			type = initiator_type(cluster, j);
			if (type &&
			    TP_ITYP_TYPE(type) == TP_ITYP_TYPE_ARM)
				cluster_cores++;
		}

		do {
			cluster = in_le32(&gur->tp_cluster[i].lower);
			for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
				type = initiator_type(cluster, j);
				if (type &&
				    TP_ITYP_TYPE(type) == TP_ITYP_TYPE_ARM)
					wake_secondary_core_n(i, j,
							      cluster_cores);
			}
		i++;
		} while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
	}
139 140 141 142 143 144
#elif defined(CONFIG_FSL_LSCH2)
	scfg_out32(&scfg->scratchrw[0], (u32)(gd->relocaddr >> 32));
	scfg_out32(&scfg->scratchrw[1], (u32)gd->relocaddr);
	asm volatile("dsb st" : : : "memory");
	gur_out32(&gur->brrl, cores);
	asm volatile("dsb st" : : : "memory");
145

146 147 148
	/* Bootup online cores */
	scfg_out32(&scfg->corebcr, cores);
#endif
149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169
	/* This is needed as a precautionary measure.
	 * If some code before this has accidentally  released the secondary
	 * cores then the pre-bootloader code will trap them in a "wfe" unless
	 * the scratchrw[6] is set. In this case we need a sev here to get these
	 * cores moving again.
	 */
	asm volatile("sev");

	while (timeout--) {
		flush_dcache_range((unsigned long)table, (unsigned long)table +
				   CONFIG_MAX_CPUS * 64);
		for (i = 1; i < CONFIG_MAX_CPUS; i++) {
			if (table[i * WORDS_PER_SPIN_TABLE_ENTRY +
					SPIN_TABLE_ELEM_STATUS_IDX])
				cpu_up_mask |= 1 << i;
		}
		if (hweight32(cpu_up_mask) == hweight32(cores))
			break;
		udelay(10);
	}
	if (timeout <= 0) {
170 171
		printf("CPU:   Failed to bring up some cores (mask 0x%x)\n",
		       cores ^ cpu_up_mask);
172 173
		return 1;
	}
174
	printf("CPU:   %d cores online\n", hweight32(cores));
175 176 177 178 179 180 181 182 183

	return 0;
}

int is_core_valid(unsigned int core)
{
	return !!((1 << core) & cpu_mask());
}

184 185 186 187 188
static int is_pos_valid(unsigned int pos)
{
	return !!((1 << pos) & cpu_pos_mask());
}

189 190
int is_core_online(u64 cpu_id)
{
191
	u64 *table = get_spin_tbl_addr();
192
	int pos = id_to_core(cpu_id);
193
	table += pos * WORDS_PER_SPIN_TABLE_ENTRY;
194 195 196
	return table[SPIN_TABLE_ELEM_STATUS_IDX] == 1;
}

197
int cpu_reset(u32 nr)
198 199 200 201 202 203
{
	puts("Feature is not implemented.\n");

	return 0;
}

204
int cpu_disable(u32 nr)
205 206 207 208 209 210
{
	puts("Feature is not implemented.\n");

	return 0;
}

211
static int core_to_pos(int nr)
212
{
213
	u32 cores = cpu_pos_mask();
214 215 216 217 218 219 220 221 222 223
	int i, count = 0;

	if (nr == 0) {
		return 0;
	} else if (nr >= hweight32(cores)) {
		puts("Not a valid core number.\n");
		return -1;
	}

	for (i = 1; i < 32; i++) {
224
		if (is_pos_valid(i)) {
225 226 227 228 229 230
			count++;
			if (count == nr)
				break;
		}
	}

231 232 233 234
	if (count != nr)
		return -1;

	return i;
235 236
}

237
int cpu_status(u32 nr)
238
{
239
	u64 *table = get_spin_tbl_addr();
240 241 242 243 244 245 246 247
	int pos;

	if (nr == 0) {
		printf("table base @ 0x%p\n", table);
	} else {
		pos = core_to_pos(nr);
		if (pos < 0)
			return -1;
248
		table += pos * WORDS_PER_SPIN_TABLE_ENTRY;
249 250 251 252 253 254 255 256 257 258 259 260
		printf("table @ 0x%p\n", table);
		printf("   addr - 0x%016llx\n",
		       table[SPIN_TABLE_ELEM_ENTRY_ADDR_IDX]);
		printf("   status   - 0x%016llx\n",
		       table[SPIN_TABLE_ELEM_STATUS_IDX]);
		printf("   lpid  - 0x%016llx\n",
		       table[SPIN_TABLE_ELEM_LPID_IDX]);
	}

	return 0;
}

261
int cpu_release(u32 nr, int argc, char *const argv[])
262 263
{
	u64 boot_addr;
264
	u64 *table = get_spin_tbl_addr();
265 266 267 268 269 270 271 272 273 274 275 276
	int pos;

	pos = core_to_pos(nr);
	if (pos <= 0)
		return -1;

	table += pos * WORDS_PER_SPIN_TABLE_ENTRY;
	boot_addr = simple_strtoull(argv[0], NULL, 16);
	table[SPIN_TABLE_ELEM_ENTRY_ADDR_IDX] = boot_addr;
	flush_dcache_range((unsigned long)table,
			   (unsigned long)table + SPIN_TABLE_ELEM_SIZE);
	asm volatile("dsb st");
277

278
	/*
279 280 281 282
	 * The secondary CPUs polling the spin-table above for a non-zero
	 * value. To save power "wfe" is called. Thus call "sev" here to
	 * wake the CPUs and let them check the spin-table again (see
	 * slave_cpu loop in lowlevel.S)
283 284
	 */
	asm volatile("sev");
285 286 287

	return 0;
}