Kconfig 5.2 KB
Newer Older
1 2
if ARCH_SOCFPGA

3 4 5
config NR_DRAM_BANKS
	default 1

6 7 8 9 10 11
config SPL_SIZE_LIMIT
	default 65536 if TARGET_SOCFPGA_GEN5

config SPL_SIZE_LIMIT_PROVIDE_STACK
	default 0x200 if TARGET_SOCFPGA_GEN5

12 13 14
config SPL_STACK_R_ADDR
	default 0x00800000 if TARGET_SOCFPGA_GEN5

15 16 17
config SPL_SYS_MALLOC_F_LEN
	default 0x800 if TARGET_SOCFPGA_GEN5

18 19 20
config SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION_TYPE
	default 0xa2

21 22 23 24 25 26 27 28
config SYS_MALLOC_F_LEN
	default 0x2000 if TARGET_SOCFPGA_ARRIA10
	default 0x2000 if TARGET_SOCFPGA_GEN5

config SYS_TEXT_BASE
	default 0x01000040 if TARGET_SOCFPGA_ARRIA10
	default 0x01000040 if TARGET_SOCFPGA_GEN5

29 30
config TARGET_SOCFPGA_ARRIA5
	bool
31
	select TARGET_SOCFPGA_GEN5
32

33 34
config TARGET_SOCFPGA_ARRIA10
	bool
35
	select SPL_ALTERA_SDRAM
36
	select SPL_BOARD_INIT if SPL
37 38
	select CLK
	select SPL_CLK if SPL
39
	select DM_I2C
40 41
	select DM_RESET
	select SPL_DM_RESET if SPL
42 43 44 45 46
	select REGMAP
	select SPL_REGMAP if SPL
	select SYSCON
	select SPL_SYSCON if SPL
	select ETH_DESIGNWARE_SOCFPGA
47
	imply FPGA_SOCFPGA
48
	imply SPL_USE_TINY_PRINTF
49

50 51
config TARGET_SOCFPGA_CYCLONE5
	bool
52 53 54 55
	select TARGET_SOCFPGA_GEN5

config TARGET_SOCFPGA_GEN5
	bool
56
	select SPL_ALTERA_SDRAM
57
	imply FPGA_SOCFPGA
58 59
	imply SPL_SIZE_LIMIT_SUBTRACT_GD
	imply SPL_SIZE_LIMIT_SUBTRACT_MALLOC
60 61
	imply SPL_STACK_R
	imply SPL_SYS_MALLOC_SIMPLE
62
	imply SPL_USE_TINY_PRINTF
63

64 65 66 67
config TARGET_SOCFPGA_STRATIX10
	bool
	select ARMV8_MULTIENTRY
	select ARMV8_SET_SMPEN
68
	select ARMV8_SPIN_TABLE
69
	select FPGA_STRATIX10
70

71 72
choice
	prompt "Altera SOCFPGA board select"
73
	optional
74

75 76 77 78
config TARGET_SOCFPGA_ARIES_MCVEVK
	bool "Aries MCVEVK (Cyclone V)"
	select TARGET_SOCFPGA_CYCLONE5

79 80 81 82
config TARGET_SOCFPGA_ARRIA10_SOCDK
	bool "Altera SOCFPGA SoCDK (Arria 10)"
	select TARGET_SOCFPGA_ARRIA10

83 84 85
config TARGET_SOCFPGA_ARRIA5_SOCDK
	bool "Altera SOCFPGA SoCDK (Arria V)"
	select TARGET_SOCFPGA_ARRIA5
86

87 88 89
config TARGET_SOCFPGA_CYCLONE5_SOCDK
	bool "Altera SOCFPGA SoCDK (Cyclone V)"
	select TARGET_SOCFPGA_CYCLONE5
90

91 92 93 94
config TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1
	bool "Devboards DBM-SoC1 (Cyclone V)"
	select TARGET_SOCFPGA_CYCLONE5

M
Marek Vasut 已提交
95 96 97 98
config TARGET_SOCFPGA_EBV_SOCRATES
	bool "EBV SoCrates (Cyclone V)"
	select TARGET_SOCFPGA_CYCLONE5

99 100 101 102
config TARGET_SOCFPGA_IS1
	bool "IS1 (Cyclone V)"
	select TARGET_SOCFPGA_CYCLONE5

103 104
config TARGET_SOCFPGA_SAMTEC_VINING_FPGA
	bool "samtec VIN|ING FPGA (Cyclone V)"
105
	select BOARD_LATE_INIT
106 107
	select TARGET_SOCFPGA_CYCLONE5

M
Marek Vasut 已提交
108 109 110 111
config TARGET_SOCFPGA_SR1500
	bool "SR1500 (Cyclone V)"
	select TARGET_SOCFPGA_CYCLONE5

112 113 114 115
config TARGET_SOCFPGA_STRATIX10_SOCDK
	bool "Intel SOCFPGA SoCDK (Stratix 10)"
	select TARGET_SOCFPGA_STRATIX10

116 117 118 119
config TARGET_SOCFPGA_TERASIC_DE0_NANO
	bool "Terasic DE0-Nano-Atlas (Cyclone V)"
	select TARGET_SOCFPGA_CYCLONE5

120 121 122 123
config TARGET_SOCFPGA_TERASIC_DE10_NANO
	bool "Terasic DE10-Nano (Cyclone V)"
	select TARGET_SOCFPGA_CYCLONE5

124 125 126 127
config TARGET_SOCFPGA_TERASIC_DE1_SOC
	bool "Terasic DE1-SoC (Cyclone V)"
	select TARGET_SOCFPGA_CYCLONE5

128 129 130 131
config TARGET_SOCFPGA_TERASIC_SOCKIT
	bool "Terasic SoCkit (Cyclone V)"
	select TARGET_SOCFPGA_CYCLONE5

132 133 134
endchoice

config SYS_BOARD
135
	default "arria5-socdk" if TARGET_SOCFPGA_ARRIA5_SOCDK
136
	default "arria10-socdk" if TARGET_SOCFPGA_ARRIA10_SOCDK
137
	default "cyclone5-socdk" if TARGET_SOCFPGA_CYCLONE5_SOCDK
138
	default "dbm-soc1" if TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1
139
	default "de0-nano-soc" if TARGET_SOCFPGA_TERASIC_DE0_NANO
140
	default "de1-soc" if TARGET_SOCFPGA_TERASIC_DE1_SOC
141
	default "de10-nano" if TARGET_SOCFPGA_TERASIC_DE10_NANO
142
	default "is1" if TARGET_SOCFPGA_IS1
143
	default "mcvevk" if TARGET_SOCFPGA_ARIES_MCVEVK
144
	default "sockit" if TARGET_SOCFPGA_TERASIC_SOCKIT
M
Marek Vasut 已提交
145
	default "socrates" if TARGET_SOCFPGA_EBV_SOCRATES
146
	default "sr1500" if TARGET_SOCFPGA_SR1500
147
	default "stratix10-socdk" if TARGET_SOCFPGA_STRATIX10_SOCDK
148
	default "vining_fpga" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
149 150

config SYS_VENDOR
151
	default "altera" if TARGET_SOCFPGA_ARRIA5_SOCDK
152
	default "altera" if TARGET_SOCFPGA_ARRIA10_SOCDK
153
	default "altera" if TARGET_SOCFPGA_CYCLONE5_SOCDK
154
	default "altera" if TARGET_SOCFPGA_STRATIX10_SOCDK
155
	default "aries" if TARGET_SOCFPGA_ARIES_MCVEVK
156
	default "devboards" if TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1
M
Marek Vasut 已提交
157
	default "ebv" if TARGET_SOCFPGA_EBV_SOCRATES
158
	default "samtec" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
159
	default "terasic" if TARGET_SOCFPGA_TERASIC_DE0_NANO
160
	default "terasic" if TARGET_SOCFPGA_TERASIC_DE1_SOC
161
	default "terasic" if TARGET_SOCFPGA_TERASIC_DE10_NANO
162
	default "terasic" if TARGET_SOCFPGA_TERASIC_SOCKIT
163 164 165 166 167

config SYS_SOC
	default "socfpga"

config SYS_CONFIG_NAME
168
	default "socfpga_arria5_socdk" if TARGET_SOCFPGA_ARRIA5_SOCDK
169
	default "socfpga_arria10_socdk" if TARGET_SOCFPGA_ARRIA10_SOCDK
170
	default "socfpga_cyclone5_socdk" if TARGET_SOCFPGA_CYCLONE5_SOCDK
171
	default "socfpga_dbm_soc1" if TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1
172
	default "socfpga_de0_nano_soc" if TARGET_SOCFPGA_TERASIC_DE0_NANO
173
	default "socfpga_de1_soc" if TARGET_SOCFPGA_TERASIC_DE1_SOC
174
	default "socfpga_de10_nano" if TARGET_SOCFPGA_TERASIC_DE10_NANO
175
	default "socfpga_is1" if TARGET_SOCFPGA_IS1
176
	default "socfpga_mcvevk" if TARGET_SOCFPGA_ARIES_MCVEVK
177
	default "socfpga_sockit" if TARGET_SOCFPGA_TERASIC_SOCKIT
M
Marek Vasut 已提交
178
	default "socfpga_socrates" if TARGET_SOCFPGA_EBV_SOCRATES
179
	default "socfpga_sr1500" if TARGET_SOCFPGA_SR1500
180
	default "socfpga_stratix10_socdk" if TARGET_SOCFPGA_STRATIX10_SOCDK
181
	default "socfpga_vining_fpga" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
182 183

endif