ep8260.h 24.4 KB
Newer Older
W
wdenk 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * (C) Copyright 2002
 * Frank Panno <fpanno@delphintech.com>, Delphin Technology AG
 *
 * This file is based on similar values for other boards found in other
 * U-Boot config files, and some that I found in the EP8260 manual.
 *
 * See file CREDITS for list of people who contributed to this
 * project.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License as
 * published by the Free Software Foundation; either version 2 of
 * the License, or (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
 * MA 02111-1307 USA
 */

/*
 * board/config.h - configuration options, board specific
W
wdenk 已提交
29
 *
W
wdenk 已提交
30
 * "EP8260 H, V.1.1"
W
Wolfgang Denk 已提交
31 32 33 34
 *	- 64M 60x Bus SDRAM
 *	- 32M Local Bus SDRAM
 *	- 16M Flash (4 x AM29DL323DB90WDI)
 *	- 128k NVRAM with RTC
W
wdenk 已提交
35
 *
36
 * "EP8260 H2, V.1.3" (CONFIG_SYS_EP8260_H2)
W
Wolfgang Denk 已提交
37 38 39 40 41
 *	- 300MHz/133MHz/66MHz
 *	- 64M 60x Bus SDRAM
 *	- 32M Local Bus SDRAM
 *	- 32M Flash
 *	- 128k NVRAM with RTC
W
wdenk 已提交
42 43 44 45 46
 */

#ifndef __CONFIG_H
#define __CONFIG_H

W
wdenk 已提交
47
/* Define this to enable support the EP8260 H2 version */
48 49
#define CONFIG_SYS_EP8260_H2	1
/* #undef CONFIG_SYS_EP8260_H2  */
W
wdenk 已提交
50

51 52
#define	CONFIG_SYS_TEXT_BASE	0xFFF00000

53 54
#define CONFIG_CPM2		1	/* Has a CPM2 */

W
wdenk 已提交
55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
/* What is the oscillator's (UX2) frequency in Hz? */
#define CONFIG_8260_CLKIN  (66 * 1000 * 1000)

/*-----------------------------------------------------------------------
 * MODCK_H & MODCLK[1-3] - Ref: Section 9.2 in MPC8206 User Manual
 *-----------------------------------------------------------------------
 * What should MODCK_H be? It is dependent on the oscillator
 * frequency, MODCK[1-3], and desired CPM and core frequencies.
 * Here are some example values (all frequencies are in MHz):
 *
 * MODCK_H   MODCK[1-3]	 Osc	CPM    Core
 * -------   ----------	 ---	---    ----
 * 0x2	     0x2	 33	133    133
 * 0x2	     0x3	 33	133    166
 * 0x2	     0x4	 33	133    200
 * 0x2	     0x5	 33	133    233
 * 0x2	     0x6	 33	133    266
 *
 * 0x5	     0x5	 66	133    133
 * 0x5	     0x6	 66	133    166
 * 0x5	     0x7	 66	133    200 *
 * 0x6	     0x0	 66	133    233
 * 0x6	     0x1	 66	133    266
 * 0x6	     0x2	 66	133    300
 */
80 81
#ifdef CONFIG_SYS_EP8260_H2
#define CONFIG_SYS_SBC_MODCK_H  (HRCW_MODCK_H0110)
W
wdenk 已提交
82
#else
83
#define CONFIG_SYS_SBC_MODCK_H  (HRCW_MODCK_H0110)
W
wdenk 已提交
84
#endif
W
wdenk 已提交
85 86 87 88 89 90 91

/* Define this if you want to boot from 0x00000100. If you don't define
 * this, you will need to program the bootloader to 0xfff00000, and
 * get the hardware reset config words at 0xfe000000. The simplest
 * way to do that is to program the bootloader at both addresses.
 * It is suggested that you just let U-Boot live at 0x00000000.
 */
92 93
/* #define CONFIG_SYS_SBC_BOOT_LOW 1 */	/* only for HRCW */
/* #undef CONFIG_SYS_SBC_BOOT_LOW */
W
wdenk 已提交
94 95 96 97 98

/* The reset command will not work as expected if the reset address does
 * not point to the correct address.
 */

99
#define CONFIG_SYS_RESET_ADDRESS	0xFFF00100
W
wdenk 已提交
100 101

/* What should the base address of the main FLASH be and how big is
102
 * it (in MBytes)? This must contain CONFIG_SYS_TEXT_BASE from board/ep8260/config.mk
W
wdenk 已提交
103 104 105
 * The main FLASH is whichever is connected to *CS0. U-Boot expects
 * this to be the SIMM.
 */
106 107 108
#ifdef CONFIG_SYS_EP8260_H2
#define CONFIG_SYS_FLASH0_BASE 0xFE000000
#define CONFIG_SYS_FLASH0_SIZE 32
W
wdenk 已提交
109
#else
110 111
#define CONFIG_SYS_FLASH0_BASE 0xFF000000
#define CONFIG_SYS_FLASH0_SIZE 16
W
wdenk 已提交
112
#endif
W
wdenk 已提交
113 114 115 116 117 118

/* What should the base address of the secondary FLASH be and how big
 * is it (in Mbytes)? The secondary FLASH is whichever is connected
 * to *CS6. U-Boot expects this to be the on board FLASH. If you don't
 * want it enabled, don't define these constants.
 */
119 120 121 122
#define CONFIG_SYS_FLASH1_BASE 0
#define CONFIG_SYS_FLASH1_SIZE 0
#undef CONFIG_SYS_FLASH1_BASE
#undef CONFIG_SYS_FLASH1_SIZE
W
wdenk 已提交
123 124 125 126

/* What should be the base address of SDRAM DIMM (60x bus) and how big is
 * it (in Mbytes)?
*/
127 128
#define CONFIG_SYS_SDRAM0_BASE 0x00000000
#define CONFIG_SYS_SDRAM0_SIZE 64
W
wdenk 已提交
129

130
/* define CONFIG_SYS_LSDRAM if you want to enable the 32M SDRAM on the
W
wdenk 已提交
131 132
 * local bus (8260 local bus is NOT cacheable!)
*/
133 134
/* #define CONFIG_SYS_LSDRAM */
#undef CONFIG_SYS_LSDRAM
W
wdenk 已提交
135

136
#ifdef CONFIG_SYS_LSDRAM
W
wdenk 已提交
137 138 139
/* What should be the base address of SDRAM DIMM (local bus) and how big is
 * it (in Mbytes)?
*/
140 141
  #define CONFIG_SYS_SDRAM1_BASE 0x04000000
  #define CONFIG_SYS_SDRAM1_SIZE 32
W
wdenk 已提交
142
#else
143 144 145 146 147
  #define CONFIG_SYS_SDRAM1_BASE 0
  #define CONFIG_SYS_SDRAM1_SIZE 0
  #undef CONFIG_SYS_SDRAM1_BASE
  #undef CONFIG_SYS_SDRAM1_SIZE
#endif /* CONFIG_SYS_LSDRAM */
W
wdenk 已提交
148 149 150 151

/* What should be the base address of NVRAM and how big is
 * it (in Bytes)
 */
152 153
#define CONFIG_SYS_NVRAM_BASE_ADDR  0xFA080000
#define CONFIG_SYS_NVRAM_SIZE       (128*1024)-16
W
wdenk 已提交
154 155 156 157 158 159 160 161

/* The RTC is a Dallas DS1556
 */
#define CONFIG_RTC_DS1556

/* What should be the base address of the LEDs and switch S0?
 * If you don't want them enabled, don't define this.
 */
162 163
#define CONFIG_SYS_LED_BASE 0x00000000
#undef CONFIG_SYS_LED_BASE
W
wdenk 已提交
164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187

/*
 * select serial console configuration
 *
 * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
 * for SCC).
 *
 * if CONFIG_CONS_NONE is defined, then the serial console routines must
 * defined elsewhere.
 */
#define CONFIG_CONS_ON_SMC          /* define if console on SMC */
#undef  CONFIG_CONS_ON_SCC          /* define if console on SCC */
#undef  CONFIG_CONS_NONE            /* define if console on neither */
#define CONFIG_CONS_INDEX    1      /* which SMC/SCC channel for console */

/*
 * select ethernet configuration
 *
 * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
 * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
 * for FCC)
 *
 * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
188
 * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset.
W
wdenk 已提交
189 190 191 192 193 194 195 196 197 198 199 200 201 202
 */
#undef  CONFIG_ETHER_ON_SCC           /* define if ethernet on SCC    */
#define CONFIG_ETHER_ON_FCC           /* define if ethernet on FCC    */
#undef  CONFIG_ETHER_NONE             /* define if ethernet on neither */
#define CONFIG_ETHER_INDEX      3     /* which SCC/FCC channel for ethernet */

#if ( CONFIG_ETHER_INDEX == 3 )

/*
 * - Rx-CLK is CLK15
 * - Tx-CLK is CLK16
 * - RAM for BD/Buffers is on the local Bus (see 28-13)
 * - Enable Half Duplex in FSMR
 */
203 204
# define CONFIG_SYS_CMXFCR_MASK3	(CMXFCR_FC3|CMXFCR_RF3CS_MSK|CMXFCR_TF3CS_MSK)
# define CONFIG_SYS_CMXFCR_VALUE3	(CMXFCR_RF3CS_CLK15|CMXFCR_TF3CS_CLK16)
W
wdenk 已提交
205 206 207 208

/*
 * - RAM for BD/Buffers is on the local Bus (see 28-13)
 */
209 210 211 212 213
#ifdef CONFIG_SYS_LSDRAM
  #define CONFIG_SYS_CPMFCR_RAMTYPE	3
#else /* CONFIG_SYS_LSDRAM */
  #define CONFIG_SYS_CPMFCR_RAMTYPE	0
#endif /* CONFIG_SYS_LSDRAM */
W
wdenk 已提交
214 215

/* - Enable Half Duplex in FSMR */
216 217
/* # define CONFIG_SYS_FCC_PSMR		(FCC_PSMR_FDE|FCC_PSMR_LPB) */
# define CONFIG_SYS_FCC_PSMR		0
W
wdenk 已提交
218 219 220 221 222 223 224 225 226 227 228 229 230 231

#else /* CONFIG_ETHER_INDEX */
# error "on EP8260 ethernet must be FCC3"
#endif /* CONFIG_ETHER_INDEX */

/*
 * select i2c support configuration
 *
 * Supported configurations are {none, software, hardware} drivers.
 * If the software driver is chosen, there are some additional
 * configuration items that the driver uses to drive the port pins.
 */
#undef  CONFIG_HARD_I2C			/* I2C with hardware support	*/
#define CONFIG_SOFT_I2C		1	/* I2C bit-banged		*/
232 233
#define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address	*/
#define CONFIG_SYS_I2C_SLAVE		0x7F
W
wdenk 已提交
234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256

/*
 * Software (bit-bang) I2C driver configuration
 */
#ifdef CONFIG_SOFT_I2C
#define I2C_PORT	3		/* Port A=0, B=1, C=2, D=3 */
#define I2C_ACTIVE	(iop->pdir |=  0x00010000)
#define I2C_TRISTATE	(iop->pdir &= ~0x00010000)
#define I2C_READ	((iop->pdat & 0x00010000) != 0)
#define I2C_SDA(bit)	if(bit) iop->pdat |=  0x00010000; \
			else    iop->pdat &= ~0x00010000
#define I2C_SCL(bit)	if(bit) iop->pdat |=  0x00020000; \
			else    iop->pdat &= ~0x00020000
#define I2C_DELAY	udelay(5)	/* 1/4 I2C clock duration */
#endif /* CONFIG_SOFT_I2C */

/* #define CONFIG_RTC_DS174x */

/* Define this to reserve an entire FLASH sector (256 KB) for
 * environment variables. Otherwise, the environment will be
 * put in the same sector as U-Boot, and changing variables
 * will erase U-Boot temporarily
 */
257
#define CONFIG_ENV_IN_OWN_SECT
W
wdenk 已提交
258 259 260 261 262

/* Define to allow the user to overwrite serial and ethaddr */
#define CONFIG_ENV_OVERWRITE

/* What should the console's baud rate be? */
263
#ifdef CONFIG_SYS_EP8260_H2
W
wdenk 已提交
264 265
#define CONFIG_BAUDRATE         9600
#else
W
wdenk 已提交
266
#define CONFIG_BAUDRATE         115200
W
wdenk 已提交
267
#endif
W
wdenk 已提交
268 269 270 271 272 273 274 275 276 277 278

/* Ethernet MAC address */
#define CONFIG_ETHADDR          00:10:EC:00:30:8C

#define CONFIG_IPADDR		192.168.254.130
#define CONFIG_SERVERIP         192.168.254.49

/* Set to a positive value to delay for running BOOTCOMMAND */
#define CONFIG_BOOTDELAY        -1

/* undef this to save memory */
279
#define CONFIG_SYS_LONGHELP
W
wdenk 已提交
280 281

/* Monitor Command Prompt       */
282
#define CONFIG_SYS_PROMPT              "=> "
W
wdenk 已提交
283 284 285 286 287 288 289 290 291

/* Define this variable to enable the "hush" shell (from
   Busybox) as command line interpreter, thus enabling
   powerful command line syntax like
   if...then...else...fi conditionals or `&&' and '||'
   constructs ("shell scripts").
   If undefined, you get the old, much simpler behaviour
   with a somewhat smapper memory footprint.
*/
292 293
#define CONFIG_SYS_HUSH_PARSER
#define CONFIG_SYS_PROMPT_HUSH_PS2	"> "
W
wdenk 已提交
294

295

296 297 298 299 300 301 302 303 304
/*
 * BOOTP options
 */
#define CONFIG_BOOTP_BOOTFILESIZE
#define CONFIG_BOOTP_BOOTPATH
#define CONFIG_BOOTP_GATEWAY
#define CONFIG_BOOTP_HOSTNAME


W
wdenk 已提交
305
/*
306 307
 * Command line configuration.
 */
308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326
#include <config_cmd_default.h>

#define CONFIG_CMD_ASKENV
#define CONFIG_CMD_BEDBUG
#define CONFIG_CMD_CACHE
#define CONFIG_CMD_CDP
#define CONFIG_CMD_DATE
#define CONFIG_CMD_DIAG
#define CONFIG_CMD_ELF
#define CONFIG_CMD_FAT
#define CONFIG_CMD_I2C
#define CONFIG_CMD_IMMAP
#define CONFIG_CMD_IRQ
#define CONFIG_CMD_PING
#define CONFIG_CMD_PORTIO
#define CONFIG_CMD_REGINFO
#define CONFIG_CMD_SAVES
#define CONFIG_CMD_SDRAM
#define CONFIG_CMD_SNTP
327 328

#undef CONFIG_CMD_XIMG
W
wdenk 已提交
329 330

/* Where do the internal registers live? */
331 332
#define CONFIG_SYS_IMMR               0xF0000000
#define CONFIG_SYS_DEFAULT_IMMR       0x00010000
W
wdenk 已提交
333 334

/* Where do the on board registers (CS4) live? */
335
#define CONFIG_SYS_REGS_BASE          0xFA000000
W
wdenk 已提交
336 337 338 339 340 341 342 343 344 345

/*****************************************************************************
 *
 * You should not have to modify any of the following settings
 *
 *****************************************************************************/

#define CONFIG_MPC8260          1       /* This is an MPC8260 CPU   */
#define CONFIG_EP8260           11      /* on an Embedded Planet EP8260 Board, Rev. 11 */

346
#define CONFIG_BOARD_EARLY_INIT_F 1	    /* Call board_early_init_f	*/
W
wdenk 已提交
347 348 349 350

/*
 * Miscellaneous configurable options
 */
351
#if defined(CONFIG_CMD_KGDB)
352
#  define CONFIG_SYS_CBSIZE              1024       /* Console I/O Buffer Size      */
W
wdenk 已提交
353
#else
354
#  define CONFIG_SYS_CBSIZE              256        /* Console I/O Buffer Size      */
W
wdenk 已提交
355 356 357
#endif

/* Print Buffer Size */
358
#define CONFIG_SYS_PBSIZE        (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT)+16)
W
wdenk 已提交
359

360
#define CONFIG_SYS_MAXARGS       8            /* max number of command args   */
W
wdenk 已提交
361

362
#define CONFIG_SYS_BARGSIZE      CONFIG_SYS_CBSIZE   /* Boot Argument Buffer Size    */
W
wdenk 已提交
363

364 365 366
#ifdef CONFIG_SYS_LSDRAM
  #define CONFIG_SYS_MEMTEST_START 0x04000000   /* memtest works on  */
  #define CONFIG_SYS_MEMTEST_END   0x06000000   /* 64-96 MB in SDRAM */
W
wdenk 已提交
367
#else
368 369 370
  #define CONFIG_SYS_MEMTEST_START 0x00000000   /* memtest works on  */
  #define CONFIG_SYS_MEMTEST_END   0x02000000   /* 0-32 MB in SDRAM */
#endif /* CONFIG_SYS_LSDRAM */
W
wdenk 已提交
371 372 373

#define	CONFIG_CLOCKS_IN_MHZ	1      /* clocks passsed to Linux in MHz */

374 375
#define CONFIG_SYS_LOAD_ADDR     0x00100000   /* default load address */
#define CONFIG_SYS_TFTP_LOADADDR 0x00100000   /* default load address for network file downloads */
W
wdenk 已提交
376

377
#define CONFIG_SYS_HZ            1000         /* decrementer freq: 1 ms ticks */
W
wdenk 已提交
378 379 380 381 382 383 384

/*
 * Low Level Configuration Settings
 * (address mappings, register initial values, etc.)
 * You should know what you are doing if you make changes here.
 */

385 386
#define CONFIG_SYS_FLASH_BASE    CONFIG_SYS_FLASH0_BASE
#define CONFIG_SYS_SDRAM_BASE    CONFIG_SYS_SDRAM0_BASE
W
wdenk 已提交
387 388 389 390 391

/*-----------------------------------------------------------------------
 * Hard Reset Configuration Words
 */

392 393
#if defined(CONFIG_SYS_SBC_BOOT_LOW)
#  define  CONFIG_SYS_SBC_HRCW_BOOT_FLAGS  (HRCW_CIP | HRCW_BMS)
W
wdenk 已提交
394
#else
395 396
#  define  CONFIG_SYS_SBC_HRCW_BOOT_FLAGS  (0x00000000)
#endif /* defined(CONFIG_SYS_SBC_BOOT_LOW) */
W
wdenk 已提交
397

398 399 400 401 402
#ifdef CONFIG_SYS_EP8260_H2
/* get the HRCW ISB field from CONFIG_SYS_DEFAULT_IMMR */
#define CONFIG_SYS_SBC_HRCW_IMMR ( ((CONFIG_SYS_DEFAULT_IMMR & 0x10000000) >> 10) |\
			    ((CONFIG_SYS_DEFAULT_IMMR & 0x01000000) >> 7)  |\
			    ((CONFIG_SYS_DEFAULT_IMMR & 0x00100000) >> 4) )
W
wdenk 已提交
403

404
#define CONFIG_SYS_HRCW_MASTER (HRCW_EBM                |\
W
wdenk 已提交
405
			 HRCW_L2CPC01            |\
406
			 CONFIG_SYS_SBC_HRCW_IMMR       |\
W
wdenk 已提交
407 408
			 HRCW_APPC10             |\
			 HRCW_CS10PC01           |\
409 410
			 CONFIG_SYS_SBC_MODCK_H	 |\
			 CONFIG_SYS_SBC_HRCW_BOOT_FLAGS)
W
wdenk 已提交
411
#else
412
#define CONFIG_SYS_HRCW_MASTER 0x10400245
W
wdenk 已提交
413
#endif
W
wdenk 已提交
414 415

/* no slaves */
416 417 418 419 420 421 422
#define CONFIG_SYS_HRCW_SLAVE1 0
#define CONFIG_SYS_HRCW_SLAVE2 0
#define CONFIG_SYS_HRCW_SLAVE3 0
#define CONFIG_SYS_HRCW_SLAVE4 0
#define CONFIG_SYS_HRCW_SLAVE5 0
#define CONFIG_SYS_HRCW_SLAVE6 0
#define CONFIG_SYS_HRCW_SLAVE7 0
W
wdenk 已提交
423 424 425 426

/*-----------------------------------------------------------------------
 * Definitions for initial stack pointer and data area (in DPRAM)
 */
427
#define CONFIG_SYS_INIT_RAM_ADDR       CONFIG_SYS_IMMR
428
#define CONFIG_SYS_INIT_RAM_SIZE        0x4000  /* Size of used area in DPRAM    */
429
#define CONFIG_SYS_GBL_DATA_OFFSET    (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
430
#define CONFIG_SYS_INIT_SP_OFFSET      CONFIG_SYS_GBL_DATA_OFFSET
W
wdenk 已提交
431 432 433 434

/*-----------------------------------------------------------------------
 * Start addresses for the final memory configuration
 * (Set up by the startup code)
435 436
 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
 * Note also that the logic that sets CONFIG_SYS_RAMBOOT is platform dependent.
W
wdenk 已提交
437
 */
438
#define CONFIG_SYS_MONITOR_BASE          CONFIG_SYS_TEXT_BASE
W
wdenk 已提交
439 440


441 442
#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
#  define CONFIG_SYS_RAMBOOT
W
wdenk 已提交
443 444
#endif

445 446
#define CONFIG_SYS_MONITOR_LEN      (256 << 10)     /* Reserve 256 kB for Monitor   */
#define CONFIG_SYS_MALLOC_LEN       (128 << 10)     /* Reserve 128 kB for malloc()  */
W
wdenk 已提交
447 448 449 450 451 452

/*
 * For booting Linux, the board info and command line data
 * have to be in the first 8 MB of memory, since this is
 * the maximum mapped by the Linux kernel during initialization.
 */
453
#define CONFIG_SYS_BOOTMAPSZ        (8 << 20)       /* Initial Memory map for Linux */
W
wdenk 已提交
454 455 456 457

/*-----------------------------------------------------------------------
 * FLASH and environment organization
 */
458 459 460
#define CONFIG_SYS_MAX_FLASH_BANKS   1       /* max number of memory banks         */
#ifdef CONFIG_SYS_EP8260_H2
#define CONFIG_SYS_MAX_FLASH_SECT    128      /* max number of sectors on one chip  */
W
wdenk 已提交
461
#else
462
#define CONFIG_SYS_MAX_FLASH_SECT    71      /* max number of sectors on one chip  */
W
wdenk 已提交
463
#endif
W
wdenk 已提交
464

465 466 467
#ifdef CONFIG_SYS_EP8260_H2
#define CONFIG_SYS_FLASH_ERASE_TOUT  240000  /* Timeout for Flash Erase (in ms)    */
#define CONFIG_SYS_FLASH_WRITE_TOUT  500     /* Timeout for Flash Write (in ms)    */
468
#else
469 470
#define CONFIG_SYS_FLASH_ERASE_TOUT  8000    /* Timeout for Flash Erase (in ms)    */
#define CONFIG_SYS_FLASH_WRITE_TOUT  1       /* Timeout for Flash Write (in ms)    */
471
#endif
W
wdenk 已提交
472

473
#ifndef CONFIG_SYS_RAMBOOT
474
#  define CONFIG_ENV_IS_IN_FLASH  1
W
wdenk 已提交
475

476
#  ifdef CONFIG_ENV_IN_OWN_SECT
477
#    define CONFIG_ENV_ADDR       (CONFIG_SYS_MONITOR_BASE + 0x40000)
478
#    define CONFIG_ENV_SECT_SIZE  0x40000
W
wdenk 已提交
479
#  else
480
#    define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN - CONFIG_ENV_SECT_SIZE)
481 482 483
#    define CONFIG_ENV_SIZE       0x1000  /* Total Size of Environment Sector */
#    define CONFIG_ENV_SECT_SIZE  0x10000 /* see README - env sect real size */
#  endif /* CONFIG_ENV_IN_OWN_SECT */
W
wdenk 已提交
484
#else
485
#  define CONFIG_ENV_IS_IN_NVRAM  1
486
#  define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE - 0x1000)
487
#  define CONFIG_ENV_SIZE         0x200
488
#endif /* CONFIG_SYS_RAMBOOT */
W
wdenk 已提交
489 490 491 492

/*-----------------------------------------------------------------------
 * Cache Configuration
 */
493
#define CONFIG_SYS_CACHELINE_SIZE      32      /* For MPC8260 CPU */
W
wdenk 已提交
494

495
#if defined(CONFIG_CMD_KGDB)
496
#  define CONFIG_SYS_CACHELINE_SHIFT     5     /* log base 2 of the above value */
W
wdenk 已提交
497 498 499 500 501 502 503 504 505 506 507 508
#endif

/*-----------------------------------------------------------------------
 * HIDx - Hardware Implementation-dependent Registers                    2-11
 *-----------------------------------------------------------------------
 * HID0 also contains cache control - initially enable both caches and
 * invalidate contents, then the final state leaves only the instruction
 * cache enabled. Note that Power-On and Hard reset invalidate the caches,
 * but Soft reset does not.
 *
 * HID1 has only read-only information - nothing to set.
 */
509
#define CONFIG_SYS_HID0_INIT   (HID0_ICE  |\
W
wdenk 已提交
510 511 512 513 514
			 HID0_DCE  |\
			 HID0_ICFI |\
			 HID0_DCI  |\
			 HID0_IFEM |\
			 HID0_ABE)
515
#ifdef CONFIG_SYS_LSDRAM
W
wdenk 已提交
516
/* 8260 local bus is NOT cacheable */
517
#define CONFIG_SYS_HID0_FINAL  (/*HID0_ICE  |*/\
W
wdenk 已提交
518 519 520
			 HID0_IFEM |\
			 HID0_ABE  |\
			 HID0_EMCP)
521 522
#else /* !CONFIG_SYS_LSDRAM */
#define CONFIG_SYS_HID0_FINAL  (HID0_ICE  |\
W
wdenk 已提交
523 524 525
			 HID0_IFEM |\
			 HID0_ABE  |\
			 HID0_EMCP)
526
#endif /* CONFIG_SYS_LSDRAM */
W
wdenk 已提交
527

528
#define CONFIG_SYS_HID2        0
W
wdenk 已提交
529 530 531 532 533

/*-----------------------------------------------------------------------
 * RMR - Reset Mode Register
 *-----------------------------------------------------------------------
 */
534
#define CONFIG_SYS_RMR         0
W
wdenk 已提交
535 536 537 538 539

/*-----------------------------------------------------------------------
 * BCR - Bus Configuration                                       4-25
 *-----------------------------------------------------------------------
 */
540
#define CONFIG_SYS_BCR         (BCR_EBM   |\
W
wdenk 已提交
541 542
			 BCR_PLDP  |\
			 BCR_EAV   |\
W
wdenk 已提交
543 544
			 BCR_NPQM0)

W
wdenk 已提交
545 546 547 548
/*-----------------------------------------------------------------------
 * SIUMCR - SIU Module Configuration                             4-31
 *-----------------------------------------------------------------------
 */
549
#define CONFIG_SYS_SIUMCR      (SIUMCR_L2CPC01 |\
W
wdenk 已提交
550 551
			 SIUMCR_APPC10  |\
			 SIUMCR_CS10PC01)
W
wdenk 已提交
552 553 554 555 556 557 558

/*-----------------------------------------------------------------------
 * SYPCR - System Protection Control                            11-9
 * SYPCR can only be written once after reset!
 *-----------------------------------------------------------------------
 * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
 */
559
#ifdef CONFIG_SYS_EP8260_H2
W
wdenk 已提交
560 561 562
/* TBD: Find out why setting the BMT to 0xff causes the FCC to
 * generate TX buffer underrun errors for large packets under
 * Linux
W
wdenk 已提交
563
 */
564
#define CONFIG_SYS_SYPCR_BMT	0x00000600
W
wdenk 已提交
565
#else
566
#define CONFIG_SYS_SYPCR_BMT	SYPCR_BMT
W
wdenk 已提交
567 568
#endif

569 570 571
#ifdef CONFIG_SYS_LSDRAM
#define CONFIG_SYS_SYPCR       (SYPCR_SWTC |\
			 CONFIG_SYS_SYPCR_BMT  |\
W
wdenk 已提交
572 573 574
			 SYPCR_PBME |\
			 SYPCR_LBME |\
			 SYPCR_SWP)
W
wdenk 已提交
575
#else
576 577
#define CONFIG_SYS_SYPCR       (SYPCR_SWTC |\
			 CONFIG_SYS_SYPCR_BMT  |\
W
wdenk 已提交
578 579
			 SYPCR_PBME |\
			 SYPCR_SWP)
W
wdenk 已提交
580
#endif
W
wdenk 已提交
581

W
wdenk 已提交
582 583 584 585 586 587
/*-----------------------------------------------------------------------
 * TMCNTSC - Time Counter Status and Control                     4-40
 *-----------------------------------------------------------------------
 * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
 * and enable Time Counter
 */
588
#define CONFIG_SYS_TMCNTSC     (TMCNTSC_SEC |\
W
wdenk 已提交
589 590 591
			 TMCNTSC_ALR |\
			 TMCNTSC_TCF |\
			 TMCNTSC_TCE)
W
wdenk 已提交
592 593 594 595 596 597 598

/*-----------------------------------------------------------------------
 * PISCR - Periodic Interrupt Status and Control                 4-42
 *-----------------------------------------------------------------------
 * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
 * Periodic timer
 */
599 600
#ifdef CONFIG_SYS_EP8260_H2
#define CONFIG_SYS_PISCR       (PISCR_PS  |\
W
wdenk 已提交
601
			 PISCR_PTF |\
W
wdenk 已提交
602 603
			 PISCR_PTE)
#else
604
#define CONFIG_SYS_PISCR	0
W
wdenk 已提交
605 606
#endif

W
wdenk 已提交
607 608 609 610
/*-----------------------------------------------------------------------
 * SCCR - System Clock Control                                   9-8
 *-----------------------------------------------------------------------
 */
611 612
#ifdef CONFIG_SYS_EP8260_H2
#define CONFIG_SYS_SCCR        (SCCR_DFBRG00)
613
#else
614
#define CONFIG_SYS_SCCR        (SCCR_DFBRG01)
615
#endif
W
wdenk 已提交
616 617 618 619 620

/*-----------------------------------------------------------------------
 * RCCR - RISC Controller Configuration                         13-7
 *-----------------------------------------------------------------------
 */
621
#define CONFIG_SYS_RCCR        0
W
wdenk 已提交
622 623 624 625 626

/*-----------------------------------------------------------------------
 * MPTPR - Memory Refresh Timer Prescale Register               10-32
 *-----------------------------------------------------------------------
 */
627
#define CONFIG_SYS_MPTPR	(0x0A00 & MPTPR_PTP_MSK)
W
wdenk 已提交
628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658

/*
 * Init Memory Controller:
 *
 * Bank Bus     Machine PortSz  Device
 * ---- ---     ------- ------  ------
 *  0   60x     GPCM    64 bit  FLASH (BGA - 16MB AMD AM29DL323DB90WDI)
 *  1   60x     SDRAM   64 bit  SDRAM (BGA - 64MB Micron 48LC8M16A2TG)
 *  2   Local   SDRAM   32 bit  SDRAM (BGA - 32MB Micron 48LC8M16A2TG)
 *  3   unused
 *  4   60x     GPCM     8 bit  Board Regs, NVRTC
 *  5   unused
 *  6   unused
 *  7   unused
 *  8   PCMCIA
 *  9   unused
 * 10   unused
 * 11   unused
*/

/*-----------------------------------------------------------------------
 * BRx - Base Register
 *     Ref: Section 10.3.1 on page 10-14
 * ORx - Option Register
 *     Ref: Section 10.3.2 on page 10-18
 *-----------------------------------------------------------------------
 */

/* Bank 0 - FLASH
 *
 */
659
#define CONFIG_SYS_BR0_PRELIM  ((CONFIG_SYS_FLASH0_BASE & BRx_BA_MSK) |\
W
wdenk 已提交
660
			 BRx_PS_64                      |\
W
wdenk 已提交
661
			 BRx_DECC_NONE                  |\
W
wdenk 已提交
662 663
			 BRx_MS_GPCM_P                  |\
			 BRx_V)
W
wdenk 已提交
664

665
#define CONFIG_SYS_OR0_PRELIM  (MEG_TO_AM(CONFIG_SYS_FLASH0_SIZE)     |\
W
wdenk 已提交
666 667
			 ORxG_CSNT                      |\
			 ORxG_ACS_DIV1                  |\
W
wdenk 已提交
668
			 ORxG_SCY_8_CLK                 |\
W
wdenk 已提交
669
			 ORxG_EHTR)
W
wdenk 已提交
670 671 672 673

/* Bank 1 - SDRAM
 * PSDRAM
 */
674
#define CONFIG_SYS_BR1_PRELIM  ((CONFIG_SYS_SDRAM0_BASE & BRx_BA_MSK) |\
W
wdenk 已提交
675 676 677
			 BRx_PS_64                      |\
			 BRx_MS_SDRAM_P                 |\
			 BRx_V)
W
wdenk 已提交
678

679
#define CONFIG_SYS_OR1_PRELIM  (MEG_TO_AM(CONFIG_SYS_SDRAM0_SIZE)     |\
W
wdenk 已提交
680 681 682
			 ORxS_BPD_4                     |\
			 ORxS_ROWST_PBI1_A6             |\
			 ORxS_NUMR_12)
W
wdenk 已提交
683

684 685
#ifdef CONFIG_SYS_EP8260_H2
#define CONFIG_SYS_PSDMR       0xC34E246E
W
wdenk 已提交
686
#else
687
#define CONFIG_SYS_PSDMR       0xC34E2462
W
wdenk 已提交
688
#endif
W
wdenk 已提交
689

690
#define CONFIG_SYS_PSRT	0x64
W
wdenk 已提交
691

692
#ifdef CONFIG_SYS_LSDRAM
W
wdenk 已提交
693 694 695 696
/* Bank 2 - SDRAM
 * LSDRAM
 */

697
  #define CONFIG_SYS_BR2_PRELIM  ((CONFIG_SYS_SDRAM1_BASE & BRx_BA_MSK) |\
W
wdenk 已提交
698 699 700
			   BRx_PS_32                      |\
			   BRx_MS_SDRAM_L                 |\
			   BRx_V)
W
wdenk 已提交
701

702
  #define CONFIG_SYS_OR2_PRELIM  (MEG_TO_AM(CONFIG_SYS_SDRAM1_SIZE)     |\
W
wdenk 已提交
703 704 705
			   ORxS_BPD_4                     |\
			   ORxS_ROWST_PBI0_A9             |\
			   ORxS_NUMR_12)
W
wdenk 已提交
706

707 708
  #define CONFIG_SYS_LSDMR      0x416A2562
  #define CONFIG_SYS_LSRT	0x64
W
wdenk 已提交
709
#else
710 711
  #define CONFIG_SYS_LSRT	0x0
#endif /* CONFIG_SYS_LSDRAM */
W
wdenk 已提交
712 713 714 715

/* Bank 4 - On board registers
 * NVRTC and BCSR
 */
716
#define CONFIG_SYS_BR4_PRELIM   ((CONFIG_SYS_REGS_BASE & BRx_BA_MSK)  |\
W
wdenk 已提交
717 718 719
			   BRx_PS_8                     |\
			   BRx_MS_GPCM_P                |\
			   BRx_V)
W
wdenk 已提交
720
/*
721
#define CONFIG_SYS_OR4_PRELIM    (ORxG_AM_MSK                 |\
W
wdenk 已提交
722 723 724 725
			   ORxG_CSNT                   |\
			   ORxG_ACS_DIV1               |\
			   ORxG_SCY_10_CLK              |\
			   ORxG_TRLX)
W
wdenk 已提交
726
*/
727
#define CONFIG_SYS_OR4_PRELIM 0xfff00854
W
wdenk 已提交
728

W
wdenk 已提交
729
#ifdef _NOT_USED_SINCE_NOT_WORKING_
W
wdenk 已提交
730 731 732
/* Bank 8 - On board registers
 * PCMCIA (currently not working!)
 */
733
#define CONFIG_SYS_BR8_PRELIM   ((CONFIG_SYS_REGS_BASE & BRx_BA_MSK)  |\
W
wdenk 已提交
734 735 736
			   BRx_PS_16                     |\
			   BRx_MS_GPCM_P                |\
			   BRx_V)
W
wdenk 已提交
737

738
#define CONFIG_SYS_OR8_PRELIM    (ORxG_AM_MSK                 |\
W
wdenk 已提交
739 740
			   ORxG_CSNT                   |\
			   ORxG_ACS_DIV1               |\
W
wdenk 已提交
741
			   ORxG_SETA                   |\
W
wdenk 已提交
742
			   ORxG_SCY_10_CLK)
W
wdenk 已提交
743
#endif
W
wdenk 已提交
744

745 746 747 748 749
/*
 * JFFS2 partitions
 *
 */
/* No command line, one static partition, whole device */
750
#undef CONFIG_CMD_MTDPARTS
751 752 753 754 755 756 757
#define CONFIG_JFFS2_DEV		"nor0"
#define CONFIG_JFFS2_PART_SIZE		0xFFFFFFFF
#define CONFIG_JFFS2_PART_OFFSET	0x00000000

/* mtdparts command line support */
/* Note: fake mtd_id used, no linux mtd map file */
/*
758
#define CONFIG_CMD_MTDPARTS
759 760 761 762
#define MTDIDS_DEFAULT		""
#define MTDPARTS_DEFAULT	""
*/

W
wdenk 已提交
763
#endif  /* __CONFIG_H */